**TXS0102V** JAJSUX0 - JUNE 2024 # TXS0102V オープン ドレインおよびプッシュプル アプリケーション向け 2 ビット双方向レベルシフト電圧トランスレータ ## 1 特長 - 方向制御信号不要 - 最大データレート: - 24Mbps (プッシュプル) - 2Mbps (オープンドレイン) - テキサス・インスツルメンツの NanoStar™ 集積回路パ ッケージで提供 - 1.65V~3.6V (A ポート)、2.3V~5.5V (B ポート) $(V_{CCA} \leq V_{CCB})$ - V<sub>CC</sub> 絶縁機能:いずれかの V<sub>CC</sub> 入力が GND レベル になると、両方のポートが高インピーダンス状態に移行 - 電源投入のシーケンス不要: $V_{CCA}$ または $V_{CCB}$ のい ずれかが最初に立ち上げ可能 - loff により部分的パワーダウン モードでの動作をサポ - JESD 78、Class II 準拠で 100mA 超のラッチアップ - JESD 22 を上回る ESD 保護: - A ポート: - 2000V、人体モデル (A114-B) - 500V、デバイス帯電モデル (C101) - - 5000V、人体モデル (A114-B) - 500V、デバイス帯電モデル (C101) ## 2 アプリケーション - I<sup>2</sup>C/SMBus - **UART** - **GPIO** ### 3 概要 この2ビット非反転トランスレータは、双方向の電圧レベル トランスレータであり、これを使用してデジタル スイッチン グを確立することにより、動作電圧が混在するシステムへ の対応が可能になります。設定可能な 2 本の独立した電 源レールを採用しており、1.65V~3.6V の動作電圧に対 応する A ポートは $V_{CCA}$ 電源に追従し、 $2.3V\sim5.5V$ の 動作電圧に対応する B ポートは V<sub>CCB</sub> 電源に追従しま す。このため高低いずれのロジック信号レベルにも対応 し、1.8V、2.5V、3.3V、5V の任意の電圧ノード間で双方 向変換が可能になります。 出力イネーブル(OE)入力を Low にすると、全 I/O がハイ インピーダンス状態になるため、電源の静止電流を大幅に 削減できます。 電源投入時または切断時にデバイスをハイインピーダン ス状態にするには、OE をプルダウン抵抗で GND につな ぐ必要があります。この抵抗の最小値は、ドライバの電流ソ ース能力によって決まります。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |----------|----------------------|--------------------------| | TXS0102V | DCU (VSSOP、 | 2mm × 3.1mm | | | DCT (SSOP, 8) | 2.95mm × 4mm | - (1) 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 TXS0102V の代表的なアプリケーション ブロック図 ## **Table of Contents** | <b>1</b> 特長 1 | 7.2 Functional Block Diagram | . <b>1</b> 1 | |---------------------------------------------------------------------|-----------------------------------------------------|--------------| | 2 アプリケーション1 | 7.3 Feature Description | 12 | | 3 概要1 | 7.4 Device Functional Modes | 13 | | 4 Pin Configuration and Functions2 | 8 Application and Implementation | | | 5 Specifications3 | 8.1 Application Information | | | 5.1 Absolute Maximum Ratings3 | 8.2 Typical Application | . 14 | | 5.2 ESD Ratings3 | 8.3 Power Supply Recommendations | 15 | | 5.3 Recommended Operating Conditions3 | 8.4 Layout | . 16 | | 5.4 Thermal Information4 | 9 Device and Documentation Support | 17 | | 5.5 Electrical Characteristics4 | 9.1 Documentation Support | . 17 | | 5.6 Switching Characteristics, V <sub>CCA</sub> = 1.8 ± 0.15V5 | 9.2 Receiving Notification of Documentation Updates | . 17 | | 5.7 Switching Characteristics, V <sub>CCA</sub> = 2.5 ± 0.2V5 | 9.3 サポート・リソース | . 17 | | 5.8 Switching Characteristics, V <sub>CCA</sub> = 3.3 ± 0.3V6 | 9.4 Trademarks | . 17 | | 5.9 Switching Characteristics: T <sub>sk</sub> , T <sub>MAX</sub> 6 | 9.5 静電気放電に関する注意事項 | . 17 | | 5.10 Typical Characteristics8 | 9.6 用語集 | . 17 | | 6 Parameter Measurement Information9 | 10 Revision History | | | 7 Detailed Description11 | 11 Mechanical, Packaging, and Orderable | | | 7.1 Overview11 | Information | . 18 | | | | | # 4 Pin Configuration and Functions 図 4-1. DCT or DCU Package, 8-Pin SSOP and VSSOP (Top View) #### 表 4-1. Pin Functions | Р | PIN TYPE( | | DESCRIPTION | | | | | | |------------------|-----------|---------|-----------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | IIFE( / | DESCRIPTION | | | | | | | A1 | 5 | I/O | Input/output A. Referenced to V <sub>CCA</sub> . | | | | | | | A2 | 4 | I/O | Input/output A. Referenced to V <sub>CCA</sub> . | | | | | | | B1 | 8 | I/O | Input/output B. Referenced to V <sub>CCB</sub> . | | | | | | | B2 | 1 | I/O | Input/output B. Referenced to V <sub>CCB</sub> . | | | | | | | GND | 2 | _ | Ground | | | | | | | OE | 6 | I | Output enable (active High). Pull OE low to place all outputs in 3-state mode. Referenced to V <sub>CCA</sub> . | | | | | | | V <sub>CCA</sub> | 3 | Р | A-port supply voltage. $1.65V \le V_{CCA} \le 3.6V$ and $V_{CCA} \le V_{CCB}$ | | | | | | | V <sub>CCB</sub> | 7 | Р | B-port supply voltage. 2.3V ≤ V <sub>CCB</sub> ≤ 5.5V | | | | | | Product Folder Links: TXS0102V (1) I = input, O = output, I/O = input and output, P = power # 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------|--------------------|------|------------------------|------| | V <sub>CCA</sub> | Supply voltage A | | -0.5 | 4.6 | V | | V <sub>CCB</sub> | Supply voltage B | | -0.5 | 6.5 | V | | V | Input Voltage <sup>(2)</sup> | I/O Ports (A Port) | -0.5 | 4.6 | V | | V <sub>I</sub> | Imput voltage | I/O Ports (B Port) | -0.5 | 6.5 | V | | V | Voltage applied to any output in the high impedance or power off state(2) | A Port | -0.5 | 4.6 | V | | Vo | Voltage applied to any output in the high-impedance or power-off state <sup>(2)</sup> | B Port | -0.5 | 6.5 | V | | V | Valters applied to any output in the high or law state(2) (3) | A Port | -0.5 | V <sub>CCA</sub> + 0.5 | V | | Vo | Voltage applied to any output in the high or low state <sup>(2) (3)</sup> | B Port | -0.5 | V <sub>CCB</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | Tj | Junction Temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Rating may cause permanent device damage. Absolute Maximum Rating do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Condition. If used outside the Recommended Operating Condition but within the Absolute Maximum Rating, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - The input voltage and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - The output positive-voltage rating may be exceeded up to 6.5V maximum if the output current rating is observed. #### 5.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|--------|-------|------------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | A Port | ±2000 | | | | Electrostatic discharge | Truman body model (Hblvi), per ANSI/LSDA/3LDLC 33-0017 | B Port | ±5000 | \ <u>'</u> | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | A Port | ±500 | v | | | | Charged device model (ODIVI), per ANOI/EODA/JEDEC 30-002 | B Port | ±500 | | - JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1) (2) (3) | | | | V <sub>CCA</sub> | V <sub>CCB</sub> | MIN | MAX | UNIT | |------------------|-------------------------------------|-------------------|------------------|------------------|-------------------------|-------------------------|------| | V <sub>CCA</sub> | Supply voltage A | | | | 1.65 | 3.6 | V | | V <sub>CCB</sub> | Supply voltage B | | | | 2.3 | 5.5 | V | | | | | 1.65V to 1.95V | | V <sub>CCI</sub> - 0.2 | V <sub>CCI</sub> | | | VIH | High-level input voltage | A-port I/O's | 1.65V to 3.6V | 2.3V to 5.5V | V <sub>CCI</sub> - 0.4 | V <sub>CCI</sub> | V | | | | B-port I/O's | 1.65V to 3.6V | 2.3V to 5.5V | V <sub>CCI</sub> - 0.4 | V <sub>CCI</sub> | | | | | OE Input | 1.65V to 3.6V | 2.30 10 5.50 | V <sub>CCA</sub> x 0.65 | 5.5 | | | | | A-port I/O's | 1.65V to 3.6V | | | 0.15 | | | VIL | Low-level input voltage | B-port I/O's | 1.65V to 3.6V | 2.3V to 5.5V | | 0.15 | V | | | | OE Input | 1.65V to 3.6V | | | V <sub>CCA</sub> x 0.35 | | | Δt/Δν | Input transition rise and fall time | Push-Pull Driving | 1.65V to 3.6V | 2.3V to 5.5V | | 10 | ns/V | | T <sub>A</sub> | Operating free-air temperature | · | | | -40 | 85 | °C | - $V_{\text{CCI}}$ is the $V_{\text{CC}}$ associated with the input port. - $V_{CCO}$ is the $V_{CC}$ associated with the output port. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 All control inputs and data I/Os of this device have weak pulldowns to ensure the line is not floating when undefined external to the device. The input leakage from these weak pulldowns is defined by the I<sub>I</sub> specification indicated under Electrical Characteristics. #### 5.4 Thermal Information | | | TXS | 0102V | | |--------------------------|----------------------------------------------|--------|--------|------| | | THERMAL METRIC <sup>(1)</sup> | DCU | DCT | UNIT | | | | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 239.8 | 168.5 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 88.5 | 84.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 151.6 | 96.1 | °C/W | | Y <sub>JT</sub> | Junction-to-top characterization parameter | 30.9 | 15.1 | °C/W | | Y <sub>JB</sub> | Junction-to-board characterization parameter | 150.5 | 94.7 | °C/W | | R <sub>0JC(bottom)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted)(1) (2) | | | | | | 0 | perating | free-aiı | temperat | ure (T <sub>A</sub> ) | | | |--------------------|---------------------------------|------------------------------------------------------------------------------|---------------------------|------------------|----------------------------|----------|----------|----------------------------|-----------------------|------|------| | | PARAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | | 25°C | | -40° | C to 85° | С | UNIT | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | V <sub>OHA</sub> | Port A output high voltage (3) | I <sub>OH</sub> = -20 uA | 1.65V to 3.6V | 2.3V to 5.5V | 0.67<br>x V <sub>CCA</sub> | | | 0.67<br>x V <sub>CCA</sub> | | | V | | V <sub>OLA</sub> | Port A output low voltage (4) | I <sub>OL</sub> = 1 mA | 1.65V to 3.6V | 2.3V to 5.5V | | | 0.4 | | | 0.4 | ٧ | | V <sub>OHB</sub> | Port B output high voltage | I <sub>OH</sub> = -20 uA | 1.65V to 3.6V | 2.3V to 5.5V | 0.67<br>x V <sub>CCB</sub> | | | 0.67<br>x V <sub>CCB</sub> | | | V | | V <sub>OLB</sub> | Port B output low voltage (4) | I <sub>OL</sub> = 1 mA | 1.65V to 3.6V | 2.3V to 5.5V | | | 0.4 | | | 0.4 | V | | I <sub>I</sub> | Input leakage current | OE<br>V <sub>I</sub> = V <sub>CC</sub> or GND | 1.65V to 3.6V | 2.3V to 5.5V | | | 1 | | | 2 | μA | | | Partial power | A port | 0V | 0V to 5.5V | | | 1 | | | 2 | μΑ | | I <sub>off</sub> | down current | B port | 0V to 3.6V | 0V | | | 1 | | | 2 | μΑ | | I <sub>OZ</sub> | Tri-state output current | A or B Port:<br>$V_1 = V_{CCI}$ or GND<br>$V_0 = V_{CCO}$ or GND<br>OE = GND | 1.65V to 3.6V | 2.3V to 5.5V | -2 | | 2 | -2 | | 2 | μA | | | | | 1.65V to V <sub>CCB</sub> | 2.3V to 5.5V | | | 3 | | | 3 | | | I <sub>CCA</sub> | V <sub>CCA</sub> supply current | $V_I = V_{CCI}$ or GND<br>$I_O = 0$ | 0V | 5.5V | -3 | | | -3 | | | μΑ | | | | .0 0 | 3.6V | 0V | | | 2.2 | | | 2.2 | | | | | | 1.65V to V <sub>CCB</sub> | 2.3V to 5.5V | | | 12 | | | 12 | | | I <sub>CCB</sub> | V <sub>CCB</sub> supply current | $V_I = V_{CCI}$ or GND<br>$I_O = 0$ | 0V | 5.5V | | | 5 | | | 5 | μΑ | | | | .0 0 | 3.6V | 0V | -1 | | | -1 | | | | | I <sub>CCA</sub> + | Combined supply current | V <sub>I</sub> = V <sub>CCI</sub> or GND<br>I <sub>O</sub> = 0 | 1.65V to V <sub>CCB</sub> | 2.3V to 5.5V | | | 14.4 | | | 14.4 | μA | | Ci | Input Capacitance | OE | 3.3V | 3.3V | | 2.5 | | | | 3.5 | pF | | | A or B port | OE = GND, V <sub>O</sub> = 1.65V DC<br>+1MHz -16 dBm sine wave | 3.3V | 3.3V | | 10 | | | | | | | Cio | A port | | | | | 5 | | | 6 | | pF | | | B port | | | | | 6 | | | 7.5 | | | <sup>(1)</sup> 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: TXS0102V $V_{CCI}$ is the $V_{CC}$ associated with the input port $V_{CCO}$ is the $V_{CC}$ associated with the output port (2) <sup>(3)</sup> Tested at $V_I = V_{T+(MAX)}$ Tested at $V_I = V_{T-(MIN)}$ # 5.6 Switching Characteristics, $V_{CCA} = 1.8 \pm 0.15V$ | | | | | | | | B-l | Port Sup | ply Volta | age (V <sub>CC</sub> | :в) | | | | |------------------|-------------------|------|--------|-----------------|-----|-----------|-----|----------|-----------|----------------------|-----|-----------|-----|------| | | PARAMETER | FROM | то | Test Conditions | 2 | .5 ± 0.2V | ' | 3 | .3 ± 0.3V | ' | 5 | .0 ± 0.5V | ' | UNIT | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | Propagation Delay | A | В | Push-Pull | | 5 | | | 5 | | | 6 | | ns | | t <sub>PHL</sub> | (High-to-Low) | ^ | | Open-Drain | | 8.8 | | | 9.6 | | | 10 | | 115 | | | Propagation Delay | A | В | Push-Pull | | 6.5 | | | 7 | | | 7 | | ns | | t <sub>PLH</sub> | (Low-to-High) | ^ | | Open-Drain | | 250 | | | 200 | | | 185 | | 115 | | | Propagation Delay | В | Α | Push-Pull | | 4 | | | 4 | | | 5 | | ns | | t <sub>PHL</sub> | (High-to-Low) | В | ^ | Fusii-Fuii | | 5.3 | | | 4.4 | | | 4 | | 115 | | | Propagation Delay | В | Α | Push-Pull | | 5 | | | 4 | | | 1 | | ns | | t <sub>PLH</sub> | (Low-to-High) | В | ^ | Fusii-Fuii | | 173 | | | 89 | | 66 | | | 115 | | | Enable Time | OE | A or B | -40°C to 85°C | | 200 | | | 200 | | | 200 | | ns | | t <sub>en</sub> | Disable Time | | AUB | -40 C to 65 C | | 250 | | | 250 | | | 250 | | 115 | | | Output Rise Time | В | Α | Push-Pull | | 9 | | | 9 | | | 7 | | | | t <sub>rA</sub> | Output Rise Time | В | ^ | Open-Drain | | 150 | | | 120 | | | 80 | | ns | | | Output Rise Time | A | В | Push-Pull | | 10 | | | 9 | | | 7 | | ns | | t <sub>rB</sub> | Output Rise Time | ^ | | Open-Drain | | 145 | | | 106 | | | 58 | | 115 | | | Output Fall Time | В | Α | Push-Pull | | 5 | | | 6 | | | 13 | | | | t <sub>fA</sub> | Output Fall Time | ا | A | Open-Drain | | 6 | | | 6 | | | 6 | | ns | | + | Output Fall Time | Α | В | Push-Pull | | 7 | | | 7 | | | 8 | | ns | | t <sub>fB</sub> | Output i all Time | | В | Open-Drain | | 13 | | | 16 | | | 16 | | 115 | # 5.7 Switching Characteristics, $V_{CCA} = 2.5 \pm 0.2V$ | | | | | | | | B-I | Port Sup | ply Volt | age (V <sub>CC</sub> | :в) | | | | |------------------|---------------------|------|--------------------|---------------|-----|-----------|-----|----------|------------|----------------------|-----|-----------|-----|------| | | PARAMETER | FROM | TO Test Conditions | | 2 | .5 ± 0.2V | | 3 | 3.3 ± 0.3\ | / | 5 | .0 ± 0.5V | ' | UNIT | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | Propagation Delay | Α | В | Push-Pull | | 3.2 | | | 3.7 | | | 5 | | ns | | t <sub>PHL</sub> | (High-to-Low) | A | | Open-Drain | | 6.3 | | | 6 | | | 5.8 | | 115 | | | Propagation Delay | Α | В | Push-Pull | | 3 | | | 4 | | | 4 | | ns | | t <sub>PLH</sub> | (Low-to-High) | A | | Open-Drain | | 200 | | | 200 | | | 190 | | 115 | | | Propagation Delay | В | Α | Push-Pull | | 3 | | | 3 | | | 4 | | ns | | t <sub>PHL</sub> | (High-to-Low) | В | | Open-Drain | | 4.7 | | | 4.2 | | | 4 | | 115 | | | Propagation Delay | В | Α | Push-Pull | | 2.1 | | | 1.6 | | | 1 | | ns | | t <sub>PLH</sub> | (Low-to-High) | В | | Open-Drain | | 170 | | | 140 | | | 103 | | 115 | | t <sub>en</sub> | Enable Time | OE | A or B | -40°C to 85°C | | 200 | | 200 | | | | 200 | | ns | | t <sub>dis</sub> | Disable Time | OL | AOIB | -40 C to 65 C | | 250 | | | 250 | | 250 | | | 115 | | | Output Rise Time | В | Α | Push-Pull | | 7 | | | 6 | | | 5 | | ns | | t <sub>rA</sub> | Output Nise Time | | | Open-Drain | | 156 | | | 120 | | | 80 | | 115 | | t <sub>rB</sub> | Output Rise Time | Α | В | Push-Pull | | 8 | | | 7 | | | 6 | | ns | | чrВ | Output Nise Time | | | Open-Drain | | 151 | | | 112 | | | 64 | | 115 | | + | Output Fall Time | В | Α | Push-Pull | | 5.1 | | | 5.2 | | | 5 | | ns | | t <sub>fA</sub> | Output I all Tillle | | | Open-Drain | | 6 | | | 6 | | | 5 | | 115 | | t | Output Fall Time | Α | В | Push-Pull | | 7 | | | 6.4 | | | 8.7 | | ns | | t <sub>fB</sub> | Output I all Time | ^ | | Open-Drain | | 8 | | | 9 | | | 10 | | 115 | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 # 5.8 Switching Characteristics, $V_{CCA} = 3.3 \pm 0.3V$ | | | | | | | B-Por | t Supply | Voltage (V | ссв) | | | |------------------|--------------------------|------|--------|-----------------|-----|-----------|----------|------------|------------|-----|------| | | PARAMETER | FROM | то | Test Conditions | 3 | .3 ± 0.3V | | 5 | i.0 ± 0.5V | | UNIT | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | | | | Propagation Delay (High- | Α | В | Push-Pull | | 2.4 | | | 3.1 | | ns | | t <sub>PHL</sub> | to-Low) | A | В | Open-Drain | | 4.2 | | | 4.6 | | 115 | | | Propagation Delay (Low- | Α | В | Push-Pull | | 4 | | | 4 | | ns | | t <sub>PLH</sub> | to-High) | A | | Open-Drain | | 204 | | | 165 | | 115 | | t | Propagation Delay (High- | В | Α | Push-Pull | | 2.5 | | | 3.3 | | ns | | t <sub>PHL</sub> | to-Low) | | | Open-Drain | | 124 | | | 97 | | 113 | | t <sub>PLH</sub> | Propagation Delay (Low- | В | Α | Push-Pull | | 2.5 | | | 2.6 | | ns | | PLH | to-High) | | | Open-Drain | 139 | | 105 | | | 113 | | | | Enable Time | OE | A or B | -40°C to 85°C | | 200 | | | 200 | | ns | | t <sub>en</sub> | Disable Time | OE | A or B | -40 0 10 03 0 | | 250 | | | 250 | | 113 | | t <sub>rA</sub> | Output Rise Time | В | Α | Push-Pull | | 5 | | | 4 | | ns | | ۲A | Output ruse rime | | | Open-Drain | | 116 | | | 85 | | 113 | | t <sub>rB</sub> | Output Rise Time | Α | В | Push-Pull | | 6 | | | 7 | | ns | | чв | Output ruse rime | | | Open-Drain | | 117 | | | 116 | | 113 | | t <sub>fA</sub> | Output Fall Time | В | Α | Push-Pull | | 5.4 | | | 5 | | ns | | ЧA | Output I all Tillle | | | Open-Drain | | 6 | | | 5 | | 115 | | t | Output Fall Time | Α | В | Push-Pull | | 7.4 | | 7.6 | | | ns | | t <sub>fB</sub> | Output I all Tillie | | | Open-Drain | | 7 | | | 8 | | 115 | # 5.9 Switching Characteristics: $T_{sk}$ , $T_{MAX}$ over operating free-air temperature range (unless otherwise noted) | | | | | | | ting freerature | | | | |-----------------------------------------|-----------------------------------------------|--------------------|-----------------------------------|----------------------------|------|-----------------|------|------|--| | PARAMETER | TEST CON | DITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | -40° | UNIT | | | | | | | | | | MIN | TYP | MAX | | | | | | | | 2.5V ± 0.2V | | | 18 | | | | T <sub>MAX</sub> - Maximum Data<br>Rate | 50% Duty Cycle Input One channel switching | Push-Pull Driving | 1.8 ± 0.15V | 3.3V ± 0.3V | | 21 | | Mbps | | | | | | | 5V ± 0.5V | | | 23 | | | | T <sub>MAX</sub> - Maximum Data<br>Rate | 50% Duty Cycle Input<br>One channel switching | Push-Pull Driving | 2.5V ± 0.2V | 2.5V ± 0.2V | | 20 | | | | | T <sub>MAX</sub> - Maximum Data<br>Rate | 50% Duty Cycle Input<br>One channel switching | Push-Pull Driving | Driving 2.5V ± 0.2V 3.3V ± 0.3V | | | 22 | Mbps | | | | T <sub>MAX</sub> - Maximum Data<br>Rate | 50% Duty Cycle Input<br>One channel switching | Push-Pull Driving | 2.5V ± 0.2V | 5V ± 0.5V | | 24 | | | | | T <sub>MAX</sub> - Maximum Data | 50% Duty Cycle Input | Push-Pull Driving | 3.3V ± 0.3V | 3.3V ± 0.3V | 22 | | 22 | | | | Rate | One channel switching | Push-Puli Driving | 3.3V ± 0.3V | 5V ± 0.5V | | | 24 | Mbps | | | | | | | 2.5V ± 0.2V | | | 2 | | | | T <sub>MAX</sub> - Maximum Data<br>Rate | 50% Duty Cycle Input One channel switching | Open-Drain Driving | 1.8 ± 0.15V | 3.3V ± 0.3V | | | 2 | Mbps | | | | | | | 5V ± 0.5V | | | 2 | | | | | | | | 2.5V ± 0.2V | | | 2 | | | | T <sub>MAX</sub> - Maximum Data<br>Rate | 50% Duty Cycle Input One channel switching | Open-Drain Driving | 2.5V ± 0.2V | 3.3V ± 0.3V | | | 2 | Mbps | | | | | | | 5V ± 0.5V | | | 2 | | | | T <sub>MAX</sub> - Maximum Data | 50% Duty Cycle Input | Open-Drain Driving | 3.3V ± 0.3V | 3.3V ± 0.3V | | | 2 | Mhna | | | Rate | One channel switching | Open-Diam Driving | 0.5V ± 0.5V | 5V ± 0.5V | | | 2 | Mbps | | | t <sub>w</sub> | Pulse Duration, Data<br>Inputs | Push-Pull Driving | 1.8V ± 0.15V<br>to<br>3.3V ± 0.3V | 2.5V ± 0.2V<br>5.0V ± 0.5V | 41 | | | ns | | Product Folder Links: TXS0102V Copyright © 2024 Texas Instruments Incorporated # 5.9 Switching Characteristics: T<sub>sk</sub>, T<sub>MAX</sub> (続き) over operating free-air temperature range (unless otherwise noted) | | | | | | Opera<br>tempe | UNIT | | | | |-------------------------------|-------------------------------------------------------------------------------------------|--------------------|-----------------------------------|-----------------------------------|----------------|---------------|-----|----|--| | PARAMETER | METER TEST CONDITIONS | | V <sub>CCA</sub> | V <sub>CCA</sub> V <sub>CCB</sub> | | -40°C to 85°C | | | | | | | | | | MIN | TYP | MAX | | | | t <sub>w</sub> | Pulse Duration, Data<br>Inputs | Open-Drain Driving | 1.8V ± 0.15V<br>to<br>3.3V ± 0.3V | 2.5V ± 0.2V<br>5.0V ± 0.5V | 500 | | | ns | | | t <sub>sk</sub> - Output skew | Skew between any two<br>outputs of the same<br>package switching in<br>the same direction | Push-Pull Driving | 1.8V ± 0.15V<br>to<br>3.3V ± 0.3V | 2.5V ± 0.2V<br>5.0V ± 0.5V | | | 1 | ns | | | t <sub>sk</sub> - Output skew | Skew between any two<br>outputs of the same<br>package switching in<br>the same direction | Open-Drain Driving | 1.8V ± 0.15V<br>to<br>3.3V ± 0.3V | 2.5V ± 0.2V<br>5.0V ± 0.5V | | | 1 | ns | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 1 Product Folder Links: TXS0102V English Data Sheet: SCES962 # **5.10 Typical Characteristics** #### **6 Parameter Measurement Information** Unless otherwise noted, all input pulses are supplied by generators having the following characteristics: - PRR 10MHz - $Z_0 = 50 \text{ W}$ - dv/dt ≥ 1V/ns #### 注 All parameters and waveforms are not applicable to all devices. 図 6-1. Data Rate, Pulse Duration, Propagation Delay, Output Rise And Fall Time Measurement Using A Push-Pull Driver 図 6-2. Data Rate, Pulse Duration, Propagation Delay, Output Rise And Fall Time Measurement Using An Open-Drain Driver 図 6-3. Load Circuit For Enable / Disable Time Measurement #### 表 6-1. Switch Configuration For Enable / Disable Timing | | • | |-------------------------------------------------------------------|----------------------| | TEST | S1 | | t <sub>PZL</sub> <sup>(2)</sup> , t <sub>PLZ</sub> <sup>(1)</sup> | 2 × V <sub>CCO</sub> | | t <sub>PHZ</sub> <sup>(1)</sup> , t <sub>PZH</sub> <sup>(2)</sup> | Open | - (1) t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>. - (2) $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . (1) All input pulses are measured one at a time, with one transition per measurement. #### 図 6-4. Voltage Waveforms Pulse Duration (1) All input pulses are measured one at a time, with one transition per measurement. ## 図 6-5. Voltage Waveforms Propagation Delay Times - (1) Waveform 1 is for an output with internal conditions so that the output is low, except when disabled by the output control. - (2) Waveform 2 is for an output with internal conditions so that the output is high, except when disabled by the output control. 図 6-6. Voltage Waveforms Enable And Disable Times English Data Sheet: SCES962 ## 7 Detailed Description #### 7.1 Overview The TXS0102V device is a directionless voltage-level translator specifically designed for translating logic voltage levels. The A port can accept I/O voltages ranging from 1.65V to 3.6V, while the B port can accept I/O voltages from 2.3V to 5.5V. The device is a pass-gate architecture with edge-rate accelerators (one-shots) to improve the overall data rate. $10k\Omega$ pullup resistors, commonly used in open-drain applications, have been conveniently integrated so that an external resistor is not needed. While this device is designed for open-drain applications, the device can also translate push-pull CMOS logic outputs. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Architecture The TXS0102V architecture (see 🗵 7-1) is an auto-direction-sensing based translator that does not require a direction-control signal to control the direction of data flow from A to B or from B to A. 図 7-1. Architecture of a TXS0102V Cell These two bidirectional channels independently determine the direction of data flow without a direction-control signal. Each I/O pin can be automatically reconfigured as either an input or an output, which is how this auto-direction feature is realized. The TXS0102V device is part of TI's "Switch" type voltage translator family and employs two key circuits to enable this voltage translation: - 1. An N-channel pass-gate transistor topology that ties the A-port to the B-port - 2. Output one-shot (O.S.) edge-rate accelerator circuitry to detect and accelerate rising edges on the A or B ports For bidirectional voltage translation, pull-up resistors are included on the device for dc current sourcing capability. The $V_{GATE}$ gate bias of the N-channel pass transistor is set at approximately one threshold voltage $(V_T)$ above the $V_{CC}$ level of the low-voltage side. Data can flow in either direction without guidance from a control signal. The O.S. rising-edge rate accelerator circuitry speeds up the output slew rate by monitoring the input edge for transitions, helping maintain the data rate through the device. During a low-to-high signal rising edge, the O.S. circuits turn on the PMOS transistors (T1 and T2) to increase the current drive capability of the driver for approximately 30ns or 95% of the input edge, whichever occurs first. This edge-rate acceleration provides high ac drive by bypassing the internal $10k\Omega$ pull-up resistors during the low-to-high transition to speed up the signal. The output resistance of the driver is decreased to approximately $50\Omega$ to $70\Omega$ during this acceleration phase. To minimize dynamic $I_{CC}$ and the possibility of signal contention, the user should wait for the O.S. circuit to turn off before applying a signal in the opposite direction. The worst-case duration is equal to the minimum pulse-width number provided in the *Switching Characteristics* section of this data sheet. Product Folder Links: TXS0102V 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 7.3.2 Input Driver Requirements the external system-level open-drain (or push-pull) drivers that are interfaced to the TXS0102V I/O pins determines the continuous dc-current *sinking* capability. Since the high bandwidth of these bidirectional I/O circuits is used to facilitate this fast change from an input to an output and an output to an input, they have a modest dc-current *sourcing* capability of hundreds of micro-Amps, as determined by the internal $10k\Omega$ pullup resistors. The fall time ( $t_{fA}$ , $t_{fB}$ ) of a signal depends on the edge-rate and output impedance of the external device driving TXS0102V data I/Os, as well as the capacitive loading on the data lines. Similarly, the $t_{PHL}$ and max data rates also depend on the output impedance of the external driver. The values for $t_{fA}$ , $t_{fB}$ , $t_{PHL}$ , and maximum data rates in the data sheet assume that the output impedance of the external driver is less than $50\Omega$ . #### 7.3.3 Output Load Considerations TI recommends careful PCB layout practices with short PCB trace lengths to avoid excessive capacitive loading and to determine that proper O.S. triggering takes place. PCB signal trace-lengths should be kept short enough so that the round trip delay of any reflection is less than the one-shot duration. This improves signal integrity by allowing any reflection sees a low impedance at the driver. The O.S. circuits are designed to stay on for approximately 30ns. The maximum capacitance of the lumped load that can be driven also depends directly on the one-shot duration. With very heavy capacitive loads, the one-shot can time-out before the signal is driven fully to the positive rail. The O.S. duration has been set to best optimize trade-offs between dynamic ICC, load driving capability, and maximum bit-rate considerations. Both PCB trace length and connectors add to the capacitance that the TXS0102V device output sees, so it is recommended that this lumped-load capacitance be considered to avoid O.S. retriggering, bus contention, output signal oscillations, or other adverse system-level affects. #### 7.3.4 Enable and Disable The TXS0102V device has an OE input that is used to disable the device by setting OE low, which places all I/Os in the Hi-Z state. The disable time ( $t_{dis}$ ) indicates the delay between the time when OE goes low and when the outputs are disabled (Hi-Z). The enable time ( $t_{en}$ ) indicates the amount of time the user must allow for the one-shot circuitry to become operational after OE is taken high. #### 7.3.5 Pullup or Pulldown Resistors on I/O Lines Each A-port I/O has an internal $10k\Omega$ pullup resistor to $V_{CCA}$ , and each B-port I/O has an internal $10k\Omega$ pullup resistor to $V_{CCB}$ . If a smaller value of pullup resistor is required, an external resistor must be added from the I/O to $V_{CCA}$ or $V_{CCB}$ (in parallel with the internal $10k\Omega$ resistors). Adding lower value pull-up resistors will effect $V_{OL}$ levels, however. The internal pull-ups of the TXS0102V are disabled when the OE pin is low. #### 7.4 Device Functional Modes The device has two functional modes, enabled and disabled. To disable the device set the OE input low, which places all I/Os in a high impedance state. Setting the OE input high will enable the device. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information The TXS0102V device can be used to bridge the digital-switching compatibility gap between two voltage nodes to successfully interface logic threshold levels found in electronic systems. It should be used in a point-to-point topology for interfacing devices or systems operating at different interface voltages with one another. Its primary target application use is for interfacing with open-drain drivers on the data I/Os such as I<sup>2</sup>C or 1-wire, where the data is bidirectional and no control signal is available. The device can also be used in applications where a push-pull driver is connected to the data I/Os, but the TXB0102 might be a better option for such push-pull applications. #### 8.2 Typical Application 図 8-1. Typical Application Circuit #### 8.2.1 Design Requirements Use the parameters listed in $\frac{1}{2}$ 8-1 for this design example, and ensure the V<sub>CCA</sub> ≤ V<sub>CCB</sub>. DESIGN PARAMETER Input voltage range 1.65 to 3.6V Output voltage range 2.3 to 5.5V 表 8-1. Design Parameters *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated ### 8.2.2 Detailed Design Procedure To begin the design process, determine the following: - · Input voltage range - Use the supply voltage of the device that is driving the TXS0102V device to determine the input voltage range. For a valid logic high the value must exceed the VIH of the input port. For a valid logic low the value must be less than the VIL of the input port. - Output voltage range - Use the supply voltage of the device that the TXS0102V device is driving to determine the output voltage range. - The TXS0102V device has 10kΩ internal pullup resistors. External pullup resistors can be added to reduce the total RC of a signal trace if necessary. - An external pull down resistor decreases the output VOH and VOL. Use 式 1 to calculate the VOH as a result of an external pull down resistor. $$-V_{OH} = V_{CCx} \times R_{PD} / (R_{PD} + 10k\Omega) \tag{1}$$ - · Where: - V<sub>CCx</sub> is the supply voltage on either V<sub>CCA</sub> or V<sub>CCB</sub> - R<sub>PD</sub> is the value of the external pull down resistor ## 8.2.3 Application Curves ## 8.3 Power Supply Recommendations During operation, ensure that $V_{CCA} \le V_{CCB}$ at all times. The sequencing of each power supply will not damage the device during the power up operation, so either power supply can be ramped up first. The output-enable (OE) input circuit is designed so that it is supplied by $V_{CCA}$ and when the (OE) input is low, all outputs are placed in the high-impedance state. To put the outputs in the high-impedance state during power up or power down, the OE input pin must be tied to GND through a pulldown resistor and must not be enabled until $V_{CCA}$ and $V_{CCB}$ are fully ramped and stable. The current-sourcing capability of the driver determines the minimum value of the pulldown resistor to ground. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 15 To Controller #### 8.4 Layout #### 8.4.1 Layout Guidelines For device reliability, it is recommended to follow common printed-circuit board layout guidelines such as follows: - Bypass capacitors should be used on power supplies and should be placed as close as possible to the $V_{CCA}$ , $V_{CCB}$ pin, and $G_{ND}$ pin. - · Short trace lengths should be used to avoid excessive loading. - PCB signal trace-lengths must be kept short enough so that the round-trip delay of any reflection is less than the one-shot duration, approximately 30ns, causing any reflection encounters low impedance at the source driver. #### 8.4.2 Layout Example To Controller 図 8-3. TXS0102V Layout Example A2 5 Α1 ## 9 Device and Documentation Support ## 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation see the following: - Texas Instruments, A Guide to Voltage Translation With TXS-Type Translators application note - Texas Instruments, Factors Affecting VOL for TXS and LSF Auto-bidirectional Translation Devices application - Texas Instruments, Biasing Requirements for TXS, TXB, and LSF Auto-Bidirectional Translators application - Texas Instruments, Effects of pullup and pulldown resistors on TXS and TXB devices application note - Texas Instruments, Introduction to logic application note - Texas Instruments, TI Logic and Linear Products Guide selection and solution guides - Texas Instruments, Washing Machine Solutions Guide selection and solution guides - Texas Instruments, TI Smartphone Solutions Guide selection and solution guides ## 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Subscribe to updates to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。 #### 9.4 Trademarks NanoStar<sup>™</sup> is a trademark of Texas Instruments Incorporated. テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History Copyright © 2024 Texas Instruments Incorporated | DATE | REVISION | NOTES | |-----------|----------|-----------------| | June 2024 | * | Initial Release | Product Folder Links: TXS0102V English Data Sheet: SCES962 JAJSUX0 - JUNE 2024 # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Product Folder Links: TXS0102V Copyright © 2024 Texas Instruments Incorporated ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (-) | (=/ | | | (5) | (4) | (5) | | (-) | | TXS0102VDCTR | Active | Production | SSOP (DCT) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | 3IFT | | TXS0102VDCTR.A | Active | Production | SSOP (DCT) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | 3IFT | | TXS0102VDCUR | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | | | TXS0102VDCUR.A | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents Tl's knowledge and belief as of the date that it is provided. Tl bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. Tl has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. Tl and Tl suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TXS0102V: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 Automotive : TXS0102V-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Oct-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TXS0102VDCTR | SSOP | DCT | 8 | 3000 | 180.0 | 12.4 | 3.15 | 4.35 | 1.55 | 4.0 | 12.0 | Q3 | | TXS0102VDCUR | VSSOP | DCU | 8 | 3000 | 178.0 | 9.0 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | **PACKAGE MATERIALS INFORMATION** www.ti.com 8-Oct-2024 ## \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | TXS0102VDCTR | SSOP | DCT | 8 | 3000 | 190.0 | 190.0 | 30.0 | | ı | TXS0102VDCUR | VSSOP | DCU | 8 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-187 variation CA. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. NOTES: (continued) 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated