# TXG802x 2-bit, ±80V Ground-Level Translator #### 1 Features - Supports DC shifts up to ±80V - AC Noise Rejection of 140V<sub>PP</sub> up to 1MHz - CMTI of 250V/µs - Low Prop Delay (<5ns) and Ch-Ch Skew (<0.20ns)</li> - Greater than 250Mbps - Low power consumption (0.8mA per channel at 1Mbps, 1.8V) - Fully configurable dual-rail design allows each port to operate from 1.71V to 5.5V - 4, 2, 1 channel devices with multiple configurations will be available - Two device variants: - TXG8020: 2 forward - TXG8021: 1 forward, 1 reverse - Supports V<sub>CC</sub> disconnect feature (I/Os are forced into high-Z) - Schmitt-trigger inputs allows for slow and noisy signals - Inputs with integrated static pull-down resistors prevent channels from floating - Operating temperature from –40°C to +125°C - Latch-up performance exceeds 100mA per JESD 78, class II - ESD protection exceeds JESD 22 - 2500V human-body model - 500V charged-device model - Package options provided: - DSG (WSON-8) - DDF (SOT-8) - D (SOIC-8) **Simplified Diagram** ## 2 Applications - · Test and Measurement - Industrial Automation - Appliances - Robotics - Avionics ## 3 Description The TXG802x is a 2-bit, fixed direction, non-galvanic based voltage and ground-level translator that can support both logic-level shifting between 1.71V to 5.5V and ground-level shifting up to ±80V. Compared to traditional level shifters, the TXG802x family can solve the challenges of voltage translation across different ground levels. The Simplified Diagram shows a common use case where DC shift occurs between GNDA to GNDB due to parasitic resistance or capacitance. $V_{\rm CCA}$ is referenced to GNDA and $V_{\rm CCB}$ is referenced to GNDB. Ax pins are referenced to $V_{\rm CCA}$ logic level while Bx pins are referenced to $V_{\rm CCB}$ logic levels. Both A port and B port can accept voltages from 1.71V to 5.5V. The leakage between GNDA and GNDB is <2 $\mu$ A when $V_{\rm CC}$ to GND is shorted. The TXG802x device helps improve noise immunity and power sequencing across different ground domains while providing low power consumption, latency and channel-to-channel skew. It can supress noise levels of 140V<sub>PP</sub> up to 1MHz (Figure 7-4). This device can support multiple interfaces such as UART, GPIO, and JTAG. #### **Package Information** | PART<br>NUMBER | PACKAGE (1) | BODY SIZE (NOM) | | |--------------------|--------------|-----------------|--| | TXG8020<br>TXG8021 | DSG (WSON-8) | 2.0mm × 2.00mm | | | | DDF (SOT-8) | 2.90mm × 1.60mm | | | | D (SOIC-8) | 4.90mm × 3.90mm | | For all available packages, see the orderable addendum at the end of the data sheet. ## **Table of Contents** | 1 Features1 | 7.2 Functional Block Diagram | 21 | |----------------------------------------------------------------------|------------------------------------------------------|----| | 2 Applications 1 | 7.3 Feature Description | | | 3 Description1 | 8 Application and Implementation | 25 | | 4 Pin Configuration and Functions3 | 8.1 Application Information | 25 | | 5 Specifications7 | 8.2 Typical Application | 25 | | 5.1 Absolute Maximum Ratings7 | 8.3 Power Supply Recommendations | | | 5.2 ESD Ratings7 | 8.4 Layout | 27 | | 5.3 Recommended Operating Conditions8 | 9 Device and Documentation Support | 28 | | 5.4 Electrical Characteristics9 | 9.1 Device Support | 28 | | 5.5 Switching Characteristics, V <sub>CCA</sub> = 1.8 ± 0.15V 13 | 9.2 Documentation Support | 28 | | 5.6 Switching Characteristics, V <sub>CCA</sub> = 2.5 ± 0.2V 14 | 9.3 Receiving Notification of Documentation Updates. | 28 | | 5.7 Switching Characteristics, V <sub>CCA</sub> = 3.3 ± 0.3V 15 | 9.4 Support Resources | 28 | | 5.8 Switching Characteristics, V <sub>CCA</sub> = 5.0 ± 0.5V 16 | 9.5 Trademarks | 28 | | 5.9 Switching Characteristics: T <sub>sk</sub> , T <sub>MAX</sub> 17 | 9.6 Electrostatic Discharge Caution | 28 | | 6 Parameter Measurement Information19 | 9.7 Glossary | 28 | | 6.1 Load Circuit and Voltage Waveforms19 | 10 Revision History | 28 | | 7 Detailed Description21 | 11 Mechanical, Packaging, and Orderable | | | 7.1 Overview21 | Information | 28 | | | | | # **4 Pin Configuration and Functions** Figure 4-1. TXGx021DSG Package 8-Pin WSON Top View Table 4-1. TXGx021 DSG Pin Functions | PI | N | I/O | DESCRIPTION | | | |------------------|-------------|-----|--------------------------------------------------------|--|--| | Name | TXGx021 | 1/0 | DESCRIPTION | | | | A1 | 2 | I | Input A1. Referenced to V <sub>CCA</sub> | | | | A2Y | 3 | 0 | Output A2. Referenced to V <sub>CCA</sub> | | | | B1Y | 7 | 0 | Output B1. Referenced to V <sub>CCB</sub> | | | | B2 | 6 | I | Input B2. Referenced to V <sub>CCB</sub> | | | | V <sub>CCA</sub> | 1 | _ | A side supply voltage. 1.71V ≤ V <sub>CCA</sub> ≤ 5.5V | | | | V <sub>CCB</sub> | 8 | _ | B side supply voltage. 1.71V ≤ V <sub>CCB</sub> ≤ 5.5V | | | | GNDA | 4 | _ | Ground reference for V <sub>CCA</sub> | | | | GNDB | 5 | _ | Ground reference for V <sub>CCB</sub> | | | | _ | Thermal pad | _ | Keep thermal pad floating. | | | Figure 4-2. TXGx020DSG Package 8-Pin WSON Top View ## Table 4-2. TXGx020 DSG Pin Functions | P | PIN | | DESCRIPTION | | | |------------------|-------------|-----|--------------------------------------------------------|--|--| | Name | TXGx020 | I/O | DESCRIPTION | | | | A1 | 2 | I | Input A1. Referenced to V <sub>CCA</sub> | | | | A2 | 3 | I | Input A2. Referenced to V <sub>CCA</sub> | | | | B1Y | 7 | 0 | Output B1. Referenced to V <sub>CCB</sub> | | | | B2Y | 6 | 0 | Output B2. Referenced to V <sub>CCB</sub> | | | | V <sub>CCA</sub> | 1 | _ | A side supply voltage. 1.71V ≤ V <sub>CCA</sub> ≤ 5.5V | | | | V <sub>CCB</sub> | 8 | _ | B side supply voltage. 1.71V ≤ V <sub>CCB</sub> ≤ 5.5V | | | | GNDA | 4 | _ | Ground reference for V <sub>CCA</sub> | | | | GNDB | 5 | _ | Ground reference for V <sub>CCB</sub> | | | | _ | Thermal pad | _ | Keep thermal pad floating. | | | Figure 4-3. TXGx021DDF 8-Pin SOT and TXGx021D 8-pin SOIC Top View Table 4-3. TXGx021 DDF and D Pin Functions | PI | PIN | | DESCRIPTION | | |------------------|---------|-----|--------------------------------------------------------|--| | Name | TXGx021 | I/O | DESCRIPTION | | | A1 | 2 | I | Input A1. Referenced to V <sub>CCA</sub> | | | A2Y | 3 | 0 | Output A2. Referenced to V <sub>CCA</sub> | | | B1Y | 7 | 0 | Output B1. Referenced to V <sub>CCB</sub> | | | B2 | 6 | I | Input B2. Referenced to V <sub>CCB</sub> | | | V <sub>CCA</sub> | 1 | _ | A side supply voltage. 1.71V ≤ V <sub>CCA</sub> ≤ 5.5V | | | V <sub>CCB</sub> | 8 | _ | B side supply voltage. $1.71V \le V_{CCB} \le 5.5V$ | | | GNDA | 4 | _ | Ground reference for V <sub>CCA</sub> | | | GNDB | 5 | _ | Ground reference for V <sub>CCB</sub> | | Figure 4-4. TXGx020DDF 8-Pin SOT and TXGx020D 8-pin SOIC Top View Table 4-4. TXGx020 DDF and D Pin Functions | Р | IN | | | | | |------------------|---------|-----|--------------------------------------------------------|--|--| | Name | TXGx020 | l/O | DESCRIPTION | | | | A1 | 2 | I | Input A1. Referenced to V <sub>CCA</sub> | | | | A2 | 3 | I | Input A2. Referenced to V <sub>CCA</sub> | | | | B1Y | 7 | 0 | Output B1. Referenced to V <sub>CCB</sub> | | | | B2Y | 6 | 0 | Output B2. Referenced to V <sub>CCB</sub> | | | | V <sub>CCA</sub> | 1 | _ | A side supply voltage. 1.71V ≤ V <sub>CCA</sub> ≤ 5.5V | | | | V <sub>CCB</sub> | 8 | _ | B side supply voltage. 1.71V ≤ V <sub>CCB</sub> ≤ 5.5V | | | | GNDA | 4 | _ | Ground reference for V <sub>CCA</sub> | | | | GNDB | 5 | _ | Ground reference for V <sub>CCB</sub> | | | ## 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------|------------|------------------------|------| | V <sub>CCA</sub> to<br>V <sub>GNDA</sub> | Supply voltage A to Ground voltage A | | -0.5 | 6.5 | V | | $V_{CCB}$ to $V_{GNDB}$ | Supply voltage B to Ground voltage B | | -0.5 | 6.5 | V | | $V_{GNDA}$ to $V_{GNDB}$ | Voltage between GNDA and GNDB | Voltage between GNDA and GNDB | -82 | 82 | V | | VI | Input Voltage <sup>(2)</sup> | I/O Ports (A Port) to V <sub>GNDA</sub> | -0.5 | 6.5 | V | | VI | input voitage. | I/O Ports (B Port) to V <sub>GNDB</sub> | 7 -0.5 6.5 | V | | | | Voltage applied to any output in the high-impedance or power-off | A Port to V <sub>GNDA</sub> | -0.5 | 6.5 | V | | v <sub>O</sub> | Voltage applied to any output in the high-impedance or power-off state <sup>(2)</sup> | B Port to V <sub>GNDB</sub> | -0.5 | 6.5 | v | | M | Voltage applied to any output in the high or low state <sup>(2) (3)</sup> | A Port to V <sub>GNDA</sub> | -0.5 | V <sub>CCA</sub> + 0.5 | V | | V <sub>O</sub> | Voltage applied to any output in the high or low state (-) | B Port to V <sub>GNDB</sub> | -0.5 | V <sub>CCB</sub> + 0.5 | v | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | -20 | | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | -20 | | mA | | Io | Continuous output current | | -25 | 25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | -100 | 100 | mA | | T <sub>j</sub> | Junction Temperature | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under <u>Section 5.1</u> may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under <u>Section 5.3</u> Exposure beyond the limits listed in <u>Section 5.3</u> may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The input voltage and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The output positive-voltage rating may be exceeded up to 6.5V maximum if the output current rating is observed. <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) (1) (2) (3) | | | | MIN | TYP MAX | UNIT | |----------------------------------------|-------------------------------------|-------------------------------------|------|------------------|------| | V <sub>CCA</sub> | Supply voltage A - Relative to GNDA | upply voltage A - Relative to GNDA | | 5.5 | V | | V <sub>CCB</sub> | Supply voltage B - Relative to GNDB | Supply voltage B - Relative to GNDB | | 5.5 | V | | V <sub>GNDA</sub> to V <sub>GNDB</sub> | Voltage between GNDA and GNDB | | -80 | 80 | V | | | | V <sub>CCO</sub> = 1.71V | -4.5 | | | | | High lavel output ourrent | V <sub>CCO</sub> = 2.3V | -8 | | | | Іон | High-level output current | V <sub>CCO</sub> = 3V | -10 | | mA | | | | V <sub>CCO</sub> = 4.5V | -12 | | 1 | | | | V <sub>CCO</sub> = 1.71V | | 4.5 | | | | I am land autout amont | V <sub>CCO</sub> = 2.3V | | 8 | | | I <sub>OL</sub> | Low-level output current | V <sub>CCO</sub> = 3V | | 10 | mA | | | | V <sub>CCO</sub> = 4.5V | | 12 | 1 | | VI | Input voltage - Relative to GNDA | | 0 | 5.5 | V | | Vo | Output voltage - Relative to GNDB | Output voltage - Relative to GNDB | | V <sub>cco</sub> | V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | - $V_{\text{CCI}}$ is the $V_{\text{CC}}$ associated with the input port. (1) - $\mbox{V}_{\mbox{\footnotesize CCO}}$ is the $\mbox{V}_{\mbox{\footnotesize CC}}$ associated with the output port. - (2) (3) All control inputs and data I/Os of this device have weak pulldowns to ensure the line is not floating when undefined external to the device. The input leakage from these weak pulldowns is defined by the I<sub>I</sub> specification indicated under *Electrical Characteristics*. ## **5.4 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted)(1) (2) | | | | | | Operating free- | -air temperature (T <sub>A</sub> ) | | |-----------------------|-----------------------------------------------------------------|---------------------------------------------------------------|-------------------------|-------------------------|-----------------|------------------------------------|------| | | PARAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | -40°0 | C to 125°C | UNIT | | | | | | | MIN | TYP MAX | | | | | I <sub>OH</sub> = -4.5mA | 1.71V | 1.71V | 1.5 | | | | \ / | High-level output voltage (3) | I <sub>OH</sub> = -8mA | 2.3V | 2.3V | 2.0 | | V | | / <sub>OH</sub> High- | nigh-level output voltage (9) | I <sub>OH</sub> = -10mA | 3V | 3V | 2.7 | | V | | | | I <sub>OH</sub> = -12mA | 4.5V | 4.5V | 4.1 | | | | | | I <sub>OL</sub> = 4.5mA | 1.71V | 1.71V | | 0.16 | | | \ | Low-level output voltage (4) | I <sub>OL</sub> = 8mA | 2.3V | 2.3V | | 0.27 | V | | $V_{OL}$ | Low-level output voltage (1) | I <sub>OL</sub> = 10mA | 3V | 3V | | 0.34 | V | | | | I <sub>OL</sub> = 12mA | 4.5V | 4.5V | | 0.41 | | | | | | 1.71V | 1.71V | | 1.11 | | | | | Data Inputs | 2.3V | 2.3V | | 1.40 | | | $V_{T+}$ | Positive-going input-<br>threshold voltage | (Ax, Bx)<br>(Referenced to V <sub>CCI</sub> ) | 3V | 3V | | 1.73 | V | | | amoshola voltago | | 4.5V | 4.5V | | 2.45 | | | | | | 5.5V | 5.5V | | 3.0 | | | | | Data Inputs<br>(Ax, Bx)<br>(Referenced to V <sub>CCI</sub> ) | 1.71V | 1.71V | 0.56 | | | | | | | 2.3V | 2.3V | 0.80 | | V | | V <sub>T-</sub> | Negative-going input-<br>threshold voltage | | 3V | 3V | 1.14 | | | | | an ochola vollago | | 4.5V | 4.5V | 1.59 | | | | | | | 5.5V | 5.5V | 2.0 | | | | | | | 1.71V | 1.71V | 0.3 | 0.55 | | | A \ / | Input-threshold hysteresis | Data Inputs<br>(Ax, Bx) | 2.3V | 2.3V | 0.36 | 0.60 | V | | $\Delta V_T$ | $(V_{T+}-V_{T-})$ | (Referenced to V <sub>CCI</sub> ) | 3V | 3V | 0.38 | 0.54 | | | | | | 4.5V | 4.5V | 0.41 | 0.86 | V | | ΔV <sub>T</sub> | Input-threshold hysteresis (V <sub>T+</sub> – V <sub>T-</sub> ) | Data Inputs<br>(Ax, Bx)<br>(Referenced to V <sub>CCI</sub> ) | 5.5V | 5.5V | 0.40 | 0.96 | V | | I <sub>I</sub> | Input leakage current | Data Inputs (Ax, Bx) V <sub>I</sub> = V <sub>CCI</sub> or GND | 1.71V – 5.5V | 1.71V – 5.5V | 0.2 | 1.6 | μΑ | | | Floating supply Partial | A Port or B Port | Floating <sup>(5)</sup> | 0V - 5.5V | 0.26 | 1.55 | , ^ | | off-float | power down current | $V_I = V_{CC}$ | 0V - 5.5V | Floating <sup>(5)</sup> | 0.26 | 1.55 | μΑ | over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> (2) | | | | | | Operating free- | air temperature | (T <sub>A</sub> ) | UNIT | |------------------|--------------------------------------|-------------------------------------------------------------------------------------------|-------------------------|-------------------------|-----------------|-----------------|-------------------|------| | | PARAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | -40°C | to 125°C | | | | | | | | | MIN | TYP | MAX | | | C <sub>i</sub> | Control Input Capacitance | V <sub>I</sub> = 3.3V or V <sub>GNDA</sub> | 3.3V | 3.3V | | | 2 | pF | | C <sub>io</sub> | Data I/O Capacitance | V <sub>O</sub> = 1.71V DC +1MHz -16dBm sine wave | 3.3V | 3.3V | 1.3 | | 2.6 | pF | | C | Can between grounds | All channels combined (V <sub>CC</sub> both sides are powered on) | | | | | 46 | pF | | $C_{GND}$ | Cap between grounds | All channels combined (V <sub>CC</sub> to GND shorted) | | | | | 53 | pF | | | | All channels combined (V <sub>CC</sub> both sides are powered on and inputs are all low) | 1.71V – 5.5V | 1.71V – 5.5V | | | 1.8 | μΑ | | Leakage | Current Leakage between GndA to GndB | All channels combined (V <sub>CC</sub> both sides are powered on and inputs are all high) | 1.71V – 5.5V | 1.71V – 5.5V | | | 32 | μΑ | | | | All channels combined (V <sub>CC</sub> to GND shorted) | 1.71V – 5.5V | 1.71V – 5.5V | | | 1.8 | μA | | CMTI | Common Mode Transient<br>Immunity | Input toggling at 100Mbps<br>Ground shift up to 80V | 1.71V – 5.5V | 1.71V – 5.5V | | 250 | | V/µs | | TXGx021 | | | | | • | | | | | | | ., ., | 1.71V – 5.5V | 1.71V – 5.5V | 300 | | 747 | | | | | $V_I = V_{CCI}$ or GND $I_O = 0$ | 0V | 5.5V | -2 | | 12.5 | | | I <sub>CCA</sub> | V <sub>CCA</sub> supply current | .0 0 | 5.5V | 0V | 349 | | 589 | μΑ | | | | V <sub>I</sub> = GND<br>I <sub>O</sub> = 0 | 5.5V | Floating <sup>(5)</sup> | 347 | | 577 | | | | | | 1.71V – 5.5V | 1.71V – 5.5V | 497 | | 1077 | | | | | $V_1 = V_{CCI}$ or GND<br>$I_0 = 0$ | 0V | 5.5V | 546 | , | 919 | | | I <sub>CCB</sub> | V <sub>CCB</sub> supply current | 10 0 | 5.5V | 0V | -2 | | 24.5 | μΑ | | | | V <sub>I</sub> = GND<br>I <sub>O</sub> = 0 | Floating <sup>(5)</sup> | 5.5V | 548 | | 919 | | over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> (2) | | | TEST CONDITIONS | | | Operating free-a | air temperature (T <sub>A</sub> ) | UNIT | |-------------------------------------|---------------------------------|------------------------------------------------------------------------|-------------------------|-------------------------|------------------|-----------------------------------|------| | | PARAMETER | | V <sub>CCA</sub> | V <sub>CCB</sub> | -40°C | to 125°C | | | | | | | | MIN | TYP MAX | | | | | | 1.8V | 1.8V | 0.7 | 1.6 | | | | | \(\frac{1}{2} - \frac{1}{2} \) | 2.5V | 2.5V | 0.8 | 1.6 | ^ | | | | $V_I = V_{CCI}$ | 3.3V | 3.3V | 0.8 | 1.7 | mA | | | Complet Company DC Cinnal | | 5V | 5V | 0.8 | 1.9 | | | I <sub>CCA</sub> + I <sub>CCB</sub> | Supply Current - DC Signal | | 1.8V | 1.8V | 0.7 | 1.6 | | | | | V = CND | 2.5V | 2.5V | 0.8 | 1.6 | A | | | | V <sub>I</sub> = GND | 3.3V | 3.3V | 0.8 | 1.7 | mA | | | | | 5V | 5V | 0.8 | 1.9 | | | | | | 1.8V | 1.8V | 0.9 | 1.6 | | | | | All channels switching with square wave | 2.5V | 2.5V | 0.9 | 1.6 | ^ | | | | clock input; CL = 15pF, 1Mbps | 3.3V | 3.3V | 0.9 | 1.7 | mA | | | | | 5V | 5V | 1.1 | 2 | | | | | All channels switching with square wave clock input; CL = 15pF, 50Mbps | 1.8V | 1.8V | 4.6 | 6.3 | mA | | | Committee Committee A.C. Cimmel | | 2.5V | 2.5V | 5.5 | 7.3 | | | I <sub>CCA</sub> + I <sub>CCB</sub> | Supply Current - AC Signal | | 3.3V | 3.3V | 6.8 | 8.2 | | | | | | 5V | 5V | 8.7 | 10.7 | | | | | | 1.8V | 1.8V | 8.5 | 10.6 | mA | | | | All channels switching with square wave | 2.5V | 2.5V | 10 | 13 | | | | | clock input; CL = 15pF, 100Mbps | 3.3V | 3.3V | 12 | 14.7 | | | | | | 5V | 5V | 16.6 | 20.2 | | | TXGx020 | | | | , | ' | | | | | | | 1.71V – 5.5V | 1.71V – 5.5V | 299 | 602 | μA | | | | $V_I = V_{CCI}$ or GND $I_O = 0$ | 0V | 5.5V | -2.5 | 1.2 | μA | | ICCA | V <sub>CCA</sub> supply current | 10 - 0 | 5.5V | 0V | 302 | 602 | μΑ | | | | V <sub>I</sub> = GND<br>I <sub>O</sub> = 0 | 5.5V | Floating <sup>(5)</sup> | 299 | 577 | μΑ | | | | | 1.71V – 5.5V | 1.71V – 5.5V | 504 | 1225 | μA | | | | $V_I = V_{CCI}$ or GND $I_O = 0$ | 0V | 5.5V | 486 | 906 | μA | | Іссв | V <sub>CCB</sub> supply current | 10 - 0 | 5.5V | 0V | -2 | 24.5 | μA | | | | V <sub>I</sub> = GND<br>I <sub>O</sub> = 0 | Floating <sup>(5)</sup> | 5.5V | 486 | 906 | μA | over operating free-air temperature range (unless otherwise noted)(1) (2) | | | | | | Operating free- | air temperature (T <sub>A</sub> ) | | |-----------------------|---------------------------------|-----------------------------------------|------------------|------------------|-----------------|-----------------------------------|------| | | PARAMETER | TEST CONDITIONS | V <sub>CCA</sub> | V <sub>CCB</sub> | -40°C | to 125°C | UNIT | | | | | | | MIN | TYP MAX | | | | | | 1.8V | 1.8V | 0.7 | 1.6 | mA | | | | \/ - \/ | 2.5V | 2.5V | 0.8 | 1.6 | mA | | | | V <sub>I</sub> = V <sub>CCI</sub> | 3.3V | 3.3V | 0.8 | 1.7 | mA | | | Cumply Current DC Cignal | | 5V | 5V | 0.8 | 1.9 | mA | | CCA + ICCB | Supply Current - DC Signal | | 1.8V | 1.8V | 0.7 | 1.6 | mA | | | | V - CND | 2.5V | 2.5V | 0.8 | 1.6 | mA | | | | V <sub>I</sub> = GND | 3.3V | 3.3V | 0.8 | 1.7 | mA | | | | | 5V | 5V | 0.8 | 1.9 | mA | | | | | 1.8V | 1.8V | 0.9 | 1.6 | mA | | | | All channels switching with square wave | 2.5V | 2.5V | 0.9 | 1.6 | mA | | | | clock input; CL = 15pF, 1Mbps | 3.3V | 3.3V | 0.9 | 1.7 | mA | | | | | 5V | 5V | 1.1 | 2 | mA | | | | | 1.8V | 1.8V | 4.5 | 6.3 | mA | | | 0 | All channels switching with square wave | 2.5V | 2.5V | 5.5 | 7.3 | mA | | CCA + ICCB | Supply Current - AC Signal | clock input; CL = 15pF, 50Mbps | 3.3V | 3.3V | 6.3 | 8 | mA | | | | | 5V | 5V | 8.4 | 10.7 | mA | | | | | 1.8V | 1.8V | 8.5 | 10.7 | mA | | | | All channels switching with square wave | 2.5V | 2.5V | 10 | 13 | mA | | | | clock input; CL = 15pF, 100Mbps | 3.3V | 3.3V | 12 | 14.7 | mA | | | | | 5V | 5V | 16.6 | 20.2 | mA | | | Positive-Going | A Supply | 1.71V – 5.5V | | | 1.55 | V | | / <sub>UVLO+</sub> | Undervoltage Lockout<br>Voltage | B Supply | | 1.71V – 5.5V | | 1.55 | V | | _ | Negative-Going | A Supply | 1.71V – 5.5V | | 1.36 | | ٧ | | / <sub>UVLO-</sub> | Undervoltage Lockout<br>Voltage | B Supply | | 1.71V – 5.5V | 1.36 | | V | | , | Undervoltage Lockout | A Supply | 1.71V – 5.5V | | | 145 | mV | | V <sub>UVLO_Hys</sub> | Hysteresis | B Supply | | 1.71V – 5.5V | | 145 | mV | $V_{CCI}$ is the $V_{CC}$ associated with the input port and referenced to $GND_A$ $V_{CCO}$ is the $V_{CC}$ associated with the output port and referenced to $GND_B$ Tested at $V_I = V_{T+(MAX)}$ Tested at $V_I = V_{T-(MIN)}$ (5) Floating is defined as a node that is both not actively driven by an external device and has leakage not exceeding 10nA # 5.5 Switching Characteristics, $V_{CCA} = 1.8 \pm 0.15V$ | | | | | | | | | | | B-Port | Supply | Voltage | (V <sub>CCB</sub> ) | | | | | | |-----------------|-------------------------------|-------------------------------------------------|------|----|----------------|------|----------|------|-----|-----------|----------|---------|---------------------|------|------|-----------|------|------| | | PARAMETER | TEST | FROM | то | TEMPERATURE | 1. | 8 ± 0.15 | SV | 2 | .5 ± 0.2\ | <b>V</b> | 3 | .3 ± 0.3\ | / | 5 | .0 ± 0.5V | , | UNIT | | | | CONDITIONS | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | Α | В | -40°C to 85°C | 2.8 | | 7.3 | 2.8 | | 7.4 | 2.8 | | 7.5 | 2.9 | | 7.8 | | | | Dunna matian dalau | 1Mbps all 4 channels | Α | В | -40°C to 125°C | 2.8 | | 7.6 | 2.8 | | 7.8 | 2.8 | | 7.9 | 2.9 | | 8.3 | | | t <sub>pd</sub> | Propagation delay | toggling | В | Α | -40°C to 85°C | 2.8 | | 7.3 | 2.7 | | 5.7 | 2.6 | | 5.1 | 2.6 | | 4.8 | ns | | | | | В | Α | -40°C to 125°C | 2.8 | | 7.7 | 2.7 | | 6 | 2.6 | | 5.3 | 2.6 | | 5.1 | | | | | | Α | В | -40°C to 85°C | 0.7 | | 1.5 | 0.6 | | 1.5 | 0.5 | | 1.4 | 0.5 | | 1.2 | | | PWD | Pulse width | 14 4 1 | Α | В | -40°C to 125°C | 0.7 | | 1.5 | 0.6 | | 1.5 | 0.5 | | 1.4 | 0.5 | | 1.2 | | | PWD | distortion | t <sub>phi</sub> - t <sub>plh</sub> | В | Α | -40°C to 85°C | 0.7 | | 1.5 | 0.6 | | 1.5 | 0.5 | | 1.4 | 0.5 | | 1.2 | ns | | | | | В | А | -40°C to 125°C | 0.7 | | 1.5 | 0.6 | | 1.5 | 0.5 | | 1.4 | 0.4 | | 1.2 | | | | | | Α | В | -40°C to 85°C | 0.5 | | 1.3 | 0.5 | | 1.35 | 0.5 | | 1.4 | 0.5 | | 1.6 | | | | Output signal rise | | Α | В | -40°C to 125°C | 0.5 | | 1.3 | 0.5 | | 1.4 | 0.5 | | 1.4 | 0.5 | | 1.7 | | | t <sub>r</sub> | time | | В | Α | -40°C to 85°C | 0.5 | | 1.2 | 0.5 | | 1.3 | 0.5 | | 1.2 | 0.5 | | 1.3 | ns | | | | | В | Α | -40°C to 125°C | 0.5 | | 1.3 | 0.5 | | 1.4 | 0.5 | | 1.3 | 0.5 | | 1.3 | | | | | | Α | В | -40°C to 85°C | 0.4 | | 1.3 | 0.4 | | 1.3 | 0.4 | | 1.5 | 0.5 | | 1.7 | | | tf | Output signal fall | | Α | В | -40°C to 125°C | 0.4 | | 1.5 | 0.4 | | 1.5 | 0.4 | | 1.6 | 0.5 | | 2 | 20 | | u | time | | В | Α | -40°C to 85°C | 0.4 | | 1.3 | 0.4 | | 1.4 | 0.4 | | 1.3 | 0.4 | | 1.3 | ns | | | | | В | Α | -40°C to 125°C | 0.4 | | 1.4 | 0.4 | | 1.45 | 0.4 | | 1.4 | 0.4 | | 1.35 | | | | Default output delay | Measured from | | | -40°C to 85°C | 6.1 | | 10.6 | 6.1 | | 10.4 | 6 | | 10.3 | 5.9 | | 9.9 | | | t <sub>DO</sub> | time from input<br>power loss | the time V <sub>CC</sub><br>goes below<br>1.36V | | | -40°C to 125°C | 6.1 | | 10.6 | 6.1 | | 10.4 | 6 | | 10.3 | 5.9 | | 9.9 | μs | | 4 | Time from ULVO to | | | | -40°C to 85°C | 21.1 | | 64.3 | 4.3 | | 69.1 | 4.5 | | 76.6 | 55.3 | , | 99.4 | | | t <sub>PU</sub> | valid output data | | | | -40°C to 125°C | 19.9 | | 64.3 | 4.3 | | 69.1 | 4.5 | 1 | 76.6 | 53.9 | 1 | 99.4 | μs | # 5.6 Switching Characteristics, $V_{CCA} = 2.5 \pm 0.2V$ | | | | | | | | | | | B-Port | Supply | Voltage | (V <sub>CCB</sub> ) | | | | | | |-----------------|-------------------------------|-------------------------------------------------|------|----|----------------|------|----------|------|-----|-----------|--------|---------|---------------------|------|-------|-----------|------|------| | | PARAMETER | TEST | FROM | то | TEMPERATURE | 1. | 8 ± 0.15 | V | 2. | .5 ± 0.2\ | / | 3 | .3 ± 0.3\ | / | 5 | .0 ± 0.5\ | / | UNIT | | | | CONDITIONS | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | Α | В | -40°C to 85°C | 2.7 | | 5.7 | 2.7 | | 5.8 | 2.7 | | 5.9 | 2.8 | | 6.3 | | | • | Propagation delay | 1Mbps all 4 channels | Α | В | -40°C to 125°C | 2.7 | | 6 | 2.7 | | 6.1 | 2.7 | | 6.2 | 2.8 | | 6.6 | ns | | t <sub>pd</sub> | Propagation delay | toggling | В | Α | -40°C to 85°C | 2.8 | | 7.4 | 2.7 | | 5.8 | 2.6 | | 5.1 | 2.6 | | 4.9 | 115 | | | | | В | А | -40°C to 125°C | 2.8 | | 7.7 | 2.7 | | 6.1 | 2.6 | | 5.5 | 2.6 | | 5.2 | | | | | | Α | В | -40°C to 85°C | 0.1 | | 1 | 0.1 | | 0.8 | 0 | | 0.7 | -0.14 | | 0.6 | | | PWD | Pulse width | | Α | В | -40°C to 125°C | 0.1 | | 1 | 0.1 | | 0.8 | 0 | | 0.7 | -0.15 | | 0.6 | | | PWD | distortion | t <sub>phi</sub> - t <sub>plh</sub> | В | Α | -40°C to 85°C | 0.1 | | 1 | 0.1 | | 0.8 | 0 | | 0.7 | -0.14 | | 0.6 | ns | | | | | В | Α | -40°C to 125°C | 0.1 | | 1 | 0.1 | | 0.8 | 0 | | 0.7 | -0.15 | | 0.6 | | | | | | Α | В | -40°C to 85°C | 0.5 | | 1.3 | 0.5 | , | 1.3 | 0.5 | , | 1.4 | 0.5 | | 1.6 | | | | Output signal rise | | Α | В | -40°C to 125°C | 0.5 | | 1.3 | 0.5 | | 1.4 | 0.5 | | 1.4 | 0.5 | | 1.7 | | | t <sub>r</sub> | time | | В | Α | -40°C to 85°C | 0.5 | | 1.3 | 0.4 | | 1.3 | 0.5 | | 1.3 | 0.4 | | 1.3 | ns | | | | | В | Α | -40°C to 125°C | 0.5 | | 1.3 | 0.4 | | 1.3 | 0.5 | | 1.3 | 0.4 | | 1.4 | | | | | | Α | В | -40°C to 85°C | 0.4 | | 1.4 | 0.4 | | 1.3 | 0.4 | | 1.5 | 0.5 | | 1.7 | | | | Output signal fall | | Α | В | -40°C to 125°C | 0.4 | | 1.4 | 0.4 | , | 1.5 | 0.4 | , | 1.6 | 0.5 | | 2 | | | tf | time | | В | Α | -40°C to 85°C | 0.4 | | 1.3 | 0.4 | | 1.3 | 0.4 | , | 1.35 | 0.4 | , | 1.3 | ns | | | | | В | Α | -40°C to 125°C | 0.4 | | 1.5 | 0.4 | | 1.5 | 0.4 | | 1.4 | 0.4 | | 1.5 | | | | Default output delay | Measured from | | | -40°C to 85°C | 6.1 | | 10.6 | 6.1 | | 10.4 | 5.6 | | 10.4 | 5.4 | | 9.9 | | | t <sub>DO</sub> | time from input<br>power loss | the time V <sub>CC</sub><br>goes below<br>1.36V | | | -40°C to 125°C | 6.1 | | 10.6 | 6.1 | | 10.4 | 5.6 | | 10.4 | 5.4 | | 9.9 | μs | | | Time from ULVO to | | | | -40°C to 85°C | 21.1 | | 64.3 | 4.3 | | 69.1 | 4.5 | | 76.6 | 55.3 | | 99.4 | | | t <sub>PU</sub> | valid output data | | | | -40°C to 125°C | 19.9 | | 64.3 | 4.3 | | 69.1 | 4.5 | | 76.6 | 53.9 | | 99.4 | μs | # 5.7 Switching Characteristics, $V_{CCA} = 3.3 \pm 0.3V$ | | | | | | | | | | | B-Port S | Supply | Voltage | (V <sub>CCB</sub> ) | | | | | | |-----------------|-------------------------------|-------------------------------------------------|------|----|----------------|-------|----------|------|-------|-----------|--------|---------|---------------------|------|------|-----------|------|------| | | PARAMETER | TEST | FROM | то | TEMPERATURE | 1. | 8 ± 0.15 | V | 2 | .5 ± 0.2\ | / | 3 | .3 ± 0.3\ | 1 | 5 | .0 ± 0.5V | ' | UNIT | | | | CONDITIONS | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | А | В | -40°C to 85°C | 2.6 | | 5.1 | 2.7 | | 5.2 | 2.7 | | 5.3 | 2.8 | | 5.8 | | | | Propagation delay | 1Mbps all 4 channels | Α | В | -40°C to 125°C | 2.6 | | 5.3 | 2.7 | | 5.5 | 2.7 | | 5.7 | 2.8 | | 6.3 | ns | | t <sub>pd</sub> | Propagation delay | toggling | В | А | -40°C to 85°C | 2.8 | | 7.5 | 2.7 | | 5.9 | 2.7 | | 5.3 | 2.6 | | 5.1 | 115 | | | | | В | А | -40°C to 125°C | 2.8 | | 7.9 | 2.7 | | 6.2 | 2.7 | | 5.7 | 2.6 | | 5.4 | | | | | | А | В | -40°C to 85°C | -0.03 | | 0.6 | -0.09 | | 0.5 | -0.13 | | 0.5 | -0.3 | | 0.4 | | | PWD | Pulse width | | Α | В | -40°C to 125°C | -0.11 | | 0.6 | -0.13 | | 0.5 | -0.18 | | 0.5 | -0.4 | | 0.4 | | | PWD | distortion | t <sub>phi</sub> - t <sub>plh</sub> | В | Α | -40°C to 85°C | -0.03 | | 0.6 | -0.09 | | 0.5 | -0.13 | | 0.5 | -0.3 | | 0.4 | ns | | | | | В | Α | -40°C to 125°C | -0.11 | | 0.6 | -0.13 | | 0.5 | -0.18 | | 0.5 | -0.4 | | 0.4 | | | | | | Α | В | -40°C to 85°C | 0.5 | | 1.3 | 0.5 | | 1.3 | 0.5 | | 1.4 | 0.5 | | 1.6 | | | | Output signal rise | | Α | В | -40°C to 125°C | 0.5 | | 1.3 | 0.5 | | 1.4 | 0.5 | | 1.4 | 0.5 | | 1.6 | | | t <sub>r</sub> | time | | В | Α | -40°C to 85°C | 0.5 | | 1.3 | 0.5 | | 1.3 | 0.5 | | 1.4 | 0.5 | | 1.4 | ns | | | | | В | Α | -40°C to 125°C | 0.5 | | 1.35 | 0.5 | | 1.4 | 0.5 | | 1.4 | 0.5 | | 1.5 | | | | | | Α | В | -40°C to 85°C | 0.4 | | 1.3 | 0.4 | | 1.4 | 0.4 | | 1.5 | 0.5 | | 1.7 | | | tf | Output signal fall | | Α | В | -40°C to 125°C | 0.4 | | 1.5 | 0.4 | | 1.6 | 0.4 | | 1.6 | 0.5 | | 2 | | | lu lu | time | | В | А | -40°C to 85°C | 0.4 | | 1.4 | 0.4 | | 1.4 | 0.4 | | 1.4 | 0.4 | | 1.4 | ns | | | | | В | Α | -40°C to 125°C | 0.4 | | 1.7 | 0.4 | | 1.6 | 0.4 | | 1.6 | 0.4 | | 1.7 | | | | Default output delay | Measured from | | | -40°C to 85°C | 6 | | 10.6 | 5.8 | | 10.4 | 5.8 | | 10.3 | 5.8 | | 10 | μs | | t <sub>DO</sub> | time from input<br>power loss | the time V <sub>CC</sub><br>goes below<br>1.36V | | | -40°C to 125°C | 6 | | 10.6 | 5.8 | | 10.4 | 5.8 | | 10.3 | 5.8 | | 10 | μs | | | Time from ULVO to | | | | -40°C to 85°C | 21.1 | | 64.3 | 4.3 | | 69.1 | 4.5 | | 76.6 | 57.8 | | 99.4 | μs | | t <sub>PU</sub> | valid output data | | | | -40°C to 125°C | 19.9 | | 64.3 | 4.3 | | 69.1 | 4.5 | | 76.6 | 53.9 | | 99.4 | μs | # 5.8 Switching Characteristics, $V_{CCA} = 5.0 \pm 0.5V$ | | | | | | | | | | | B-Port | Supply | Voltage | (V <sub>CCB</sub> ) | | | | | | |-----------------|-------------------------------|-------------------------------------------------|------|----|----------------|-------|----------|------|-------|-----------|--------|---------|---------------------|------|-------|-----------|------|------| | | PARAMETER | TEST | FROM | то | TEMPERATURE | 1. | 8 ± 0.15 | V | 2 | .5 ± 0.2\ | / | 3 | .3 ± 0.3\ | / | 5 | .0 ± 0.5V | 1 | UNIT | | | | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | | | | А | В | -40°C to 85°C | 2.6 | | 4.8 | 2.6 | | 5 | 2.7 | | 5.1 | 2.8 | | 5.6 | | | | Propagation delay | 1Mbps all 4 channels | Α | В | -40°C to 125°C | 2.6 | | 5.1 | 2.6 | | 5.3 | 2.7 | | 5.4 | 2.8 | | 5.9 | | | t <sub>pd</sub> | Propagation delay | toggling | В | А | -40°C to 85°C | 3 | | 7.9 | 2.8 | | 6.2 | 2.7 | | 5.9 | 2.7 | | 5.6 | ns | | | | | В | Α | -40°C to 125°C | 3 | | 8.4 | 2.8 | | 6.6 | 2.7 | | 6.2 | 2.7 | | 6 | | | | | | Α | В | -40°C to 85°C | -0.22 | | 0.4 | -0.27 | | 0.3 | -0.32 | | 0.3 | -0.50 | | 0.2 | | | PWD | Pulse width | | Α | В | -40°C to 125°C | -0.33 | | 0.4 | -0.37 | | 0.3 | -0.42 | | 0.3 | -0.60 | | 0.2 | | | PWD | distortion | t <sub>phi</sub> - t <sub>plh</sub> | В | Α | -40°C to 85°C | -0.22 | | 0.4 | -0.27 | | 0.3 | -0.32 | | 0.3 | -0.5 | | 0.2 | ns | | | | | В | Α | -40°C to 125°C | -0.33 | | 0.4 | -0.37 | | 0.3 | -0.42 | | 0.3 | -0.60 | | 0.2 | | | | | | Α | В | -40°C to 85°C | 0.5 | | 1.3 | 0.5 | , | 1.3 | 0.5 | | 1.4 | 0.5 | , | 1.6 | | | | Output signal rise | | Α | В | -40°C to 125°C | 0.5 | | 1.3 | 0.5 | | 1.4 | 0.5 | | 1.4 | 0.5 | | 1.6 | | | t <sub>r</sub> | time | | В | Α | -40°C to 85°C | 0.6 | | 1.6 | 0.6 | | 1.6 | 0.6 | | 1.6 | 0.5 | | 1.6 | ns | | | | | В | Α | -40°C to 125°C | 0.6 | | 1.75 | 0.6 | | 1.7 | 0.6 | | 1.7 | 0.5 | | 1.6 | | | | | | Α | В | -40°C to 85°C | 0.4 | | 1.3 | 0.4 | | 1.4 | 0.4 | | 1.5 | 0.5 | | 1.7 | | | | Output signal fall | | Α | В | -40°C to 125°C | 0.4 | | 1.4 | 0.4 | , | 1.5 | 0.4 | | 1.6 | 0.5 | , | 2 | | | tf | time | | В | Α | -40°C to 85°C | 0.4 | | 1.8 | 0.5 | , | 1.8 | 0.4 | | 1.8 | 0.4 | , | 1.8 | ns | | | | | В | Α | -40°C to 125°C | 0.4 | | 2.5 | 0.5 | | 2 | 0.4 | | 2 | 0.4 | 1 | 2 | | | | Default output delay | Measured from | | | -40°C to 85°C | 5.5 | | 10.7 | 5.6 | | 10.5 | 5.7 | | 10.6 | 5.9 | | 10 | | | t <sub>DO</sub> | time from input<br>power loss | the time V <sub>CC</sub><br>goes below<br>1.36V | | | -40°C to 125°C | 5.5 | | 10.7 | 5.6 | | 10.5 | 5.7 | | 10.6 | 5.9 | | 10 | μs | | | Time from ULVO to | | | | -40°C to 85°C | 21.1 | | 64.3 | 4.3 | | 69.1 | 4.5 | | 76.6 | 55.3 | | 99.4 | | | t <sub>PU</sub> | valid output data | | | | -40°C to 125°C | 19.9 | | 64.3 | 4.3 | | 69.1 | 4.5 | | 76.6 | 53.9 | | 99.4 | μs | # 5.9 Switching Characteristics: T<sub>sk</sub>, T<sub>MAX</sub> over operating free-air temperature range (unless otherwise noted) | PARAMETER | | | | | | ing free-ai<br>rature (T <sub>A</sub> ) | | | | | | |--------------------------------------|--------------------------------------------------|--------------------|------------------|------------------|------------------|-----------------------------------------|-------------|------|--|--|------| | PARAMETER | TEST CONI | DITIONS | V <sub>CCI</sub> | V <sub>cco</sub> | -40°C | to 125°C | | UNIT | | | | | | | | | | MIN | TYP | MAX | | | | | | | 50% Duty Cycle Input | | 1.65V - 1.95V | 1.65V - 1.95V | 264 | | | | | | | | T Maximum Data Bata | One channel switching | No Translation | 2.3V - 2.7V | 2.3V - 2.7V | 220 | | | Mhna | | | | | T <sub>MAX</sub> - Maximum Data Rate | 20% of pulse > 0.7*V <sub>CCO</sub> | NO Translation | 3.0V - 3.6V | 3.0V - 3.6V | 220 | | | Mbps | | | | | | 20% of pulse < 0.3*V <sub>CCO</sub> | | 4.5V - 5.5V | 4.5V - 5.5V | 176 | | | | | | | | | | | 1.65V - 1.95V | 2.3V - 2.7V | 264 | | | | | | | | | EOO/ Duty Cycle Input | | 1.65V - 1.95V | 3.0V - 3.6V | 264 | | | | | | | | | 50% Duty Cycle Input One channel switching | | 1.65V - 1.95V | 4.5V - 5.5V | 264 | | | | | | | | T <sub>MAX</sub> - Maximum Data Rate | 20% of pulse > 0.7*V <sub>CCO</sub> | Up Translation | 2.3V - 2.7V | 3.0V - 3.6V | 220 | , | | Mbps | | | | | | 20% of pulse < 0.3*V <sub>CCO</sub> | | 2.3V - 2.7V | 4.5V - 5.5V | 220 | | | | | | | | | | | 3.0V - 3.6V | 4.5V - 5.5V | 176 | | | | | | | | | | | 2.3V - 2.7V | 1.65V - 1.95V | 264 | | | | | | | | | 500/ Duty Ovela Innut | | 3.0V - 3.6V | 2.3V - 2.7V | 220 | | | | | | | | T. Marrianana Data Data | 50% Duty Cycle Input One channel switching | Davis Translation | 3.0V - 3.6V | 1.65V - 1.95V | 220 | , | | N 41 | | | | | T <sub>MAX</sub> - Maximum Data Rate | 20% of pulse > 0.7*V <sub>CCO</sub> | Down Translation | Down Translation | Down Translation | Down Translation | 4.5V - 5.5V | 3.0V - 3.6V | 176 | | | Mbps | | | 20% of pulse < 0.3*V <sub>CCO</sub> | | 4.5V - 5.5V | 1.65V - 1.95V | 220 | | | | | | | | | | | 4.5V - 5.5V | 1.65V - 1.95V | 220 | | | | | | | | | T | | 1.65V - 1.95V | 1.65V - 1.95V | | | 0.02 | | | | | | t Outside less | Timing skew between any switching outputs on the | No Tours letters | 2.3V - 2.7V | 2.3V - 2.7V | | | 0.02 | | | | | | t <sub>sk</sub> - Output skew | rising or falling edge (same | No Translation | 3.0V - 3.6V | 3.0V - 3.6V | | , | 0.02 | ns | | | | | | direction channels) | | 4.5V - 5.5V | 4.5V - 5.5V | | | 0.04 | | | | | | | | | 1.65V - 1.95V | 2.3V - 2.7V | | | 0.02 | | | | | | | Time in the latest the second | | 1.65V - 1.95V | 3.0V - 3.6V | | | 0.02 | | | | | | A Contract allows | Timing skew between any switching outputs on the | I I Town a lattice | 1.65V - 1.95V | 4.5V - 5.5V | | | 0.02 | | | | | | t <sub>sk</sub> - Output skew | rising or falling edge (same | Up Translation | 2.3V - 2.7V | 3.0V - 3.6V | | | 0.02 | ns | | | | | | direction channels) | | 2.3V - 2.7V | 4.5V - 5.5V | | | 0.02 | | | | | | | | | 3.0V - 3.6V | 4.5V - 5.5V | | | 0.02 | | | | | over operating free-air temperature range (unless otherwise noted) | | | | | | Operatempe | | | | |-------------------------------|--------------------------------------------------|------------------|------------------|------------------|------------|------|------|----| | PARAMETER | TEST CON | DITIONS | V <sub>CCI</sub> | V <sub>cco</sub> | -40°C | UNIT | | | | | | | | | MIN | TYP | MAX | | | | | | 2.3V - 2.7V | 1.65V - 1.95V | | | 0.02 | | | | Timing alsow between any | | 3.0V - 3.6V | 2.3V - 2.7V | | | 0.02 | | | A Outrot alcour | Timing skew between any switching outputs on the | Dawn Translation | 3.0V - 3.6V | 1.65V - 1.95V | | | 0.02 | | | t <sub>sk</sub> - Output skew | rising or falling edge (same | Down Translation | 4.5V - 5.5V | 3.0V - 3.6V | | | 0.04 | ns | | | direction channels) | | 4.5V - 5.5V | 2.3V - 2.7V | | | 0.04 | | | | | | 4.5V - 5.5V | 1.65V - 1.95V | | , | 0.04 | | ## **6 Parameter Measurement Information** ## 6.1 Load Circuit and Voltage Waveforms Unless otherwise noted, generators supply all input pulses that have the following characteristics: - f = 1MHz - $Z_{O} = 50\Omega$ $\Delta t/\Delta V \le 1 \text{ns/V}$ C<sub>L</sub> includes probe and jig capacitance. Figure 6-1. Load Circuit **Table 6-1. Load Circuit Conditions** | | Parameter | V <sub>cco</sub> | R <sub>L</sub> | CL | S <sub>1</sub> | V <sub>TP</sub> | |-----------------|--------------------------|------------------|----------------|------|----------------|-----------------| | t <sub>pd</sub> | Propagation (delay) time | 1.71V - 5.5V | 10kΩ | 15pF | Open | N/A | - 1. V<sub>CCI</sub> is the supply pin associated with the input port. - $V_{OH}$ and $V_{OL}$ are typical output voltage levels that occur with specified $R_L$ , $C_L$ , and $S_1$ Figure 6-2. Switching Characteristics Voltage Waveforms - 1. $V_{\text{CCI}}$ is the supply pin associated with the input port. - 2. $V_{OH}$ and $V_{OL}$ are typical output voltage levels that occur with specified $R_L$ , $C_L$ , and $S_1$ Figure 6-3. Default Output Delay Time & Time from UVLO to Valid Output Voltage Waveform 1. $C_L = 15 pF$ and includes instrumentation and fixture capacitance within $\pm 20\%$ . Figure 6-4. Common-Mode Transient Immunity Test Circuit ## 7 Detailed Description #### 7.1 Overview The TXG802x is a 2-bit ground-level translator that uses two individually configurable power-supply rails which allows it to translate across two different power domains. The device is operational with $V_{CCA}$ and $V_{CCB}$ supplies as low as 1.71V and as high as 5.5V. The A port is designed to track $V_{CCA}$ and the B port is designed to track $V_{CCB}$ . In addition to I/O level shifting, this translator can support a difference of -80V to +80V between GNDA and GNDB. $V_{CCA}$ is referenced to GNDA and $V_{CCB}$ is referenced to GNDB. The TXG802x device is designed for asynchronous communication between data buses, and transmits data with fixed direction from the A bus to the B bus on some channels and from the B bus to the A bus on the remaining channels. The $V_{CC}$ disconnect feature ensures that if $V_{CC}$ is disconnected with the complementary supply within recommended operating conditions, outputs are disabled and set to the high-impedance state while the supply current is maintained. The $I_{off-float}$ circuitry ensures that no excessive current is drawn from or sourced into an input or output while the supply is floating. Glitch-free power supply sequencing allows either supply rail to be powered on or off in any order while providing robust power sequencing performance. ## 7.2 Functional Block Diagram Figure 7-1. TXG8021 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 CMOS Schmitt-Trigger Inputs with Integrated Pulldowns Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the Section 5.4. The worst case resistance is calculated with the maximum input voltage, given in the Section 5.1, and the maximum input leakage current, given in the Section 5.4, using ohm's law ( $R = V \div I$ ). The Schmitt-trigger input architecture provides hysteresis as defined by $\Delta V_T$ in the Section 5.4, which makes this device extremely tolerant to slow or noisy inputs. Driving the inputs slowly will increase dynamic current consumption of the device. See Understanding Schmitt Triggers for additional information regarding Schmitt-trigger inputs. ### 7.3.1.1 Inputs with Integrated Static Pull-Down Resistors This device has $5M\Omega$ typical integrated weak pull-downs for each input. This feature allows all inputs to be left floating without the concern for unstable outputs or increased current consumption. This also helps to reduce external component count for applications where not all channels are used or need to be fixed low. If an external pull-up is required, it should be no larger than $1M\Omega$ to avoid contention with the $5M\Omega$ internal pull-down. ## 7.3.2 Balanced High-Drive CMOS Push-Pull Outputs A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. Section 5.1 defines the electrical and thermal limits that must be followed at all times. #### 7.3.3 V<sub>CC</sub> Disconnect The outputs for this device are disabled and enter a high-impedance state when either supply is left floating (disconnected), and with the complementary supply within recommended operating conditions. It is recommended that the inputs are kept low before floating (disconnecting) either supply. The $I_{CCx(floating)}$ in the Section 5.4 specifies the maximum supply current. The $I_{off(float)}$ in the Section 5.4 specifies the maximum leakage into or out of any input or output pin on the device. Figure 7-2. V<sub>CC</sub> Disconnect Feature #### 7.3.4 Over-Voltage Tolerant Inputs Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Section 5.3*. #### 7.3.5 Glitch-Free Power Supply Sequencing Either supply rail may be powered on or off in any order without producing a glitch on the inputs or outputs (that is, where the output erroneously transitions to $V_{CC}$ when it should be held low or vice versa). Glitches of this nature can be misinterpreted by a peripheral as a valid data bit, which could trigger a false device reset of the peripheral, a false device configuration of the peripheral, or even a false data initialization by the peripheral. ### 7.3.6 Negative Clamping Diodes Figure 7-3 depicts the inputs and outputs to this device that have negative clamping diodes. #### CAUTION Voltages beyond the values specified in the Section 5.1 table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 7-3. Electrical Placement of Clamping Diodes for Each Input and Output ## 7.3.7 Fully Configurable Dual-Rail Design The $V_{CCA}$ and $V_{CCB}$ pins can be supplied at any voltage from 1.71V to 5.5V, making the device suitable for translating between any of the voltage nodes (1.8V, 2.5V, 3.3V, and 5.0V). #### 7.3.8 Supports High-Speed Translation The TXG802x device can support high data-rate applications. The translated signal data rate can be greater than 250Mbps when the signal is translated from 1.71V to 5.5V. ## 7.3.9 AC Noise Rejection TXG802x supports I/O voltage translation in environments with noisy grounds. The plot below illustrates the amount of noise that GNDA and GNDB can reject in terms peak-to-peak voltage over frequency without disrupting communication between two systems. As an example, Figure 7-5 below shows GNDA with a ground bounce of 2V<sub>PP</sub> at 10kHz but still effectively translating 5V to 2.5V without any degradation. Figure 7-4. AC Noise Rejection Plot Figure 7-5. Waveform showing 5V to 2.5V I/O translation with AC Ground Noise of 2V<sub>PP</sub> at 10kHz ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information The TXG802x is used for level translation, enabling communication between devices or systems operating at different interface and ground voltages. The TXG802x device is ideal for use in applications where a push-pull driver is connected to the data inputs. Figure 8-1 is an example of two systems that translate from 1.8V to 3.3V across a SPI interface while also seeing a ground shift of -3V on GNDB while GNDA is at 0V. The ground shift of 3V is from the noisy power ground of the Digital-to-Analog Converter (DAC). ## 8.2 Typical Application Figure 8-1. TXG8021 in Test and Measurement ## 8.2.1 Design Requirements Use the parameters listed in Table 8-1 for this design example. Table 8-1. Design Parameters | DESIGN PARAMETERS | EXAMPLE VALUES | |----------------------|----------------| | Input voltage range | 1.71V to 5.5V | | Output voltage range | 1.71V to 5.5V | #### 8.2.2 Detailed Design Procedure To begin the design process, determine the following: - Input voltage range - Use the supply voltage of the device that is driving the TXG802x device to determine the input voltage range. For a valid logic-high, the value must exceed the positive-going input-threshold voltage (V<sub>T+</sub>) of the input port. For a valid logic low the value must be less than the negative-going input-threshold voltage $(V_{T-})$ of the input port. - Output voltage range - Use the supply voltage of the device that the TXG802x device is driving to determine the output voltage range. #### 8.2.3 Application Curves Figure 8-2. Waveform showing -80V (top) and +80V (bottom) Ground Shift with 5V to 2.5V I/O Translation ## 8.3 Power Supply Recommendations Always apply a ground reference to the GND pins first. This device is designed for glitch free power sequencing without any supply sequencing requirements such as ramp order or ramp rate. Please make sure the difference between $V_{CC}$ and GND remains at 6.5V max at all times. #### 8.4 Layout #### 8.4.1 Layout Guidelines To ensure reliability of the device, following common printed-circuit board layout guidelines are recommended: - Use bypass capacitors on the power supply pins and place them as close to the device as possible. A 0.1µF capacitor is recommended, but transient performance can be improved by having 1µF and 0.1µF capacitors in parallel as bypass capacitors. - The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. - A 0.1µF capacitor can be added between GNDA and GNDB to improve performances of CMTI. #### 8.4.2 Layout Example Figure 8-3. D Layout Example ## 9 Device and Documentation Support ## 9.1 Device Support #### 9.1.1 Regulatory Requirements No statutory or regulatory requirements apply to this device. There are no special characteristics for this product. ## 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, Understanding Schmitt Triggers application report - Texas Instruments, CMOS Power Consumption and Cpd Calculation application report ## 9.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. #### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |-----------|----------|-----------------| | June 2025 | * | Initial Release | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ununu ti aama www.ti.com 20-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | PTXG8020DR | Active | Preproduction | SOIC (D) 8 | 3000 LARGE T&R | _ | Call TI | Call TI | -40 to 125 | | | PTXG8021DR | Active | Preproduction | SOIC (D) 8 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TXG8020, TXG8021: Automotive: TXG8020-Q1, TXG8021-Q1 <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 20-Jun-2025 | NOTE: Qualified Version D | efinitions | |---------------------------|------------| |---------------------------|------------| • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects SMALL OUTLINE INTEGRATED CIRCUIT ## NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated