







**TVS1401** 

JAJSGA7B - SEPTEMBER 2018 - REVISED NOVEMBER 2021

# TVS1401 14V 双方向フラット・クランプ・サージ保護デバイス

# 1 特長

- 機能安全対応
  - 機能安全システムの設計に役立つ資料を利用可
- 産業用信号ライン向け 1kV、42Ωの IEC 61000-4-5 サージ・テストに耐える保護機能
- 双方向極性によりバイポーラ信号や誤配線に対して保
- クランプ電圧: 20.5V (サージ電流 30A (8/20µs) 時)
- スタンドオフ電圧:±14V
- 小型の 3mm × 3mm SON フットプリント
- 125℃ で 30A のサージ電流 (8/20µs) の反復ストライ クを 5,000 回以上吸収
- 強力なサージ保護
  - IEC61000-4-5 (8/20µs):30A
  - IEC61643-321 (10/1000µs):6A
- 低いリーク電流
  - 27℃で 1.1nA (標準値)
  - 85℃で 260nA (最大値)
- 低い静電容量:68pF
- レベル 4 IEC 61000-4-2 に準拠した ESD 保護機能 を内蔵

# 2 アプリケーション

- 産業用センサ I/O
- ソリッド・ステート・ドライブ
- モータ・ドライブ
- 12V 電源ライン
- 家電製品
- 医療用機器
- 電力網の保護および制御

# 10 Time (µs) Traditional TVS TI Flat-Clamp

8/20µs のサージ・イベントに対する電圧クランプの応

#### 3 概要

TVS1401 デバイスは、最大 30A の IEC 61000-4-5 フォ ルト電流をシャントし、大電力の過渡現象や落雷からシス テムを保護します。このデバイスは、42Ω のインピーダンス で結合した 1kV IEC 61000-4-5 開路電圧の一般的な産 業用信号線 EMC 要件に適合しています。 TVS1401 は 帰還機構を使用してフォルト中の正確なフラット・クランプ を確保し、システムがさらされる電圧を従来の TVS ダイオ ードよりも低く保ちます。厳格な電圧レギュレーションによ り、設計者は許容電圧が低いシステム部品でも安心して 選択でき、堅牢性を損なうことなくシステムのコストと複雑 性を低減できます。TVS1401 は ±14V の範囲で動作す るため、逆配線に対する保護を必要とするシステムでの動 作も可能です。

さらに、TVS1401 はスペースの制約が厳しいアプリケー ション用に設計された小型の SON フットプリントで供給さ れるため、標準の SMA および SMB パッケージと比較し て大幅なサイズ低減が可能です。デバイスのリーク電流と 静電容量が小さいため、保護するラインへの影響も最小 限に抑えられます。製品のライフサイクル全体にわたる堅 牢な保護を確保するため、TI は TVS1401 のテストにお いて、125℃で 5,000回 の反復サージに対してデバイス 性能に変化がないことを確認しています。

#### 製品情報(1)

| 部品番号    | パッケージ   | 本体サイズ (公称)      |  |  |
|---------|---------|-----------------|--|--|
| TVS1401 | SON (8) | 3.00mm × 3.00mm |  |  |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



機能ブロック図



# **Table of Contents**

| 1 特長                                 | 9.3 Feature Description                                 |
|--------------------------------------|---------------------------------------------------------|
| 2アプリケーション                            |                                                         |
| 3 概要                                 |                                                         |
| 4 Revision History                   | 40 4 A       -                                          |
| 5 概要 (続き)                            | 10.2 Typical Application10                              |
| 6 Device Comparison Table            | 11 Dower Cupply Decembed tions                          |
| 7 Pin Configuration and Functions    | 12 Layout12                                             |
| 8 Specifications                     | 12.1 Layout Guidelines12                                |
| 8.1 Absolute Maximum Ratings         |                                                         |
| 8.2 ESD Ratings - JEDEC              |                                                         |
| 8.3 ESD Ratings - IEC                |                                                         |
| 8.4 Recommended Operating Conditions | 13.2 Receiving Notification of Documentation Updates 13 |
| 8.5 Thermal Information              |                                                         |
| 8.6 Electrical Characteristics       | 40 4 Tue de la care alla care                           |
| 8.7 Typical Characteristics          | 40 F E   1   1   1   1   1   1   1   1   1              |
| 9 Detailed Description               |                                                         |
| 9.1 Overview                         |                                                         |
| 9.2 Functional Block Diagram         | Information 11                                          |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision A (December 2018) to Revision B (November 2021)  | Page |
|------------------------------------------------------------------------|------|
| ・ 文書全体にわたって表、図、相互参照の採番方法を更新                                            | 1    |
| • 「特長」セクションを更新し、機能安全対応の記述を追加                                           | 1    |
| Changes from Revision * (September 2018) to Revision A (December 2018) | Page |
| ・ 事前情報から量産データに変更                                                       | 1    |

Product Folder Links: TVS1401



# 5 概要 (続き)

TVS1401 は TI のフラット・クランプ・ファミリのサージ・デバイスです。フラット・クランプ・ファミリの詳細については、『Flat-Clamp Surge Protection Technology for Efficient System Protection』(英語) ホワイト・ペーパーを参照してください。

# **6 Device Comparison Table**

| DEVICE  | V <sub>rwm</sub> | V <sub>clamp</sub> at I <sub>pp</sub> | I <sub>pp</sub> (8/20 μs) | Leakage @<br>V <sub>rwm</sub> | POLARITY       | Package                    |
|---------|------------------|---------------------------------------|---------------------------|-------------------------------|----------------|----------------------------|
| TVS0500 | 5                | 9.2 V                                 | 43 A                      | 0.07 nA                       | Unidirectional | DRV (SON-6)                |
| TVS0701 | 7                | 11 V                                  | 30 A                      | 0.25 nA                       | Bidirectional  | DRB (SON-8)                |
| TVS1400 | 14               | 18.6 V                                | 43 A                      | 2 nA                          | Unidirectional | DRV (SON-6)                |
| TVS1401 | 14               | 20.5 V                                | 30 A                      | 1.1 nA                        | Bidirectional  | DRB (SON-8)                |
| TVS1800 | 18               | 22.8 V                                | 40 A                      | 0.3 nA                        | Unidirectional | DRV (SON-6)                |
| TVS1801 | 18               | 27.4 V                                | 30 A                      | 0.4 nA                        | Bidirectional  | DRB (SON-8)                |
| TVS2200 | 22               | 27.7 V                                | 40 A                      | 3.2 nA                        | Unidirectional | DRV (SON-6)                |
| TVS2201 | 22               | 29.6 V                                | 30 A                      | 2 nA                          | Bidirectional  | DRB (SON-8)                |
| TVS2700 | 27               | 32.5 V                                | 40 A                      | 1.7 nA                        | Unidirectional | DRV (SON-6)                |
| TVS2701 | 27               | 34 V                                  | 27 A                      | 0.8 nA                        | Bidirectional  | DRB (SON-8)                |
| TVS3300 | 33               | 38 V                                  | 35 A                      | 19 nA                         | Unidirectional | DRV (SON-6), YZF<br>(WCSP) |
| TVS3301 | 33               | 40 V                                  | 27 A                      | 2.5 nA                        | Bidirectional  | DRB (SON-8)                |



# 7 Pin Configuration and Functions



図 7-1. DRB Package 8-Pin SON Top View

#### **Pin Functions**

|       | PIN TYPE            |      | DESCRIPTION                          |  |
|-------|---------------------|------|--------------------------------------|--|
| NAME  | DRB                 | 1172 | DESCRIPTION                          |  |
| FLOAT | Exposed Thermal Pad | NC   | Exposed Thermal Pad Must Be Floating |  |
| GND   | 5, 6, 7, 8          | GND  | Ground                               |  |
| IN    | 1, 2, 3, 4          | IN   | Surge Protected Channel              |  |

Product Folder Links: TVS1401



# 8 Specifications

# 8.1 Absolute Maximum Ratings

 $T_A = 27^{\circ}C$  (unless otherwise noted)(1)

|                  |                                                         | MIN | MAX | UNIT |
|------------------|---------------------------------------------------------|-----|-----|------|
|                  | IEC 61000-4-5 Current (8/20 μs), T <sub>A</sub> < 125°C |     | ±30 | Α    |
| Maximum Surga    | IEC 61000-4-5 Power (8/20 μs)                           |     | 600 | W    |
| Maximum Surge    | IEC 61643-321 Current (10/1000 μs)                      |     | ±6  | Α    |
|                  | IEC 61643-321 Power (10/1000 μs)                        |     | 120 | W    |
| EFT              | IEC 61000-4-4 EFT Protection                            |     | ±80 | Α    |
| I <sub>BR</sub>  | DC Current                                              |     | 45  | mA   |
| T <sub>A</sub>   | Ambient Operating Temperature                           | -40 | 125 | °C   |
| T <sub>stg</sub> | Storage Temperature                                     | -65 | 125 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 8.2 ESD Ratings - JEDEC

|                    |                         |                                                                                          | VALUE | UNIT     |  |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|----------|--|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>          | ±2000 |          |  |
| V <sub>(ESD)</sub> |                         | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | <b>V</b> |  |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### 8.3 ESD Ratings - IEC

|                    |                         |                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------|-------|------|
| \/                 | Electrostatic discharge | IEC 61000-4-2 contact discharge | ±8    | kV   |
| V <sub>(ESD)</sub> |                         | IEC 61000-4-2 air-gap discharge | ±15   | κV   |

#### 8.4 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|           |                           | MIN | NOM | MAX | UNIT |
|-----------|---------------------------|-----|-----|-----|------|
| $V_{RWM}$ | Reverse Stand-Off Voltage |     | ±14 |     | V    |

#### 8.5 Thermal Information

|                       |                                              | TVS1401   |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC(1)                            | DRB (SON) | UNIT |
|                       |                                              | 8 PINS    |      |
| R <sub>qJA</sub>      | Junction-to-ambient thermal resistance       | 52.0      | °C/W |
| R <sub>qJC(top)</sub> | Junction-to-case (top) thermal resistance    | 56.1      | °C/W |
| R <sub>qJB</sub>      | Junction-to-board thermal resistance         | 24.9      | °C/W |
| $Y_{JT}$              | Junction-to-top characterization parameter   | 2.1       | °C/W |
| $Y_{JB}$              | Junction-to-board characterization parameter | 24.8      | °C/W |
| R <sub>qJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 9.8       | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Copyright © 2022 Texas Instruments Incorporated



#### **8.6 Electrical Characteristics**

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                        | TEST CONDITIONS                                                                                                             | MIN  | TYP  | MAX   | UNIT  |
|--------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|------|-------|-------|
|                    | Leakage Current                  | Measured at V <sub>IN</sub> = ±V <sub>RWM</sub> , T <sub>A</sub> = 27°C                                                     |      | 1.1  | 30    | nA    |
| I <sub>LEAK</sub>  | Leakage Current                  | Measured at V <sub>IN</sub> = ±V <sub>RWM</sub> , T <sub>A</sub> = 85°C                                                     |      |      | 260   | IIA   |
| $V_{BR}$           | Break-down Voltage               | I <sub>IN</sub> = ±1mA                                                                                                      | 17.1 | 17.6 |       | V     |
| V <sub>CLAMP</sub> | Clamp Voltage                    | $\pm I_{pp}$ IEC 61000-4-5 Surge (8/20 $\mu$ s), $V_{IN}$ = 0 V before surge, $T_A$ = 27°C                                  |      | 20.5 | 22.2  | V     |
|                    | Clamp voltage                    | ±I <sub>PP</sub> IEC 61000-4-5 Surge (8/20 μs), V <sub>IN</sub><br>=±V <sub>RWM</sub> before surge, T <sub>A</sub> = 125°C  |      |      | 23.55 | V     |
| R <sub>DYN</sub>   | 8/20 μs surge dynamic resistance | Calculated from V <sub>CLAMP</sub> at .5*I <sub>PP</sub> and I <sub>PP</sub> surge current, T <sub>A</sub> = 25°C           |      | 70   |       | mΩ    |
| C <sub>IN</sub>    | Input pin capacitance            | $V_{IN} = V_{RWM}$ , f = 1 MHz, 30 mV <sub>pp</sub> , IO to GND                                                             |      | 68   |       | pF    |
| SR                 | Maximum Slew Rate                | 0-±V <sub>RWM</sub> rising edge, sweep rise time and measure slew rate when I <sub>PEAK</sub> = 1 mA, T <sub>A</sub> = 27°C | 1    |      |       | \//\. |
| Six                | MAAIIIIUIII SIEW IVALE           | 0-±V <sub>RWM</sub> rising edge, sweep rise time and measure slew rate when I <sub>PEAK</sub> = 1 mA, T <sub>A</sub> = 85°C |      | 1    |       | V/µs  |



#### 8.7 Typical Characteristics





#### 9 Detailed Description

#### 9.1 Overview

The TVS1401 is a bidirectional precision clamp with two integrated FETs driven by a feedback loop to tightly regulate the input voltage during an overvoltage event. This feedback loop leads to a very low dynamic resistance, giving a flat clamping voltage during transient overvoltage events like a surge.

#### 9.2 Functional Block Diagram



#### 9.3 Feature Description

The TVS1401 is a precision clamp that handles  $\pm 30$  A of IEC 61000-4-5 8/20 µs surge pulse. The flat clamping feature helps keep the clamping voltage very low to keep the downstream circuits from being stressed. The flat clamping feature can also help end-equipment designers save cost by opening up the possibility to use lower-cost, lower voltage tolerant downstream ICs. This device provides a bidirectional operating range, with a symmetrical  $V_{RWM}$  of  $\pm 14$  V, which is designed for applications that have bipolar input signals or that must withstand reverse wiring conditions. The TVS1401 has minimal leakage at  $V_{RWM}$  designed for applications where low leakage and power dissipation is a necessity. Built-in IEC 61000-4-2 and IEC 61000-4-4 ratings make it a robust protection solution for ESD and EFT events, and the TVS1401 wide ambient temperature range of  $-40^{\circ}$ C to  $+125^{\circ}$ C enables usage in harsh industrial environments.

#### 9.4 Device Functional Modes

#### 9.4.1 Protection Specifications

The TVS1401 is specified according to both the IEC 61000-4-5 and IEC 61643-321 standards. This enables usage in systems regardless of which standard is required by relevant product standards or best matches measured fault conditions. The IEC 61000-4-5 standard requires protection against a pulse with a rise time of 8  $\mu$ s and a half-length of 20  $\mu$ s, while the IEC 61643-321 standard requires protection against a much longer pulse with a rise time of 10  $\mu$ s and a half-length of 1000  $\mu$ s.

The positive and negative surges are imposed to the TVS1401 by a combination wave generator (CWG) with a  $2-\Omega$  coupling resistor at different peak voltage levels. For powered-on transient tests that need power supply bias, inductances are used to decouple the transient stress and protect the power supply. The TVS1401 is post-tested by assuring that there is no shift in device breakdown or leakage at  $V_{RWM}$ .

Product Folder Links: TVS1401

www.tij.co.jp

In addition, the TVS1401 has been tested according to IEC 61000-4-5 to pass a ±1-kV surge test through a 42-Ω coupling resistor and a 0.5-µF capacitor. This test is a common test requirement for industrial signal I/O lines and the TVS1401 precision clamp can be used in applications that have that requirement.

The TVS1401 integrates IEC 61000-4-2 level 4 ESD Protection and 80 A of IEC 61000-4-4 EFT Protection. These combine to ensure that the device can protect against most common transient test requirements.

For more information on TI's test methods for Surge, ESD, and EFT testing, refer to the TI's IEC 61000--4-x Tests for TI's Protection Devices application report.

#### 9.4.2 Reliability Testing

To ensure device reliability, the TVS1401 is characterized against 5,000 repetitive pulses of 25-A IEC 61000-4-5 8/20-us surge pulses at 125°C. The test is performed with less than 10 seconds between each pulse at high temperature to simulate worst-case scenarios for fault regulation. After each surge pulse, the TVS1401 clamping voltage, breakdown voltage, and leakage are recorded to ensure that there is no variation or performance degradation. By ensuring robust, reliable, high temperature protection, the TVS1401 enables fault protection in applications that must withstand years of continuous operation with no performance change.

#### 9.4.3 Zero Derating

Unlike traditional diodes, the TVS1401 has zero derating of maximum power dissipation and ensures robust performance up to 125°C. Traditional TVS diodes lose up to 50% of their current carrying capability when at high temperatures, so a surge pulse above 85°C ambient can cause failures that are not seen at room temperature. The TVS1401 prevents this so the designer can see the surge protection regardless of temperature. Because of this, Flat-Clamp devices can provide robust protection against surge pulses that occur at high ambient temperatures, as shown in TI's TVS Surge Protection in High-Temperature Environments application report.

#### 9.4.4 Bidirectional Operation

The TVS1401 is a bidirectional TVS with a symmetrical operating region. This allows for operation with positive and negative voltages, rather than just positive voltages like the unidirectional TVS1400. This allows for single chip protection for applications where the signal is expected to operate below 0 V or where there is a need to withstand a large common-mode voltage. In addition, in many cases, there is a system requirement to be able to withstand reverse wiring conditions, in many cases where a high voltage signal is accidentally applied to the system ground and a ground is accidentally applied to the input terminal. This causes a large reverse voltage on the TVS diode that the device must be able to withstand. The TVS1401 is designed to not break down or see failures under reverse wiring conditions for applications that must withstand these miswiring issues.

#### Note

If the applied signal is not expected to go below 0 V, an unidirectional device will clamp much lower in the reverse direction and should be used. In this case, the recommended device would be the TVS1400.

#### 9.4.5 Transient Performance

During large transient swings, the TVS1401 will begin clamping the input signal to protect downstream conditions. While this prevents damage during fault conditions, it can cause leakage when the intended input signal has a fast slew rate. To keep power dissipation low and remove the chance of signal distortion. TI recommends that the designer keep the slew rate of any input signal on the TVS1401 below 2.5 V/µs at room temperature and below 1 V/µs at 85°C as shown in 🗵 8-6. Faster slew rates will cause the device to clamp the input signal and draw current through the device for a few microseconds, increasing the rise time of the signal. This will not cause any harm to the system or to the device, however, it can cause device overheating if the fast input voltage swings occur regularly.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

#### 10 Application and Implementation

#### Note

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

#### 10.1 Application Information

The TVS1401 can be used to protect any power, analog, or digital signal from transient fault conditions caused by the environment or other electrical components.

#### 10.2 Typical Application



図 10-1. TVS1401 Application Schematic

#### 10.2.1 Design Requirements

A typical operation for the TVS1401 would be protecting in a factory control application and protecting an analog input to an ADC input similar to 🗵 10-1. In this example, the TVS1401 is protecting the input to an ADS8689, an ADC with an input voltage range of ±12.288 V and an absolute maximum input voltage range of ±20 V. Without any input protection, this input voltage will rise to hundreds of volts for multiple microseconds, and violate the absolute maximum input voltage and harm the device if a surge event is caused by lightning, coupling, ringing, or any other fault condition. Tl's Flat-Clamp technology provides surge protection diodes that can maximize the useable voltage range at a safe level for the system.

#### 10.2.2 Detailed Design Procedure

If the TVS1401 is in place to protect the device, the voltage will rise to the breakdown of the diode at 17.6 V during a surge event. The TVS0701 will then turn on to shunt the surge current to ground. With the low dynamic resistance of the TVS1401, large amounts of surge current will have minimal impact on the clamping voltage. The dynamic resistance of the TVS1401 is around 70 m $\Omega$ , which means a 25-A surge current will cause a voltage raise of 25 A × 70 m $\Omega$  = 1.75 V. Because the device turns on at 17.6 V, this means the ADC input will be exposed to a maximum of 17.6 V + 1.75 V = 19.35 V during surge pulses, well within the ADS8689 absolute maximum to ensure robust protection of the circuit. The same magnitude of voltage will be seen during a negative pulse, still safely protecting the system.

In addition, the low leakage and capacitance of the TVS1401 assures low input distortion. At 14 V, giving margin on the ±12.288 V range of the ADS8689, the device will see typical 1.1-nA leakage, which will have minimal

Submit Document Feedback

effect on the overall system. The TVS1401 low capacitance of 68 pF will also cause less effect on signal integrity compared to industry standard devices like the SMBJ14CA which has 1500 pF of capacitance and can cause up to 3 dB of THD attenuation in measured systems.

Finally, the small size of the device also improves fault protection by lowering the effect of fault current coupling onto neighboring traces. The small form factor of the TVS1401 allows the device to be placed extremely close to the input connector, which lowers the length of the path fault current going through the system compared to larger protection solutions.

#### 10.2.3 Application Curves

When a surge is applied to a system with the TVS1401, the device will clamp the overvoltage to a safe level as shown in  $\boxtimes$  10-2.



図 10-2. TVS1401 Surge Clamping Response

# 11 Power Supply Recommendations

The TVS1401 is a clamping device so there is no need to power it. To ensure the device functions properly, do not violate the recommended  $V_{IN}$  voltage range (-14 V to 14 V).

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback



#### 12 Layout

#### 12.1 Layout Guidelines

The optimum placement is close to the connector. EMI during an ESD event can couple from the tested trace to other nearby unprotected traces, which could result in system failures. The PCB designer must minimize the possibility of EMI coupling by keeping all unprotected traces away from protected traces between the TVS and the connector. Route the protected traces straight. Use rounded corners with the largest radii possible to eliminate any sharp corners on the protected traces between the TVS1401 and the connector. Electric fields tend to build up on corners, which could increase EMI coupling.

Ensure that the thermal pad on the layout is floating rather than grounded. Grounding the thermal pad will impede the operating range of the TVS1401 and can cause failures when the applied voltage is negative. A floating thermal pad allows the maximum operating range without sacrificing any transient performance.

#### 12.2 Layout Example



図 12-1. TVS1401 Layout

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated

# 13 Device and Documentation Support

#### 13.1 Documentation Support

#### 13.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Flat-Clamp Surge Protection Technology for Efficient System Protection white paper
- Texas Instruments, TI's IEC 61000--4-x Tests for TI's Protection Devices application report
- Texas Instruments, TVS Surge Protection in High-Temperature Environments application report
- Texas Instruments, TVS1401 Functional Safety, FIT Rate, Failure Mode Distribution and Pin FMA

#### 13.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 13.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 13.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

#### 13.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 13.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

#### 14 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2022 Texas Instruments Incorporated

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
| TVS1401DRBR           | Active     | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 1PSP             |
| TVS1401DRBR.A         | Active     | Production    | SON (DRB)   8  | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 1PSP             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Apr-2023

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

|   | Device      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ĺ | TVS1401DRBR | SON             | DRB                | 8 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 17-Apr-2023



#### \*All dimensions are nominal

|   | Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---|-------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| ı | TVS1401DRBR | SON          | DRB             | 8    | 3000 | 338.0       | 355.0      | 50.0        |  |



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4203482/L





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated