TUSB4041I-Q1 JAJSUV7C - JULY 2015 - REVISED JULY 2024 # TUSB4041I-Q1 4 ポート USB 2.0 ハブ # 1 特長 - 車載アプリケーション認定済み - 下記結果で AEC-Q100 認定済み - デバイス温度グレード 3:動作時周囲温度範 囲:-40°C~85°C - デバイス HBM ESD 分類レベル 2 - デバイス CDM ESD 分類レベル C5 - 4ポートUSB 2.0 ハブ - USB 2.0 ハブ機能: - MTT (Multiple Transaction Translator) ハブ:4つ のトランザクション トランスレータ - トランザクショントランスレータごとに 4 つの非同期 エンドポイント バッファ - USB バッテリ充電をサポート - CDP モード (上流ポート接続時) - DCP モード (上流ポート未接続時) - DCP モードは中国電気通信業界標準 YD/T 1591-2009 に準拠 - D+ および D- デバイダ モードをサポート - ポート単位または一括制御のパワースイッチングおよ び過電流通知入力 - OTP ROM、シリアル EEPROM、または I<sup>2</sup>C/SMBus ターゲットインターフェイスで次のカスタム構成に対 応: - V<sub>ID</sub> および P<sub>ID</sub> - カスタマイズ可能なポート - メーカーおよび製品文字列 (OTP ROM は除く) - シリアル番号 (OTP ROM は除く) - ピン選択か、EEPROM または I<sup>2</sup>C、または SMBus タ ーゲットインターフェイスを使用したアプリケーション機 能選択 - 128 ビットの UUID (Universally Unique Identifier) を - USB 2.0 上流ポート経由でオンボードおよびインシス テムの OTP および EEPROM プログラミングをサポー - 単一クロック入力、24MHzの水晶振動子または発振 - DM/DP 極性スワップ - Type C 互換 - 特別なドライバ要件なし、USB スタックをサポートする 任意のオペレーティング システムでシームレスに動作 - 64 ピン HTQFP パッケージ (PAP) # 2 アプリケーション - 車載用 - コンピュータ システム - ドッキング ステーション - モニタ - セットトップ ボックス # 3 概要 TUSB4041I-Q1 デバイスは 4 ポートの USB 2.0 ハブで す。このデバイスは、上流ポートで高速またはフルスピード の USB 接続を実現します。このデバイスは、下流ポート で高速、フルスピード、低速の USB 接続も実現します。 上流ポートが、高速、フルスピード、低速の接続のみをサ ポートする電気的環境に接続されている場合、下流ポート で高速、フルスピード、低速 USB 接続が有効になります。 上流ポートがフルスピードまたは低速接続のみをサポート する電気的環境に接続されている場合、USB 高速接続 は下流ポートでディセーブルされます。 TUSB4041I-Q1 デバイスには、ポートごと、または一括の 電力スイッチングと過電流保護が搭載されています。この デバイスはバッテリ充電アプリケーションにも対応していま す。 ポートパワー個別制御のハブは、各下流ポートへの給電 を USB ホストのリクエストに応じてオン / オフします。 ま た、ポートパワー個別制御のハブが過電流イベントを検 出した場合には、影響を受ける下流ポートへの電力だけ がオフになります。 一括制御のハブは、いずれかのポートで電力が必要にな ると、すべての下流ポートへの給電をオンにします。下流 ポートへの給電は、すべてのポートが給電を停止できる状 態にならない限り、オフになりません。また、一括制御のハ ブが過電流イベントを検出すると、すべての下流ポートへ の給電がオフになります。 TUSB4041I-Q1 デバイスの下流ポートは、USB Battery Charging Downstream Port (CDP) ハンドシェイクに対 応することで、バッテリ充電アプリケーションに対応してい ます。上流ポートが接続されていないときは、専用充電ポ ート (DCP) モードもサポートします。 DCP モードは、USB バッテリ充電仕様および中国電気通信業界標準 YD/T 1591-2009 に準拠しています。また、自動モードでは、上 流ポートの未接続時に BC デバイスとデバイダ モード充 電ソリューションをサポートするデバイスが透過的にサポー トされます。 TUSB4041I-Q1 デバイスは、バッテリ充電のサポートなどいくつかの機能についてピン ストラップ構成を提供しており、OTP ROM、 $I^2$ C EEPROM、または $P_{ID}$ 、 $V_{ID}$ 、およびカスタム ポートと PHY 構成用の $I^2$ C/SMBus ターゲット インターフェイスにより、カスタマイズを行います。また、 $I^2$ C EEPROM または $I^2$ C/SMBus ターゲット インターフェイスを使用する場合、カスタム ストリングをサポートします。 このデバイスは 64 ピンの PAP パッケージで供給され、-40℃~85℃の温度範囲で動作する産業用バージョンです。 #### パッケージ情報(1) | 部品番号 | パッケージ | パッケージ サイズ <sup>(2)</sup> | |--------------|------------|--------------------------| | TUSB4041I-Q1 | HTQFP (64) | 12mm × 12mm | - (1) 供給されているすべてのパッケージについては、セクション 11 を参照してください。 - (2) パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピンも含まれます。 代表的なアプリケーション Copyright © 2024 Texas Instruments Incorporated 2 ## **Table of Contents** | 1 特長 | 1 | 8.6 Product ID MSB Register | 30 | |------------------------------------------|----|------------------------------------------------|----| | 2 アプリケーション | | 8.7 Device Configuration Register | 31 | | 3 概要 | | 8.8 Battery Charging Support Register | 33 | | 4 Pin Configuration and Functions | | 8.9 Device Removable Configuration Register | 33 | | 5 Specifications | | 8.10 Port Used Configuration Register | | | 5.1 Absolute Maximum Ratings | | 8.11 Device Configuration Register 2 | | | 5.2 ESD Ratings | | 8.12 USB 2.0 Port Polarity Control Register | 37 | | 5.3 Recommended Operating Conditions | | 8.13 UUID Byte N Register | | | 5.4 Thermal Information | | 8.14 Language ID LSB Register | 38 | | 5.5 3.3-V I/O Electrical Characteristics | 10 | 8.15 Language ID MSB Register | 40 | | 5.6 Power-Up Timing Requirements | | 8.16 Serial Number String Length Register | | | 5.7 Hub Input Supply Current | | 8.17 Manufacturer String Length Register | | | 6 Detailed Description | | 8.18 Product String Length Register | 41 | | 6.1 Overview | | 8.19 Serial Number String Registers | | | 6.2 Functional Block Diagram | 12 | 8.20 Manufacturer String Registers | | | 6.3 Feature Description | | 8.21 Product String Byte N Register | | | 6.4 Device Functional Modes | | 8.22 Additional Feature Configuration Register | | | 7 Application and Implementation | 17 | 8.23 Device Status and Command Register | | | 7.1 Application Information | | 9 Device and Documentation Support | | | 7.2 Typical Application | | 9.1 Documentation Support | | | 7.3 Power Supply Recommendations | | 9.2ドキュメントの更新通知を受け取る方法 | 44 | | 7.4 Layout | | 9.3 サポート・リソース | 44 | | 8 Register Maps | | 9.4 Trademarks | 44 | | 8.1 Configuration Registers | | 9.5 静電気放電に関する注意事項 | 44 | | 8.2 ROM Signature Register | | 9.6 用語集 | | | 8.3 Vendor ID LSB Register | | 10 Revision History | | | 8.4 Vendor ID MSB Register | | 11 Mechanical, Packaging, and Orderable | | | 8.5 Product ID LSB Register | | Information | 45 | | | | | | # 4 Pin Configuration and Functions NC = No internal connection 図 4-1. PAP Package 64-Pin HTQFP With PowerPAD™ Top View #### **Pin Functions** | PIN NAME NO. | | I/O <sup>(1)</sup> | TYPE(1) | DESCRIPTION | | | | | |-----------------|------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | | | 1/0 | 111 = | | | | | | | CLOCK AND RESET | LOCK AND RESET SIGNALS | | | | | | | | | GRSTz | 18 | I | PU | Global power reset. This reset brings all of the TUSB4041I-Q1 device internal registers to the default state. When the GRSTz pin is asserted, the device is completely nonfunctional. | | | | | | XI 30 I — | | _ | Crystal input. This pin is the crystal input for the internal oscillator. The input can alternately be driven by the output of an external oscillator. When using a crystal, a 1- $\mbox{M}\Omega$ feedback resistor is required between the XI and XO pins. | | | | | | | XO 29 | | 0 | _ | Crystal output. This pin is the crystal output for the internal oscillator. If the XI pin is driven by an external oscillator, this pin can be left unconnected. When using a crystal, a 1-M $\Omega$ feedback resistor is required between the XI and XO pins. | | | | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated | PIN | | I/O <sup>(1)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | |------------------|---------|--------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 110 | 111 5 | BEGONII HON | | USB UPSTREAM SIG | SNALS | | | | | USB_DM_UP | 22 | I/O | _ | USB high-speed differential transceiver (negative) | | USB_DP_UP | 21 | I/O | _ | USB high-speed differential transceiver (positive) | | USB_R1 | 32 | I | _ | Precision resistor reference. Connect a 9.53-k $\Omega$ ±1% resistor between the USB_R1 pin and ground. | | USB_VBUS | 16 | I | _ | USB upstream port power monitor. The VBUS detection requires a voltage divider. The signal USB_VBUS must be connected to VBUS through a 90.9-k $\Omega$ ±1% resistor and to ground through a 10-k $\Omega$ ±1% resistor from the signal to ground. | | USB DOWNSTREAM | SIGNALS | | | | | | | | | USB port 1 overcurrent detection. This pin is used to connect the overcurrent output of the downstream port power switch for port 1. | | | | | | 0 = An overcurrent event occurred. | | OVERCUR1z | 14 | I | PU | 1 = An overcurrent event has not occurred. | | | | | | This pin can be left unconnected if power management is not implemented. If power management is enabled, review the power switch to determine the necessary external circuitry. | | | | | | USB port 2 overcurrent detection. This pin is used to connect the overcurrent output of the downstream port power switch for port 2. | | | | | | 0 = An overcurrent event occurred. | | OVERCUR2z | 15 | I | PU | 1 = An overcurrent event has not occurred. | | | | | | If power management is not implemented, leave this pin unconnected. If power management is enabled, review the power switch to determine the necessary external circuitry. | | | | | I PU | USB port 3 overcurrent detection. This pin is used to connect the overcurrent output of the downstream port power switch for port 3. | | | | | | 0 = An overcurrent event occurred. | | OVERCUR3z | 12 | I | | 1 = An overcurrent event has not occurred. | | | | | | This pin can be left unconnected if power management is not implemented. If power management is enabled, review the power switch to determine the necessary external circuitry. | | | | | | USB port 4 overcurrent detection. This pin is used to connect the overcurrent output of the downstream port power switch for port 4. | | | | | | 0 = An overcurrent event occurred. | | OVERCUR4z | 11 | I | PU | 1 = An overcurrent event has not occurred. | | | | | | This pin can be left unconnected if power management is not implemented. If power management is enabled, review the power switch to determine the necessary external circuitry. | | | | | | USB port 1 power-on control for downstream power and battery charging enable. The pin is used for control of the downstream power switch for port 1. | | PWRCTL1/BATEN1 | 4 | I/O | PD | The value of the pin is sampled at the deassertion of reset to determine the value of the battery charging support for port 1 as indicated in the <i>Battery Charging Support Register</i> : | | | | | | 0 = Battery charging not supported | | | | | | 1 = Battery charging supported | | | | | | USB port 2 power-on control for downstream power and battery charging enable. The pin is used for control of the downstream power switch for port 2. | | PWRCTL2/BATEN2 | 3 | I/O | PD | The value of the pin is sampled at the deassertion of reset to determine the value of the battery charging support for Port 2 as indicated in the <i>Battery Charging Support Register</i> : | | | | | | 0 = Battery charging not supported | | | | | | 1 = Battery charging supported | | PIN | | (4) | (1) | Pili Functions (税色) | | | |---------------------------------|-----|--------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I/O <sup>(1)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | | | | USB port 3 power-on control for downstream power and battery charging enable. The pin is used for control of the downstream power switch for port 3. | | | | PWRCTL3/BATEN3 | 1 | I/O | PD | The value of the pin is sampled at the deassertion of reset to determine the value of the battery charging support for Port 3 as indicated in the <i>Battery Charging Support Register</i> : | | | | | | | | 0 = Battery charging not supported | | | | | | | | 1 = Battery charging supported | | | | | | | | USB port 4 power-on control for downstream power and battery charging enable. The pin is used for control of the downstream power switch for port 4. | | | | PWRCTL4/BATEN4 | 64 | I/O | PD | The value of the pin is sampled at the deassertion of reset to determine the value of the battery charging support for Port 4 as indicated in the <i>Battery Charging Support Register</i> : | | | | | | | | 0 = Battery charging not supported | | | | | | | | 1 = Battery charging supported | | | | USB_DM_DN1 34 | | | | | | | | USB_DM_DN2 42 | | 1/0 | | USB high-speed differential transceiver (negative) | | | | USB_DM_DN3 | 50 | 1/0 | | 100b High-speed differential transceiver (flegative) | | | | USB_DM_DN4 | 57 | | | | | | | USB_DP_DN1 | 33 | | _ | | | | | USB_DP_DN2 | 41 | 1/0 | | USB high-speed differential transceiver (positive) | | | | USB_DP_DN3 | 49 | I/O | | | | | | USB_DP_DN4 | 56 | | | | | | | I <sup>2</sup> C AND SMBus SIGN | ALS | | | | | | | | | | ) PD | I <sup>2</sup> C clock/SMBus clock. The function of this pin depends on the setting of the SMBUSz input. | | | | SCL/SMBCLK | 6 | I/O | | When SMBUSz = 1, this pin functions as the serial clock interface for an $I^2C$ EEPROM. | | | | | | | | When SMBUSz = 0, this pin functions as the serial clock interface for an SMBus host. | | | | | | | | This pin can be left unconnected if external interface not implemented. | | | | | | | | I <sup>2</sup> C data/SMBus data. The function of this pin depends on the setting of the SMBUSz input. | | | | SDA/SMBDAT | 5 | I/O | PD | When SMBUSz = 1, this pin functions as the serial data interface for an I <sup>2</sup> C EEPROM. | | | | | | | | When SMBUSz = 0, this pin functions as the serial data interface for an SMBus host. | | | | | | | | This pin can be left unconnected if the external interface is not implemented. | | | | | | | | I <sup>2</sup> C/SMBus mode select. The value of the pin is sampled at the deassertion of reset set I <sup>2</sup> C or SMBus mode as follows: | | | | | | | | 1 = I <sup>2</sup> C mode selected | | | | SMBUSz | 7 | | PU | 0 = SMBus mode selected | | | | OWIDUSZ | ' | I/O | FU | This pin can be left unconnected if the external interface is not implemented. | | | | | | | | After reset, this signal is driven low by the TUSB4041I-Q1. Because of this behavior, TI recommends not to tie directly to supply, but instead pull up or pull down using external resistor. | | | | PIN | | (1) | (1) | Pili Functions (形色) | |------------------------|---------|--------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O <sup>(1)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | | TEST AND MISCELLA | NEOUS S | SIGNALS | <b>)</b> | | | | | | | Automatic charge mode enable/HS suspend status | | | | | | The value of the pin is sampled at the deassertion of reset to determine if automatic mode is enabled as follows: | | AUTOENz/ | 13 | I/O | PU | 0 = Automatic mode is enabled on ports that are enabled for battery charging when the hub is unconnected. Note that CDP is not supported on port 1 when operating in automatic mode. | | HS_SUSPEND | 13 | 1/0 | 10 | 1 = Automatic mode is disabled. | | | | | | This value is also used to set the autoEnz bit in the <i>Battery Charging Support Register</i> . | | | | | | After reset, this signal indicates the high-speed USB Suspend status of the upstream port if enabled through the <i>Additional Feature Configuration Register</i> . When enabled, a value of 1 indicates the connection is suspended. | | | | | | Full power management enable/SMBus address bit 1 | | | | | | The value of the pin is sampled at the deassertion of reset to set the power switch control follows: | | | | | | 0 = Power switching and overcurrent inputs supported | | | | | | 1 = Power switching and overcurrent inputs not supported | | FULLPWRMGMTz/ | | | | Full power management is the ability to control power to the downstream ports of the TUSB4041I-Q1 device using PWRCTL[4:1]/BATEN[4:1]. | | SMBA1 | 8 | I/O | PD | When SMBus mode is enabled using SMBUSz, this pin sets the value of the SMBus target address bit 1. | | | | | | This pin can be left unconnected if full power management and SMBus are not implemented. | | | | | | After reset, this signal is driven low by the TUSB4041I-Q1. Because of this behavior, TI recommends not to tie directly to supply, but instead pull up or pull down using an external resistor. | | | | | | Note: Power switching must be supported for battery charging applications. | | | | | | Ganged operation enable/SMBus address bit 2/HS connection status upstream port | | | | | | The value of the pin is sampled at the deassertion of reset to set the power switch and overcurrent detection mode as follows: | | | | | | 0 = Individual power control supported when power switching is enabled | | | | | | 1 = Power control gangs supported when power switching is enabled | | GANGED/SMBA2/<br>HS_UP | 10 | I/O | PD | When SMBus mode is enabled using SMBUSz, this pin sets the value of the SMBus target address bit 2. | | | | | | After reset, this signal indicates the high-speed USB connection status of the upstream port if enabled through the <i>Additional Feature Configuration Register</i> . When enabled, a value of 1 indicates the upstream port is connected to a high-speed USB capable port. | | | | | | Note: Individual power control must be enabled for battery charging applications. | | | | | | Power control polarity. | | PWRCTL_POL | 9 | I/O | PU | The value of the pin is sampled at the deassertion of reset to set the polarity of PWRCTL[4:1]. | | | | | | 0 = PWRCTL polarity is active low | | | | | | 1 = PWRCTL polarity is active high | | PIN | | I/O <sup>(1)</sup> | TYPE(1) | DESCRIPTION | | | |-----------------|-----------------------------------------------------------------------------------------------------------|--------------------|---------|-------------------------------------------------------------------|--|--| | NAME NO. | | 1/0(1) | ITPE | DESCRIPTION | | | | RSVD | 23, 24,<br>26, 27,<br>35, 36,<br>38, 39,<br>43, 44,<br>46, 47,<br>51, 52,<br>54, 55,<br>58, 59,<br>61, 62 | I/O | | Reserved. For internal use only and leave unconnected on the PCB. | | | | TEST | 17 | I | PD | This pin is reserved for factory test. | | | | POWER AND GROUN | ID SIGNAI | LS | | | | | | NC | 28 | | _ | No connection, leave floating | | | | IC - | 40 | | | to connection, leave neutring | | | | | 19 | | | | | | | | 25 | | | | | | | | 37 | | | | | | | $V_{DD}$ | 45 | _ | PWR | 1.1-V power rail | | | | | 53 | | | | | | | | 60 | | | | | | | | 63 | | | | | | | | 2 | | | | | | | V | 20 | | PWR | 3.3-V power rail | | | | $V_{DD33}$ | 31 | _ | FAMIX | Journal Power Itali | | | | | 48 | | | | | | | Thermal Pad | | _ | _ | Ground. The thermal pad must be connected to ground. | | | <sup>(1)</sup> I = Input, O = Output, I/O = Input/output, PU = Internal pullup resistor, PD = Internal pulldown resistor, and PWR = Power signal ## **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------------------------------|-----------------------------------------------|------|------|------| | Supply voltage | V <sub>DD</sub> steady-state supply voltage | -0.3 | 1.4 | V | | Supply voltage | V <sub>DD33</sub> steady-state supply voltage | -0.3 | 3.8 | V | | | USB_VBUS pin | -0.3 | 1.4 | V | | Voltage | XI pins | -0.3 | 2.45 | V | | | All other pins | -0.3 | 3.8 | V | | unction temperature, T <sub>J(max)</sub> | | -40 | 125 | °C | | Storage temperature, | prage temperature, T <sub>stg</sub> | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed as Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated as Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±750 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ## 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-------------------------|--------------------------------|------|-----|-------|------| | V <sub>DD</sub> (1) | 1.1-V supply voltage | 0.99 | 1.1 | 1.26 | V | | V <sub>DD33</sub> | 3.3-V supply voltage | 3 | 3.3 | 3.6 | V | | V <sub>(USB_VBUS)</sub> | Voltage at USB_VBUS pin | 0 | | 1.155 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | | 85 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | | 105 | °C | <sup>(1)</sup> A 1.05-V, 1.1-V, or 1.2-V supply may be used as long as minimum and maximum supply conditions are met. #### 5.4 Thermal Information | | | TUSB4041I-Q1 | | |------------------------|----------------------------------------------|------------------------------------------------------------------|------| | | THERMAL METRIC <sup>(1)</sup> | PAP (HTQFP) 64 PINS 26.2 °C/ 11.5 °C/ 10.4 °C/ 0.2 °C/ 10.3 °C/ | UNIT | | | | 64 PINS | | | R <sub>θ JA</sub> | Junction-to-ambient thermal resistance | 26.2 | °C/W | | R <sub>θ JC(top)</sub> | Junction-to-case (top) thermal resistance | 11.5 | °C/W | | R <sub>θ JB</sub> | Junction-to-board thermal resistance | 10.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 10.3 | °C/W | | R <sub>θ JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.6 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ### 5.5 3.3-V I/O Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARA | METER | OPERATION | TEST CONDITIONS | MIN | TYP MAX | UNIT | |--------------------|-----------------------------------------------------------------------------------------|-------------------|-----------------------------------------|-----|--------------------------|------| | V <sub>IH</sub> | High-level input voltage <sup>(1)</sup> | V <sub>DD33</sub> | | 2 | V <sub>DD33</sub> | V | | \/ | Low-level input voltage <sup>(1)</sup> | V | JTAG pins only | 0 | 0.55 | V | | $V_{IL}$ | Low-level input voltage | $V_{DD33}$ | Other pins | 0 | 0.8 | | | VI | Input voltage | | | 0 | $V_{DD33}$ | V | | Vo | Output voltage <sup>(2)</sup> | | | 0 | V <sub>DD33</sub> | V | | t <sub>t</sub> | Input transition time (t <sub>r</sub> and t <sub>f</sub> ) | | | 0 | 25 | ns | | V <sub>hys</sub> | Input hysteresis <sup>(3)</sup> | | | | 0.13 x V <sub>DD33</sub> | V | | V <sub>OH</sub> | High-level output voltage | V <sub>DD33</sub> | I <sub>OH</sub> = -4 mA | 2.4 | | V | | V <sub>OL</sub> | Low-level output voltage | V <sub>DD33</sub> | I <sub>OL</sub> = 4 mA | | 0.4 | V | | l <sub>OZ</sub> | High-impedance, output current <sup>(2)</sup> | V <sub>DD33</sub> | V <sub>I</sub> = 0 to V <sub>DD33</sub> | | ±20 | μΑ | | I <sub>OZ(P)</sub> | High-impedance, output current with internal pullup or pulldown resistor <sup>(4)</sup> | $V_{DD33}$ | V <sub>I</sub> = 0 to V <sub>DD33</sub> | | ±250 | μA | | I <sub>I</sub> | Input current <sup>(5)</sup> | V <sub>DD33</sub> | V <sub>I</sub> = 0 to V <sub>DD33</sub> | | ±15 | μA | Product Folder Links: TUSB4041I-Q1 - (1) - Applies to external inputs and bidirectional buffers. Applies to external outputs and bidirectional buffers. (2) - (3) Applies to GRSTz. - Applies to pins with internal pull-ups and pull-downs. (4) - Applies to external input buffers. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### **5.6 Power-Up Timing Requirements** | | | MIN | NOM | MAX | UNIT | |-------------------------|--------------------------------------------------------------------------|--------------------|-----|-----|------| | t <sub>d1</sub> | VDD33 stable before VDD stable <sup>(1)</sup> | See <sup>(2)</sup> | | | ms | | t <sub>d2</sub> | VDD and VDD33 stable before deassertion of GRSTz | 3 | | | ms | | t <sub>su_io</sub> | Setup for MISC inputs <sup>(3)</sup> sampled at the deassertion of GRSTz | 0.1 | | | μs | | t <sub>hd_io</sub> | Hold for MISC inputs <sup>(3)</sup> sampled at the deassertion of GRSTz | 0.1 | | | μs | | t <sub>VDD33_RAMP</sub> | VDD33 supply ramp requirements | 0.2 | | 100 | ms | | t <sub>VDD_RAMP</sub> | VDD supply ramp requirements | 0.2 | | 100 | ms | - (1) An active reset is required if the VDD33 supply is stable before the VDD11 supply. This active Reset shall meet the 3ms power-up delay counting from both power supplies being stable to the de-assertion of GRSTz. - (2) The VDD33 and VDD have no power-on relationship unless GRSTz is only connected to a capacitor to GND. Then VDD must be stable minimum of 10 µs before the VDD33. - (3) MISC pins sampled at de-assertion of GRSTz: FULLPWRMGMTz, GANGED, PWRCTL\_POL, SMBUSz, BATEN[4:1], and AUTOENz. 図 5-1. Power-Up Timing Requirements ### 5.7 Hub Input Supply Current Typical values measured at $T_A = 25^{\circ}C$ | PARAMETER | V <sub>DD33</sub> | V <sub>DD</sub> | UNIT | |--------------------------------------|-------------------|-----------------|------| | PARAMETER | 3.3 V | 1.1 V | UNII | | LOW POWER MODES | | | • | | Power on (after reset) | 2.3 | 28 | mA | | Upstream disconnect | 2.3 | 28 | mA | | Suspend | 2.5 | 33 | mA | | ACTIVE MODES (US STATE AND DS STATE) | | | • | | 2.0 host / 1 HS device | 45 | 63 | mA | | 2.0 host / 4 HS devices | 76 | 86 | mA | ### **6 Detailed Description** ### 6.1 Overview The TUSB4041I-Q1 device is a four-port USB 2.0 hub. The device provides USB high-speed and full-speed connections on the upstream port and provides USB high-speed, full-speed, or low-speed connections on the downstream ports. When the upstream port is connected to an electrical environment that only supports high-speed connections. USB high-speed connectivity is enabled on the downstream ports. When the upstream port is connected to an electrical environment that only supports full-speed and low-speed connections. USB high-speed connectivity is disabled on the downstream ports. ### 6.2 Functional Block Diagram ### **6.3 Feature Description** #### 6.3.1 Battery Charging Features The TUSB4041I-Q1 device provides support for USB battery charging. Battery charging support can be enabled on a per port basis through the REG\_6h(batEn[3:0]). Battery charging support includes both CDP and DCP modes. The DCP mode is compliant with the Chinese Telecommunications Industry Standard YD/T 1591-2009. In addition to standard DCP mode, the TUSB4041I-Q1 device provides a mode (AUTOMODE), which automatically provides support for DCP devices and devices that support custom charging indication. When in AUTOMODE, the port automatically switches between a divider mode and the DCP mode depending on the portable device connected. The divided mode places a fixed DC voltage on the ports DP and DM signals, which allows some devices to identify the capabilities of the charger. The default divider mode indicates support for up to 10 W. The divider mode can be configured to report a legacy current setting (up to 5 W) through REG Ah(HiCurAcpModeEn). The battery charging mode for each port is dependent on the state of Reg\_6h(batEn[n]), the status of the VBUS input, and the state of REG\_Ah(autoModeEnz) upstream port as identified in 表 6-1. | 20 1: 100D-10+11 Q1 Duttery charging modes | | | | | | | | | | | |--------------------------------------------|---------------------------------------|-------------|-----------------------------------------------------|--|--|--|--|--|--|--| | batEn[n] | VBUS | autoModeEnz | BC MODE PORT <i>x</i><br>( <i>x</i> = <i>n</i> + 1) | | | | | | | | | 0 | Don't care | Don't care | Don't Care | | | | | | | | | | <4 V | 0 | Automode <sup>(1)</sup> (2) | | | | | | | | | 1 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | 1 | DCP <sup>(3)</sup> (4) | | | | | | | | | | >4 V | Don't care | CDP <sup>(3)</sup> | | | | | | | | 表 6-1. TUSB4041I-Q1 Battery Charging Modes - (1) Auto-mode automatically selects divider-mode or DCP mode. - (2) Divider mode can be configured for legacy current mode through register settings. - (3) Attached USB device is USB battery-charging specification revision 1.2 compliant - (4) Chinese Telecommunications Industry Standard YD/T 1591-2009 #### 6.3.2 USB Power Management The TUSB4041I-Q1 device can be configured for power-switched applications using either per-port or ganged power-enable controls and overcurrent status inputs. Power switch support is enabled by REG\_5h(fullPwrMgmtz), and the per-port or ganged mode is configured by REG\_5h(ganged). The TUSB4041I-Q1 device supports both active-high and active-low power-enable controls. The PWRCTL[4:1] polarity is configured by REG\_Ah(pwrctlPol). English Data Sheet: SLLSEK4 ### 6.3.3 One-Time Programmable Configuration The TUSB4041I-Q1 device allows device configuration through one-time programmable (OTP) non-volatile memory. The programming of the OTP is supported using vendor-defined USB device requests. Contact TI for details using the OTP features 表 6-2 lists features that can be configured using the OTP. 表 6-2. OTP Configurable Features | CONFIGURATION REGISTER OFFSET | BIT FIELD | DESCRIPTION | |-------------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------| | REG_01h | [7:0] | Vendor ID LSB | | REG_02h | [7:0] | Vendor ID MSB | | REG_03h | [7:0] | Product ID LSB | | REG_04h | [7:0] | Product ID MSB | | REG_07h | [0] | Port-removable configuration for downstream ports 1. OTP configuration is inverse of rmbl[3:0], that is 1 = not removable, 0 = removable. | | REG_07h | [1] | Port-removable configuration for downstream ports 2. OTP configuration is inverse of rmbl[3:0], that is 1 = not removable, 0 = removable. | | REG_07h | [2] | Port-removable configuration for downstream ports 3. OTP configuration is inverse of rmbl[3:0], that is 1 = not removable, 0 = removable. | | REG_07h | [3] | Port-removable configuration for downstream ports 4. OTP configuration is inverse of rmbl[3:0], that is 1 = not removable, 0 = removable. | | REG_0Ah | [3] | Enable device attach detection | | REG_0Ah | [4] | High-current divider mode enable | | REG_0Bh | [0] | USB 2.0 port polarity configuration for downstream ports 1 | | REG_0Bh | [1] | USB 2.0 port polarity configuration for downstream ports 2 | | REG_0Bh | [2] | USB 2.0 port polarity configuration for downstream ports 3 | | REG_0Bh | [3] | USB 2.0 port polarity configuration for downstream ports 4 | | REG_F0h | [3:1] | USB power switch power-on delay | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 6.3.4 Clock Generation The TUSB4041I-Q1 device accepts a crystal input to drive an internal oscillator or an external clock source. If a clock is provided to the XI pin instead of a crystal, the XO pin is left open. Otherwise, if a crystal is used, the connection must follow these guidelines. Because the XI and XO pins are coupled to other leads and supplies on the PCB, keep traces as short as possible and away from any switching leads. Minimize the capacitance between the XI and XO pins by shielding C1 and C2 with the clean ground lines. Copyright © 2016, Texas Instruments Incorporated 図 6-1. TUSB4041I-Q1 Clock #### 6.3.5 Crystal Requirements The crystal must be fundamental mode with load capacitance of 12 pF to 24 pF and frequency stability rating of $\pm 100$ PPM or better. To ensure proper start-up oscillation condition, TI recommends a maximum crystal equivalent series resistance (ESR) of 50 $\Omega$ . If a crystal source is used, use a parallel load capacitor. The exact load capacitance value used depends on the crystal vendor. Refer to the Selection and Specification for Crystals for Texas Instruments USB 2.0 Devices for details on how to determine the load capacitance value. #### 6.3.6 Input Clock Requirements When using an external clock source such as an oscillator, make sure the reference clock has a frequency stability of ±100 PPM or better and has less than 50-ps absolute peak-to-peak jitter. Tie XI to the 1.8-V clock source, and leave XO floating. #### 6.3.7 Power-Up and Reset The TUSB4041I-Q1 device does not have specific power-sequencing requirements with respect to the core power ( $V_{DD}$ ) or I/O and analog power ( $V_{DD33}$ ). The core power ( $V_{DD}$ ) or I/O power ( $V_{DD33}$ ) can be powered up for an indefinite period of time while the other is not powered up if all of the following constraints are met: - · Observe all maximum ratings and recommended operating conditions. - Observe all warnings about exposure to maximum rated and recommended conditions, particularly junction temperature. These apply to power transitions and normal operation. - Limit bus contention to 100 hours over the projected lifetime of the device while V<sub>DD33</sub> is powered-up. - Do not exceed the ratings listed in the Absolute Maximum Ratings table for bus contention while V<sub>DD33</sub> is powered-down. A supply bus is powered-up when the voltage is within the recommended operating range. A supply bus is powered-down when it is below that range, and either stable or in transition. The device requires a minimum reset duration of 3 ms. This reset duration is defined as the time when the power supplies are in the recommended operating range to the deassertion of the GRSTz pin. Generate the reset pulse using a programmable-delay supervisory device or using an RC circuit. English Data Sheet: SLLSEK4 ### **6.4 Device Functional Modes** #### 6.4.1 External Configuration Interface The TUSB4041I-Q1 device supports a serial interface for configuration register access. The device can be configured by an attached I<sup>2</sup>C EEPROM or accessed as a target by an SMBus-capable host controller. The external interface is enabled when both the SCL/SMBCLK and SDA/SMBDAT pins are pulled up to 3.3 V at the deassertion of reset. The mode, I<sup>2</sup>C controller or SMBus target, is determined by the state of SMBUSz pin at reset. #### 6.4.2 I<sup>2</sup>C EEPROM Operation The TUSB4041I-Q1 device supports a single-controller, standard mode (100 kb/s) connection to a dedicated I<sup>2</sup>C EEPROM when the I<sup>2</sup>C interface mode is enabled. In I<sup>2</sup>C mode, the TUSB4041I-Q1 device reads the contents of the EEPROM at bus address 1010000b using 7-bit addressing starting at address 0. If the value of the EEPROM contents at byte 00h equals 55h, the TUSB4041I-Q1 device loads the configuration registers according to the EEPROM map. If the first byte is not 55h, the TUSB4041I-Q1 device exits the I<sup>2</sup>C mode and continues execution with the default values in the configuration registers. The hub does not connect on the upstream port until the configuration is completed. If the hub detected an unprogrammed EEPROM (value other than 55h), the hub enters programming mode and a programming endpoint within the hub is enabled. The bytes located above offset Ah are optional. The requirement for data in those addresses is dependent on the options configured in the *Device Configuration Register* and *Device Configuration Register* 2. For details on I<sup>2</sup>C operation, refer to the UM10204 I<sup>2</sup>C-bus Specification and User Manual. #### 6.4.3 SMBus Target Operation When the SMBus interface mode is enabled, the TUSB4041I-Q1 device supports read block and write block protocols as a target-only SMBus device. The TUSB4041I-Q1 device target address is 1000 1xyz, where: - x is the state of GANGED/SMBA2/HS\_UP pin at reset - y is the state of FULLPWRMGMTz/SMBA1 pin at reset - z is the read-write (R/W) bit; 1 = read access, 0 = write access If the TUSB4041I-Q1 device is addressed by a host using an unsupported protocol, the device does not respond. The TUSB4041I-Q1 device waits indefinitely for configuration by the SMBus host and does not connect on the upstream port until the SMBus host indicates configuration is complete by clearing the CFG\_ACTIVE bit. Product Folder Links: TUSB4041I-Q1 For details on SMBus requirements, refer to the System Management Bus (SMBus) Specification. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 7.1 Application Information The TUSB4041I-Q1 device is a four-port USB 2.0 hub. The provides USB high-speed and full-speed connections on the upstream port and provides USB high-speed, full-speed, or low-speed connections on the downstream port. The TUSB4041I-Q1 device can be used in any application that requires additional USB-compliant ports. For example, a specific notebook can only have two downstream USB ports. By using the TUSB4041I-Q1 device, the notebook can increase the downstream port count to five. ### 7.2 Typical Application A common application for the TUSB4041I-Q1 device is as a self-powered standalone USB-hub product. The product is powered by an external 5-V DC power adapter. In this application, using a USB cable, the upstream port of the TUSB4041I-Q1 device is plugged into a USB host controller. The downstream ports of the TUSB4041I-Q1 device are exposed to users for connecting USB hard drives, cameras, flash drives, and so forth. 図 7-1. Discrete USB Hub Product 17 ### 7.2.1 Design Requirements For this design example, use the parameters listed in 表 7-1. 表 7-1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------------------------------------|------------------------------| | V <sub>DD</sub> supply | 1.1 V | | VDD33 supply | 3.3 V | | Upstream port USB support (HS, FS) | HS, FS | | Downstream port 1 USB support (HS, FS, LS) | HS, FS, LS | | Downstream port 2 USB support (HS, FS, LS) | HS, FS, LS | | Downstream port 3 USB support (HS, FS, LS) | HS, FS, LS | | Downstream port 4 USB support (HS, FS, LS) | HS, FS, LS | | Number of removable downstream ports | 4 | | Number of non-removable downstream ports | 0 | | Full power management of downstream ports | Yes (FULLPWRMGMTZ = 0) | | Individual control of downstream port power switch | Yes (GANGED = 0) | | Power switch enable polarity | Active high (PWRCTL_POL = 1) | | Battery charge support for downstream port 1 | Yes | | Battery charge support for downstream port 2 | Yes | | Battery charge support for downstream port 3 | Yes | | Battery charge support for downstream port 4 | Yes | | I <sup>2</sup> C EEPROM support | No | | 24-MHz clock source | Crystal | ## 7.2.2 Detailed Design Procedure #### 7.2.2.1 Upstream Port Implementation The upstream of the TUSB4041I-Q1 device is connected to a USB2 Type B connector. This particular example has GANGED pin and FULLPWRMGMTZ pin pulled low, which results in individual power support each downstream port. The VBUS signal from the USB2 Type B connector is fed through a voltage divider. The purpose of the voltage divider is to make sure the level meets USB\_VBUS input requirements. 図 7-2. Upstream Port Implementation (合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* #### 7.2.2.2 Downstream Port 1 Implementation The downstream port 1 of the TUSB4041I-Q1 device is connected to a USB2 type A connector. With BATEN1 pin pulled up, battery charge support is enabled for Port 1. If battery charge support is not needed, then uninstall the pullup resistor on BATEN1. 図 7-3. Downstream Port 1 Implementation ### 7.2.2.3 Downstream Port 2 Implementation The downstream port 2 of the TUSB4041I-Q1 device is connected to a USB2 type A connector. With BATEN2 pin pulled up, battery charge support is enabled for port 2. If battery charge support is not needed, then uninstall the pullup resistor on BATEN2. 図 7-4. Downstream Port 2 Implementation #### 7.2.2.4 Downstream Port 3 Implementation The downstream port3 of the TUSB4041I-Q1 device is connected to a USB2 type A connector. With BATEN3 pin pulled up, battery charge support is enabled for port 3. If battery charge support is not needed, then uninstall the pullup resistor on BATEN3. Product Folder Links: TUSB4041I-Q1 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 図 7-5. Downstream Port 3 Implementation #### 7.2.2.5 Downstream Port 4 Implementation The downstream port 4 of the TUSB4041I-Q1 device is connected to a USB2 Type A connector. With BATEN4 pin pulled up, Battery Charge support is enabled for Port 4. If Battery Charge support is not needed, then uninstall the pullup resistor on BATEN4. 図 7-6. Downstream Port 4 Implementation ### 7.2.2.6 VBUS Power Switch Implementation This particular example uses TI's TPS2561 dual-channel precision adjustable current-limited power switch. For details on this power switch or other power switches available from TI, refer to www.ti.com. かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* 図 7-7. VBUS Power Switch Implementation 21 #### 7.2.2.7 Clock, Reset, and Miscellaneous The PWRCTL\_POL is left unconnected which results in active-high power enable (PWRCTL1, PWRCTL2, PWRCTL3, and PWRCTL4) for a USB VBUS power switch. The 1-µF capacitor on the GRSTN pin can only be used if the VDD11 supply is stable before the VDD33 supply. Depending on the supply ramp of the two supplies, the user may need to adjust the capacitor. 図 7-8. Clock, Reset, and Miscellaneous #### 7.2.2.8 TUSB4041I-Q1 Power Implementation 図 7-9. TUSB4041I-Q1 Power Implementation かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* ### 7.2.3 Application Curves # 7.3 Power Supply Recommendations ### 7.3.1 TUSB4041I-Q1 Power Supply Implement V<sub>DD</sub> as a single power plane, as well as V<sub>DD33</sub>. - The V<sub>DD</sub> pins of the TUSB4041I-Q1 supply 1.1-V (nominal) power to the core of the TUSB4041I-Q1 device. This power rail can be isolated from all other power rails by a ferrite bead to reduce noise. - The DC resistance of the ferrite bead on the core power rail can affect the voltage provided to the device because of the high current draw on the power rail. The user may need to adjust the output of the core voltage regulator to account for this, or select a ferrite bead with low DC resistance (less than 0.05 Ω). - The V<sub>DD33</sub> pins of the TUSB4041I-Q1 device supply 3.3-V power rail to the I/O of the TUSB4041I-Q1 device. This power rail can be isolated from all other power rails by a ferrite bead to reduce noise. - All power rails require a 10-μF capacitor or 1-μF capacitors for stability and noise immunity. These bulk capacitors can be placed anywhere on the power rail. Place the smaller decoupling capacitors as close to the TUSB4041I-Q1 power pins as possible with an optimal grouping of two capacitors of differing values per pin. #### 7.3.2 Downstream Port Power - A source capable of supplying 5 V and up to 500 mA per port must supply the downstream port power, VBUS. The TUSB4041I-Q1 signals can control the downstream port power switches. Leaving the downstream port power as always enabled is also possible. - The VBUS of each downstream port requires a large-bulk low-ESR capacitor of 22 μF or larger to limit in-rush current. - TI recommends the ferrite beads on the VBUS pins of the downstream USB port connections for both ESD and EMI reasons. A 0.1-µF capacitor on the USB connector side of the ferrite provides a low-impedance path to ground for fast rise time ESD current that might have coupled onto the VBUS trace from the cable. #### **7.3.3 Ground** TI recommends to use only one board ground plane in the design which provides the best image plane for signal traces running above the plane. Connect the thermal pad of the TUSB4041I-Q1 and any of the voltage regulators to this plane with vias. An earth or chassis ground is implemented only near the USB port connectors on a different plane for EMI and ESD purposes. ### 7.4 Layout ### 7.4.1 Layout Guidelines Use the layout guidelines listed in this section for proper PCB layout design. #### 7.4.1.1 Placement - Place a 9.53-kΩ ±1% resistor connected to pin USB\_R1 as close as possible to the TUSB4041I-Q1 device. - Place a 0.1-μF capacitor as close as possible on each V<sub>DD</sub> and VDD33 power pin. - · Place the ESD and EMI protection devices (if used) as close as possible to the USB connector. - If a crystal is used, place the crystal as close as possible to the XI and XO pins of the TUSB4041I-Q1 device. - Place voltage regulators as far away as possible from the TUSB4041I-Q1 device, the crystal, and the differential pairs. - In general, place the large bulk capacitors associated with each power rail as close as possible to the voltage regulators. #### 7.4.1.2 Package Specific - The TUSB4041I-Q1 device package has a 0.5-mm pin pitch. - The TUSB4041I-Q1 device package has a 4.64-mm × 4.64-mm thermal pad. This thermal pad must be connected to ground through a system of vias. - Solder mask all vias under device, except for those connected to the thermal pad, to avoid any potential issues with thermal pad layouts. #### 7.4.1.3 Differential Pairs This section describes the layout recommendations for all the TUSB4041I-Q1 device differential pairs: USB\_DP\_XX, USB\_DM\_XX. - The differential pairs must be designed with a differential impedance of 90 $\Omega$ ± 10%. - To minimize crosstalk, TI recommends to keep high-speed signals away from each other. Separate each pair by at least 5 times the signal trace width. Separating with ground as depicted in the layout example also helps minimize crosstalk. - Route all differential pairs on the same layer adjacent to a solid ground plane. - · Do not route differential pairs over any plane split. かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* - Adding test points causes impedance discontinuity and therefore negatively impacts signal performance. If test points are used, place them in series and symmetrically. Do not place them in a manner that causes stub on the differential pair. - Avoid 90° turns in trace. Keep the use of bends in differential traces to a minimum. When bends are used, make sure the number of left and right bends are as equal as possible and that the angle of the bend is ≥135°. This guideline minimizes any length mismatch caused by the bends and therefore minimize the impact bends have on EMI. - Minimize the trace lengths of the differential pair traces. Eight inches is the maximum recommended trace length for USB 2.0 differential pair signals. Longer trace lengths require very careful routing to ensure proper signal integrity. - Match the etch lengths of the differential pair traces (that is DP and DM). Make sure the USB 2.0 differential pairs do not exceed 50 mils relative trace length difference. - Minimize the use of vias in the differential pair paths as much as possible. If this is not practical, make sure that the same via type and placement are used for both signals in a pair. Place any vias used as close as possible to the TUSB4041I-Q1 device. - To ease routing of the USB 2.0 DP and DM pair, the polarity of these pins can be swapped. If this is done, set the appropriate Px\_usb2pol register, where x = 0, 1, 2, 3, or 4. - Do not place power fuses across the differential pair traces. ### 7.4.2 Layout Example 図 7-15. Example Routing of Upstream Port 25 図 7-16. Example Routing of Downstream Port # 8 Register Maps # 8.1 Configuration Registers The internal configuration registers are accessed on byte boundaries. The configuration register values are loaded with defaults, but can be overwritten when the TUSB4041I-Q1 device is in $I^2C$ or SMBus mode. 表 8-1. Memory Map | BYTE ADDRESS | CONTENTS | EEPROM CONFIGURABLE | |--------------|-------------------------------------------|------------------------------| | 00h | ROM Signature Register | No | | 01h | Vendor ID LSB | Yes | | 02h | Vendor ID MSB | Yes | | 03h | Product ID LSB | Yes | | 04h | Product ID MSB | Yes | | 05h | Device Configuration Register | Yes | | 06h | Battery Charging Support Register | Yes | | 07h | Device Removable Configuration Register | Yes | | 08h | Port Used Configuration Register | Yes | | 09h | Reserved | Yes, program to 00h | | 0Ah | Device Configuration Register 2 | Yes | | 0Bh | USB 2.0 Port Polarity Control Register | Yes | | 0Ch to 0Fh | Reserved | No | | 10h to 1Fh | UUID Byte [15:0] | No | | 20h to 21h | LangID Byte [1:0] | Yes, if customStrings is set | | 22h | Serial Number String Length | Yes, if customSerNum is set | | 23h | Manufacturer String Length | Yes, if customStrings is set | | 24h | Product String Length | Yes, if customStrings is set | | 25h to 2Fh | Reserved | No | | 30h to 4Fh | Serial Number String Byte [31:0] | Yes, if customSerNum is set | | 50h to 8Fh | Manufacturer String Byte [63:0] | Yes, if customStrings is set | | 90h to CFh | Product String Byte [63:0] | Yes, if customStrings is set | | D0 to DFh | Reserved | No | | F0h | Additional Feature Configuration Register | Yes | | F1 to F7h | Reserved | No | | F8h | Device Status and Command Register | No | | F9 to FFh | Reserved | No | 27 English Data Sheet: SLLSEK4 # 8.2 ROM Signature Register Offset = 0h ### 図 8-1. ROM Signature Register ### 表 8-2. ROM Signature Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | romSignature | RW | 0 | ROM signature register The TUSB4041I-Q1 device uses this register in I <sup>2</sup> C mode to validate whether the attached EEPROM has been programmed. The first byte of the EEPROM is compared to the mask 55h and if not a match, the TUSB4041I-Q1 device aborts the EEPROM load and executes with the register defaults. | ## 8.3 Vendor ID LSB Register Offset = 1h, reset = 51h ### 図 8-2. Vendor ID LSB Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------------|----------------|----------------|----------------|--------|------------------|--------|----------------| | vendorldLsb[7] | vendorldLsb[6] | vendorldLsb[5] | vendorldLsb[4] | | vendorldLsb[3:1] | | vendorldLsb[0] | | R/RW-0 | R/RW-1 | R/RW-0 | R/RW-1 | R/RW-0 | | R/RW-1 | | ### 表 8-3. Vendor ID LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | vendorldLsb[7] | R/RW | 0 | Vendor ID LSB | | 6 | vendorldLsb[6] | R/RW | 1 | Least significant byte of the unique vendor ID assigned by the USB-IF; the | | 5 | vendorldLsb[5] | R/RW | 0 | default value of this register is 51h representing the LSB of the TI Vendor ID | | 4 | vendorldLsb[4] | R/RW | 1 | 0451h. The value can be overwritten to indicate a customer vendor ID. This field is R/W unless the OTP ROM VID and OTP ROM PID values are non- | | 3:1 | vendorldLsb[3:1] | R/RW | 0 | zero. If both values are non-zero, the value when reading this register reflects | | 0 | vendorldLsb[0] | R/RW | 1 | the OTP ROM value. | ### 8.4 Vendor ID MSB Register 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Offset = 2h, reset = 04h ### 図 8-3. Vendor ID MSB Register # 表 8-4. Vendor ID MSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:3 | vendorldMsb[7:3] | R/RW | 0 | Vendor ID MSB | | 2 | vendorldMsb[2] | R/RW | 1 | Most significant byte of the unique vendor ID assigned by the USB-IF; the default | | 1:0 | vendorldMsb[1:0] | R/RW | 0 | value of this register is 04h representing the MSB of the TI Vendor ID 0451h. The value can be overwritten to indicate a customer vendor ID. This field is R/W unless the OTP ROM VID and OTP ROM PID values are non-zero. If both values are non-zero, the value when reading this register shall reflect the OTP ROM value. | 29 ## 8.5 Product ID LSB Register Offset = 3h, reset = 40h ### 図 8-4. Product ID LSB Register ### 表 8-5. Product ID LSB Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | productIdLsb[7] | R/RW | 0 | Product ID LSB. | | 6 | productIdLsb[6] | R/RW | 1 | The default value of this register is 40h representing the LSB of the product | | 5:0 | productIdLsb[5:0] | R/RW | 0 | ID assigned by TI. The value reported in the USB 2.0 device descriptor is the value of this register bit wise XORed with 00000010b. The value can be overwritten to indicate a customer product ID. This field is R/W unless the OTP ROM VID and OTP ROM PID values are non-zero. If both values are non-zero, the value when reading this register reflects the OTP ROM value. | ## 8.6 Product ID MSB Register Offset = 4h, reset = 81h ### 図 8-5. Product ID MSB Register | | | | | • | | | | |-----------------|---|-------------------|---|---|---|---|--------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | productIdMsb[7] | | productIdMsb[6:1] | | | | | | | R/RW-1 | | R/RW-0 | | | | | R/RW-1 | ### 表 8-6. Product ID MSB Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | productIdMsb[7] | R/RW | 1 | Product ID MSB | | 6:1 | productIdMsb[6:1] | R/RW | 0 | Most significant byte of the product ID assigned by TI; the default value of this | | 0 | productIdMsb[0] | R/RW | 1 | register is 81h representing the MSB of the product ID assigned by TI. The value can be overwritten to indicate a customer product ID. This field is R/W unless the OTP ROM VID and OTP ROM PID values are non-zero. If both values are non-zero, the value when reading this register reflects the OTP ROM value. | かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* # 8.7 Device Configuration Register Offset = 5h # 図 8-6. Device Configuration Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------|--------------|------|------|--------|--------------|------|------| | customStrings | customSernum | RSVD | RSVD | ganged | fullPwrMgmtz | RSVD | RSVD | | RW-0 | RW-0 | RW-0 | R-1 | RW-X | RW-X | RW-0 | R-0 | ## 表 8-7. Device Configuration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | RW | 0 | Custom strings enable This bit controls the ability to write to the Manufacturer String Length, Manufacturer String, Product String Length, Product String, and Language ID registers | | 7 | customStrings | | | 0 = The Manufacturer String Length, Manufacturer String, Product String Length, Product String, and Language ID registers are read only. | | | | | | 1 = The Manufacturer String Length, Manufacturer String, Product String Length, Product String, and Language ID registers can be loaded by EEPROM or written by SMBus. | | | | | | The default value of this bit is 0. | | | | | | Custom serial number enable This bit controls the ability to write to the serial number registers. | | 6 | customSernum | RW | 0 | 0 = The Serial Number String Length and Serial Number String registers are read only. | | | | | | 1 = Serial Number String Length and Serial Number String registers can be loaded by EEPROM or written by SMBus. | | | | | | The default value of this bit is 0. | | 5 | RSVD | RW | 0 | Reserved. | | 4 | RSVD | R | 1 | Reserved. This bit is reserved and returns 1 when read. | | | | RW | x | Ganged This bit is loaded at the deassertion of reset with the value of the GANGED/SMBA2/HS_UP pin. | | | ganged | | | 0 = Each port is individually power switched and enabled by the PWRCTL[4:1]/BATEN[4:1] pins. | | 3 | | | | 1 = The power switch control for all ports is ganged and enabled by the PWRCTL[4:1]/BATEN1 pin. | | | | | | When the TUSB4041I-Q1 device is in I <sup>2</sup> C mode, the TUSB4041I-Q1 device loads this bit from the contents of the EEPROM. | | | | | | When the TUSB4041I-Q1 device is in SMBUS mode, the value can be overwritten by an SMBus host. | # 表 8-7. Device Configuration Register Field Descriptions (続き) | Bit | Field | Type | Reset | Description | |-----|--------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | fullPwrMgmtz | RW | X | Full power management This bit is loaded at the deassertion of reset with the value of the FULLPWRMGMTz/SMBA1 pin. 0 = Port power switching status reporting is enabled 1 = Port power switching status reporting is disabled When the TUSB4041I-Q1 device is in I <sup>2</sup> C mode, the TUSB4041I-Q1 device loads this bit from the contents of the EEPROM. When the TUSB4041I-Q1 device is in SMBUS mode, the value can be overwritten by an SMBus host. | | 1 | RSVD | RW | 0 | Reserved This field is reserved and should not be altered from the default. | | 0 | RSVD | R | 0 | Reserved This field is reserved and returns 0 when read. | # 8.8 Battery Charging Support Register Offset = 6h # 図 8-7. Battery Charging Support Register ### 表 8-8. Battery Charging Support Register Field Descriptions | Rit | Bit Field Type Reset Description | | | | | | | |-----|----------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | ы | rieiu | Type | Reset | Description | | | | | 7:4 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | | | | 3:0 | batEn[3:0] | RW | X | Battery Charger Support. The bits in this field indicate whether the downstream port implements the charging port features. 0 = The port is not enabled for battery charging support features 1 = The port is enabled for battery charging support features Each bit corresponds directly to a downstream port, that is batEn0 corresponds to downstream port 1, and batEN1 corresponds to downstream port 2. The default value for these bits are loaded at the deassertion of reset with the value of PWRCTL/BATEN[3:0]. When in I <sup>2</sup> C/SMBus mode the bits in this field can be overwritten by EEPROM contents or by an SMBus host. | | | | ## 8.9 Device Removable Configuration Register Offset = 7h ## 図 8-8. Device Removable Configuration Register ## 表 8-9. Device Removable Configuration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | customRmbl | RW | 0 | Custom removable This bit controls the ability to write to the port removable bits. 0 = rmbl[3:0] are read only, and the values are loaded from the OTP ROM. 1 = rmbl[3:0] are R/W and can be loaded by EEPROM or written by SMBus. This bit can be written simultaneously with rmbl[3:0]. | | 6:4 | RSVD | R | 0 | Reserved Read only, returns 0 when read | 33 # 表 8-9. Device Removable Configuration Register Field Descriptions (続き) | Bit | Field | Type | Reset | Description | |-----|-----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3:0 | rmbl[3:0] | RW | X | Removable The bits in this field indicate whether a device attached to downstream ports 4 through 1 are removable or permanently attached. 0 = The device attached to the port is not removable. 1 = The device attached to the port is removable. Each bit corresponds directly to a downstream port n + 1, For example: rmbl0 corresponds to downstream port 1, rmbl1 corresponds to downstream port 2, and so on. This field is read only unless the customRmbl bit is set to 1. Otherwise, the value of this field reflects the inverted values of the OTP ROM non_rmb[3:0] field. | Copyright © 2024 Texas Instruments Incorporated 34 English Data Sheet: SLLSEK4 # 8.10 Port Used Configuration Register Offset = 8h ## 図 8-9. Port Used Configuration Register ### 表 8-10. Port Used Configuration Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | RSVD | R | 0 | Reserved Read only | | 3:0 | used[3:0] | RW | 1 | Used The bits in this field indicate whether a port is enabled. 0 = The port is disabled. 1 = The port is enabled. Each bit corresponds directly to a downstream port. For example: used0 corresponds to downstream port 1, used1 corresponds to downstream port 2, and so on. All combinations are supported with the exception of both ports 1 and 3 marked as disabled. | # 8.11 Device Configuration Register 2 Offset = Ah ### 図 8-10. Device Configuration Register 2 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|----------------------|-----------|--------------------|--------|------|-------------|------| | RSVD | customBCfeatur<br>es | pwrctlPol | HiCurAcpMode<br>En | cpdEN | RSVD | autoModeEnz | RSVD | | R-0 | RW-0 | RW-X | R/RW-0 | R/RW-0 | RW-0 | RW-X | R-0 | ### 表 8-11. Device Configuration Register 2 Field Descriptions | Bit | Field | Type | Reset | Description | |-----|------------------|------|-------|--------------------------------------------------------------------------------------| | 7 | RSVD | R | 0 | Reserved | | , | NOVE | 10 | Ů | Read only, returns 0 when read. | | | | | | Custom battery charging feature enable | | | | RW | 0 | This bit controls the ability to write to the battery charging feature configuration | | | | | | controls. | | | | | | 0 = The HiCurAcpModeEn and cpdEN bits are read only and the values are | | 6 | customBCfeatures | | | loaded from the OTP ROM. | | | | | | 1 = The HiCurAcpModeEn and cpdEN, bits are R/W and can be loaded by | | | | | | EEPROM or written by SMBus from this register. | | | | | | This bit can be written simultaneously with HiCurAcpModeEn and cpdEN. | 35 English Data Sheet: SLLSEK4 # 表 8-11. Device Configuration Register 2 Field Descriptions (続き) | Bit | Field | Туре | Reset | Description | |-----|--------------------|--------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | Power enable polarity This bit is loaded at the deassertion of reset with the value of the PWRCTL_POL pin. | | | | | | 0 = PWRCTL polarity is active low. | | 5 | pwrctlPol | RW | X | 1 = PWRCTL polarity is active high. | | | | | | When the TUSB4041I-Q1 device is in I <sup>2</sup> C mode, the TUSB4041I-Q1 device loads this bit from the contents of the EEPROM. When the TUSB4041I-Q1 device is in SMBUS mode, the value can be overwritten by an SMBus host. | | | | | 0 | High-current ACP mode enable This bit enables the high-current tablet charging mode when the automatic battery charging mode is enabled for downstream ports. | | 4 | LICOMA ANNA DA FIN | D/D\A/ | | 0 = High-current divider mode disabled. Legacy current divider mode enabled. | | 4 | HiCurAcpModeEn | R/RW | | 1 = High-current divider mode enabled | | | | | | This bit is read only unless the customBCfeatures bit is set to 1. If customBCfeatures is 0, the value of this bit reflects the value of the OTP ROM HiCurAcpModeEn bit. | | | | RRW | 0 | Enable device attach detection This bit enables device attach detection (such as a cell-phone detect) when auto mode is enabled. | | 3 | and EN | | | 0 = Device attach detect is disabled in auto mode. | | 3 | cpdEN | | | 1 = Device attach detect is enabled in auto mode. | | | | | | This bit is read only unless the customBCfeatures bit is set to 1. If customBCfeatures is 0, the value of this bit reflects the value of the OTP ROM cpdEN bit. | | 2 | RSVD | RW | 0 | Reserved | | 1 | autoModeEnz | RW | × | Automatic mode enable <sup>(1)</sup> This bit is loaded at the deassertion of reset with the value of the AUTOENz/HS_SUSPEND pin. The automatic mode only applies to downstream ports with battery charging enabled when the upstream port is not connected. Under these conditions: 0 = Automatic mode battery charging features are enabled. | | | | | | 1 = Automatic mode is disabled; only battery-charging DCP mode is supported. | | 0 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | <sup>(1)</sup> When the upstream port is connected, battery charging 1.2 CDP mode is supported on all ports that are enabled for battery charging support regardless of the value of this bit, with the exception of port 1. CDP on port 1 is not supported when automatic mode is enabled. Product Folder Links: TUSB4041I-Q1 English Data Sheet: SLLSEK4 資料に関するフィードバック (ご意見やお問い合わせ) を送信 # 8.12 USB 2.0 Port Polarity Control Register Offset = Bh # 図 8-11. USB 2.0 Port Polarity Control Register | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------------|----|----|------------|------------|------------|------------|------------| | Γ | customPolarity | RS | VD | p4_usb2pol | p3_usb2pol | p2_usb2pol | p1_usb2pol | p0_usb2pol | | | RW-0 | R- | -0 | R/RW-0 | R/RW-0 | R/RW-0 | R/RW-0 | R/RW-0 | # 表 8-12. USB 2.0 Port Polarity Control Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | 0 | Custom USB 2.0 polarity This bit controls the ability to write the p[4:0]_usb2pol bits. | | 7 | customPolarity | RW | | 0 = The p[4:0]_usb2pol bits are read only, and the values are loaded from the OTP ROM. | | | | | | 1 = The p[4:0]_usb2pol bits are R/W and can be loaded by EEPROM or written by SMBus from this register. | | | | | | This bit can be written simultaneously with the p[4:0]_usb2pol bits | | 6:5 | RSVD | R | 0 | Reserved Read only, returns 0 when read | | | | | | Downstream port 4 DM/DP polarity This bit controls the polarity of the port. | | | | R/RW | | 0 = USB 2.0 port polarity is as shown in the pinout. | | 4 | p4_usb2pol | | 0 | 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). | | | | | | This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p4_usb2pol bit. | | | | | 0 | Downstream port 3 DM/DP polarity This bit controls the polarity of the port. | | | | | | 0 = USB 2.0 port polarity is as shown in the pinout. | | 3 | p3_usb2pol | R/RW | | 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). | | | | | | This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p3_usb2pol bit. | | | | | | Downstream port 2 DM/DP polarity This bit controls the polarity of the port. | | | | | | 0 = USB 2.0 port polarity is as shown in the pinout. | | 2 | p2_usb2pol | R/RW | 0 | 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). | | | | | | This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p2_usb2pol bit. | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 表 8-12. USB 2.0 Port Polarity Control Register Field Descriptions (続き) | | 2,0 | | | Clarity Control Register Field Descriptions (April 2) | |-----|------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Type | Reset | Description | | 1 | p1_usb2pol | RRW | 0 | Downstream port 1 DM/DP polarity This bit controls the polarity of the port. 0 = USB 2.0 port polarity is as shown in the pinout. 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p1_usb2pol bit. | | 0 | p0_usb2pol | R/RW | 0 | Upstream port DM/DP polarity This bit controls the polarity of the port. 0 = USB 2.0 port polarity is as shown in the pinout. 1 = USB 2.0 port polarity is swapped from that shown in the pinout (that is, DM becomes DP, and DP becomes DM). This bit is read only unless the customPolarity bit is set to 1. If customPolarity is 0, the value of this bit reflects the value of the OTP ROM p0_usb2pol bit. | # 8.13 UUID Byte N Register Offset = 10h-1Fh # 図 8-12. UUID Byte N Register ## 表 8-13. UUID Byte N Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | uuidByte[n] | R | X | UUID byte N The UUID returned in the Container ID descriptor. The value of this register is provided by the device and meets the UUID requirements of the Internet Engineering Task Force (IETF) RFC 4122 A UUID URN Namespace. | ## 8.14 Language ID LSB Register 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Offset = 20h, reset = 09h ## 図 8-13. Language ID LSB Register Product Folder Links: TUSB4041I-Q1 English Data Sheet: SLLSEK4 # 表 8-14. Language ID LSB Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:4 | langldLsb[7:4] | R/RW | 0 | Language ID least significant byte | | 3 | langldLsb[3] | R/RW | 1 | This register contains the value returned in the LSB of the LANGID code in string | | 2:1 | langldLsb[2:1] | R/RW | 0 | index 0. The TUSB4041I-Q1 device only supports one language ID. The default | | 0 | langldLsb[0] | R/RW | 1 | value of this register is 09h representing the LSB of the LangID 0409h indicating English United States. When the customStrings bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. | 39 # 8.15 Language ID MSB Register Offset = 21h, reset = 04h ### ☑ 8-14. Language ID MSB Register ### 表 8-15. Language ID MSB Register Field Descriptions | | | | | <u> </u> | |-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Type | Reset | Description | | 7:3 | langldMsb[7:3] | R/RW | 0 | Language ID most significant byte | | 2 | langldMsb[2] | R/RW | 1 | This register contains the value returned in the MSB of the LANGID code in | | 1:0 | langldMsb[1:0] | R/RW | 0 | string index 0. The TUSB4041I-Q1 device only supports one language ID. The default value of this register is 04h representing the MSB of the LangID 0409h indicating English United States. When the customStrings bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. | # 8.16 Serial Number String Length Register Offset = 22h # 図 8-15. Serial Number String Length Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|------------------------|-----------|-------------|----|------------------|------| | RS | VD | serNumStringLe<br>n[5] | serNumStr | ingLen[4:3] | SE | erNumStringLen[2 | 2:0] | | R- | .0 | R/RW-0 | R/R | W-1 | | R/RW-0 | | ## 表 8-16. Serial Number String Length Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|----------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | 5 | serNumStringLen[5] | R/RW | 0 | Serial number string length | | 4:3 | serNumStringLen[4:3] | R/RW | 1 | The string length in bytes for the serial number string. The default value is | | 2:0 | serNumStringLen[2:0] | R/RW | 0 | 18h indicating that a 24-byte serial number string is supported. The maximum string length is 32 bytes. When the customSernum bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. When the field is non-zero, a serial number string of serNumbStringLen bytes is returned at string index 1 from the data contained in the Serial Number String registers. | わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TUSB4041I-Q1* # 8.17 Manufacturer String Length Register Offset = 23h # 図 8-16. Manufacturer String Length Register #### 表 8-17. Manufacturer String Length Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|--------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RSVD | R | 0 | Reserved Read only, returns 0 when read | | 6:0 | mfgStringLen | R/RW | 0 | Manufacturer string length The string length in bytes for the manufacturer string. The default value is 0, indicating that a manufacturer string is not provided. The maximum string length is 64 bytes. When the customStrings bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. When the field is non-zero, a manufacturer string of mfgStringLen bytes is returned at string index 3 from the data contained in the Manufacturer String registers. | # 8.18 Product String Length Register Offset = 24h # 図 8-17. Product String Length Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|---|---|---|---------------|---|---|---| | RSVD | | | | prodStringLen | | | | | R-0 | | | | R/RW-0 | | | | ### 表 8-18. Product String Length Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|---------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | 6:0 | prodStringLen | R/RW | 0 | Product string length The string length in bytes for the product string. The default value is 0, indicating that a product string is not provided. The maximum string length is 64 bytes. When the customStrings bit is set to 1, this field can be overwritten by the contents of an attached EEPROM or by an SMBus host. When the field is non-zero, a product string of prodStringLen bytes is returned at string index 3 from the data contained in the Product String registers. | 41 English Data Sheet: SLLSEK4 # 8.19 Serial Number String Registers Offset = 30h-4Fh ### 図 8-18. Serial Number String Registers ## 表 8-19. Serial Number String Registers Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-----------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | serialNumber[n] | R/RW | Х | Serial Number byte N The serial number returned in the Serial Number string descriptor at string index 1. The default value of these registers is assigned by TI. When customSernum is 1, these registers can be overwritten by EEPROM contents or by an SMBus host. | # 8.20 Manufacturer String Registers Offset = 50h-8Fh ### ☑ 8-19. Manufacturer String Registers # 表 8-20. Manufacturer String Registers Field Descriptions | Bit | Field | Type | Reset | Description | |-----|------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | mfgStringByte[n] | R/W | 0 | Manufacturer string byte N These registers provide the string values returned for string index 3 when mfgStringLen is greater than 0. The number of bytes returned in the string is equal to mfgStringLen. The programmed data should be in UNICODE UTF-16LE encodings as defined by the Unicode Standard, Worldwide Character Encoding, Version 5.0. | # 8.21 Product String Byte N Register Offset = 90h-CFh ## 図 8-20. Product String Byte N Register ### 表 8-21. Product String Byte N Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | prodStringByte[n] | R/RW | 0 | Product string byte N These registers provide the string values returned for string index 2 when prodStringLen is greater than 0. The number of bytes returned in the string is equal to prodStringLen. The programmed data should be in UNICODE UTF-16LE encodings as defined by the Unicode Standard, Worldwide Character Encoding, Version 5.0. | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Product Folder Links: TUSB4041I-Q1 Copyright © 2024 Texas Instruments Incorporated # 8.22 Additional Feature Configuration Register Offset = F0h ## 図 8-21. Additional Feature Configuration Register | 7 | 6 5 | | 4 | 3 | 2 | 1 | 0 | |---|------|--|-------------|---|-----------|---|-------| | | RSVD | | stsOutputEn | | pwronTime | | RSVD | | | R-0 | | R/RW-0 | | R/W-0 | | R/W-0 | #### 表 8-22. Additional Feature Configuration Register Field Descriptions | | St 0-22. Additional Feature Configuration Register Field Descriptions | | | | | | | | | | | |-----|-----------------------------------------------------------------------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--|--|--|--|--|--| | Bit | Field | Type | Reset | Description | | | | | | | | | 7:5 | RSVD | R | 0 | Reserved Read only, returns 0 when read. | | | | | | | | | 4 | RSVD | R/RW | 0 | Reserved. | | | | | | | | | 3:1 | pwronTime | RW | 0 | Power-on delay time When OTP ROM pwronTime field is all 0, this field sets the delay time from the removal disable of PWRCTL to the enable of PWRCTL when transitioning battery charging modes. For example, when disabling the power on a transition from a custom charging mode to dedicated charging port mode. The nominal timing is defined as follows: TPWRON_EN = (pwronTime + 1) x 200 ms (This field can be overwritten by EEPROM contents or by an SMBus host. | (1) | | | | | | | | 0 | RSVD | RW | 0 | Reserved | | | | | | | | # 8.23 Device Status and Command Register Offset = F8h ## 図 8-22. Device Status and Command Register ## 表 8-23. Device Status and Command Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:2 | RSVD | R | 0 | Reserved Read only, returns 0 when read | | 1 | smbusRst | W1S | 0 | SMBus interface reset This bit loads the registers back to the GRSTz values. This bit is set by writing a 1 and is cleared by hardware on completion of the reset. A write of 0 has no effect. | | 0 | cfgActive | W1C | 0 | Configuration active This bit indicates that configuration of the TUSB4041I-Q1 device is currently active. The bit is set by hardware when the device enters the I <sup>2</sup> C or SMBus mode. The TUSB4041I-Q1 device does not connect on the upstream port while this bit is 1. When in the SMBus mode, this bit must be cleared by the SMBus host to exit the configuration mode and allow the upstream port to connect. The bit is cleared by a writing 1. A write of 0 has no effect. | Product Folder Links: TUSB4041I-Q1 43 English Data Sheet: SLLSEK4 # 9 Device and Documentation Support # 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation see the following: - Texas Instruments, Selection and Specification of Crystals for Texas Instruments USB 2.0 Devices application note - Texas Instruments, TPS2561 Dual-Channel Precision Adjustable Current-limited Power Switches data sheet - Texas Instruments, TUSB4041PAP Evaluation Module user guide ### 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。 #### 9.4 Trademarks PowerPAD™ and テキサス・インスツルメンツ E2E™ are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision B (January 2016) to Revision C (July 2024) | Page | |---|--------------------------------------------------------------------------|------| | • | ドキュメント全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • | I <sup>2</sup> C に言及している場合、すべての旧式の用語をコントローラおよびターゲットに変更 | 1 | | • | Added maximum junction temperature to the Absolute Maximum Ratings table | 9 | #### Changes from Revision A (September 2015) to Revision B (January 2016) Page Changed the configuration of the PWRCTL\_POL pin (R17) in the Clock, Reset, and Miscellaneous section. 22 # Changes from Revision \* (July 2015) to Revision A (September 2015) Changed pin number for USB\_DP\_DN1 and USB\_DP\_DN2 in the Pin Functions table ......4 # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. > 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Product Folder Links: TUSB4041I-Q1 45 # PACKAGE OUTLINE # **PAP0064M** # PowerPAD <sup>™</sup>- 1.2 mm max height HELASSITICCOOLLANDHELANTHAACOK #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. 3. Reference JEDEC registration MS-026, variation ACD. 4. Strap features may not be present, www.ti.com # **EXAMPLE BOARD LAYOUT** ## **PAP0064M** # PowerPAD <sup>™</sup> - 1.2 mm max height PLASTIC QUAD FLATPACK #### NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. 7. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slm002) and SLMA004 (www.ti.com/lit/slma004). - 8. Size of metal pad may vary due to creepage requirement. www.ti.com # **EXAMPLE STENCIL DESIGN** # **PAP0064M** # PowerPAD <sup>™</sup> - 1.2 mm max height PLASTIC QUAD FLATPACK NOTES: (continued) - Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. www.ti.com ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|---------------------------|------|-------------------------------|----------------------------|--------------|-----------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | TUSB4041IPAPQ1 | Active | Production | HTQFP (PAP) 64 | 160 JEDEC<br>TRAY (5+1) | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TUSB4041I<br>Q1 | | TUSB4041IPAPQ1.A | Active | Production | HTQFP (PAP) 64 | 160 JEDEC<br>TRAY (5+1) | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TUSB4041I<br>Q1 | | TUSB4041IPAPQ1.B | Active | Production | HTQFP (PAP) 64 | 160 JEDEC<br>TRAY (5+1) | - | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TUSB4041I<br>Q1 | | TUSB4041IPAPRQ1 | Active | Production | HTQFP (PAP) 64 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TUSB4041I<br>Q1 | | TUSB4041IPAPRQ1.A | Active | Production | HTQFP (PAP) 64 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TUSB4041I<br>Q1 | | TUSB4041IPAPRQ1.B | Active | Production | HTQFP (PAP) 64 | 1000 LARGE T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 85 | TUSB4041I<br>Q1 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TUSB4041I-Q1: Catalog: TUSB4041I NOTE: Qualified Version Definitions: Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TUSB4041IPAPRQ1 | HTQFP | PAP | 64 | 1000 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | TUSB4041IPAPRQ1 | HTQFP | PAP | 64 | 1000 | 367.0 | 367.0 | 55.0 | | www.ti.com 25-Jul-2025 ## **TRAY** Chamfer on Tray corner indicates Pin 1 orientation of packed units. #### \*All dimensions are nominal | Device | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | Κ0<br>(μm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) | |------------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------| | TUSB4041IPAPQ1 | PAP | HTQFP | 64 | 160 | 8 X 20 | 150 | 322.6 | 135.9 | 7620 | 15.2 | 13.1 | 13 | | TUSB4041IPAPQ1.A | PAP | HTQFP | 64 | 160 | 8 X 20 | 150 | 322.6 | 135.9 | 7620 | 15.2 | 13.1 | 13 | | TUSB4041IPAPQ1.B | PAP | HTQFP | 64 | 160 | 8 X 20 | 150 | 322.6 | 135.9 | 7620 | 15.2 | 13.1 | 13 | 10 x 10, 0.5 mm pitch QUAD FLATPACK This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # PAP (S-PQFP-G64) # PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Falls within JEDEC MS-026 PowerPAD is a trademark of Texas Instruments. PowerPAD™ PLASTIC QUAD FLATPACK ### THERMAL INFORMATION This PowerPAD™ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTES: A. All linear dimensions are in millimeters (h) Tie strap features may not be present. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated