







**TPSM82912**, **TPSM82913**, **TPSM82913E**JAJSMX6C – OCTOBER 2022 – REVISED JULY 2023

# TPSM8291x 3V~17V、2A/3A、低ノイズ、低リップルの降圧パワー・モジュール、フェライト・ビーズ・フィルタ補償機能内蔵

# 1 特長

- 小さい出力ノイズ:20µV<sub>RMS</sub> 未満 (100Hz~100kHz)
- 小さい出力電圧リップル: 10μV<sub>RMS</sub> 未満 (フェライト・ビーズの後)
- 優れた PSRR:65dB 超 (最大 100kHz)
- 2.2MHz または 1MHz の固定周波数ピーク電流モード制御
- 外部クロックと同期可能 (オプション)
- 2 段目 L-C フィルタとしてフェライト・ビーズ (オプション) を使用できる内蔵ループ補償機能 (30dB 減衰)
- スペクトラム拡散変調 (オプション)
- 入力電圧範囲:3.0V~17V
- 出力電圧範囲:0.8V~5.5V
- $R_{DSon}$ :  $57m\Omega/20m\Omega$
- **±1%** の出力電圧精度
- 高精度のイネーブル入力により以下を実現
  - ユーザー定義の低電圧誤動作防止機能
  - 正確なシーケンシング
- 調整可能なソフトスタート
- パワー・グッド出力
- 出力放電 (オプション)
- 接合部温度範囲:-40℃~125℃
  - -55℃~125℃ (ET バージョン)
- WEBENCH® Power Designer により、TPSM8291x を使用するカスタム設計を作成

# 2 アプリケーション

- 通信インフラ
- 試験および測定機器
- 航空宇宙および防衛 (レーダー、航空電子機器)
- 医療用



出力ノイズと周波数との関係

# 3 概要

TPSM8291x デバイスは、高効率、低ノイズ、低リップルの電流モード同期整流降圧パワー・モジュール・ファミリです。これらのデバイスは、通常はポスト・レギュレーションに LDO を使用するような、ノイズの影響を受けやすいアプリケーション (たとえば、高速 ADC、クロックおよびジッタ・クリーナ、シリアライザ、デシリアライザ、レーダー) に理想的です。

本デバイスは、2.2MHz または 1MHz の固定スイッチング 周波数で動作し、外部クロックにも同期できます。

出力電圧リップルをさらに低減するため、本デバイスは、オプションの 2 段目フェライト・ビーズ L-C フィルタを使用して動作するループ補償機能を内蔵しています。この機能により、10μV<sub>RMS</sub> 未満の出力電圧リップルを達成できます。

NR/SS ピンの内蔵コンデンサで内部基準電圧をフィルタ 処理することで、低ノイズ LDO と同様の、低い周波数ノイズ・レベルを達成しています。さらなるフィルタ処理のため に、外付けコンデンサをモジュールに追加することもできます。

オプションのスペクトラム拡散変調方式を使用すると、 DC/DC スイッチング周波数をより広い範囲にわたって拡 散できるため、ミキシング・スプリアスを低減できます。

#### 製品情報

| AT (I) HASP              |      |                      |                    |  |  |  |  |  |
|--------------------------|------|----------------------|--------------------|--|--|--|--|--|
| 型番                       | 出力電流 | パッケージ <sup>(1)</sup> | 本体サイズ (公称)         |  |  |  |  |  |
| TPSM82912                | 2A   | DDII (OFN            | 4.50mm ×           |  |  |  |  |  |
| TPSM82913、<br>TPSM82913E | 3A   | RDU (QFN、<br>28)     | 5.50mm ×<br>1.80mm |  |  |  |  |  |

(1) 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。



代表的なアプリケーション



# **Table of Contents**

| 1 特長                                         | 1              | 7.4 Device Functional Modes             | 19              |
|----------------------------------------------|----------------|-----------------------------------------|-----------------|
| 2 アプリケーション                                   |                | 8 Application and Implementation        |                 |
| 3 概要                                         |                | 8.1 Application Information             |                 |
| 4 Revision History                           |                | 8.2 Typical Applications                |                 |
| 5 Pin Configuration and Functions            | 3              | 8.3 Power Supply Recommendations        | <mark>27</mark> |
| 6 Specifications                             |                | 8.4 Layout                              |                 |
| 6.1 Absolute Maximum Ratings                 |                | 9 Device and Documentation Support      | 30              |
| 6.2 ESD Ratings                              |                | 9.1 Device Support                      |                 |
| 6.3 Recommended Operating Conditions         |                | 9.2 Documentation Support               | 30              |
| 6.4 Thermal Information                      |                | 9.3ドキュメントの更新通知を受け取る方法                   | 30              |
| 6.5 Electrical Characteristics               |                | 9.4 サポート・リソース                           | 30              |
| 6.6 Typical Characteristics                  | <mark>7</mark> | 9.5 Trademarks                          | 30              |
| 7 Detailed Description                       |                | 9.6 静電気放電に関する注意事項                       | 31              |
| 7.1 Overview                                 |                | 9.7 用語集                                 | 31              |
| 7.2 Functional Block Diagram                 | 15             | 10 Mechanical, Packaging, and Orderable |                 |
| 7.3 Feature Description                      |                | Information                             | 31              |
| 4 Revision History                           | / = =          |                                         |                 |
| 資料番号末尾の英字は改訂を表しています。その                       | の改訂履歴          | は英語版に準じています。                            |                 |
| Changes from Revision B (May 2023) to Re     | vision C (     | July 2023)                              | Page            |
| • 「製品情報」表の TPSM82912 プレビュー・ス                 | テータスを          | 削除                                      | 1               |
| Changes from Revision A (December 2022       | ) to Revisi    | on B (May 2023)                         | Page            |
| <ul><li>「製品情報」表から TPSM82912-ET を削除</li></ul> |                |                                         | 1               |

# Changes from Revision \* (October 2022) to Revision A (December 2022)

Page



# **5 Pin Configuration and Functions**



図 5-1. 28-Pin QFN RDU Package (Top View)

表 5-1. Pin Functions

| ₹ 5-1. Fill Full Culous                                |         |                                                                                    |                                                                                                                                                                                                                                                                                  |  |  |  |  |
|--------------------------------------------------------|---------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                                                        | PIN     | I/O                                                                                | DESCRIPTION                                                                                                                                                                                                                                                                      |  |  |  |  |
| NO.                                                    | NAME    | 1/0                                                                                | DECORIT HOR                                                                                                                                                                                                                                                                      |  |  |  |  |
| 18                                                     | VIN     | I                                                                                  | Power supply input voltage pin                                                                                                                                                                                                                                                   |  |  |  |  |
| 1, 2, 3, 5,<br>6, 7, 8, 9,<br>16, 17,<br>25, 26,<br>28 | PGND    |                                                                                    | Power ground connection                                                                                                                                                                                                                                                          |  |  |  |  |
| 10, 11,<br>12, 13,<br>14, 15,<br>27                    | VOUT    | OUT O Output connection. Connect recommended output capacitance from VOUT to PGND. |                                                                                                                                                                                                                                                                                  |  |  |  |  |
| 4                                                      | sw      | NC                                                                                 | Switch pin of the power stage. Do not connect, leave floating.                                                                                                                                                                                                                   |  |  |  |  |
| 19                                                     | PG      | 0                                                                                  | Open-drain power-good output. This pin is pulled to GND when V <sub>OUT</sub> is below the power-good threshold. It requires a pull-up resistor to output a logic high. It can be left open or tied to GND if not used.                                                          |  |  |  |  |
| 20                                                     | PSNS    | I                                                                                  | Power sense ground. Connect directly to the ground plane.                                                                                                                                                                                                                        |  |  |  |  |
| 21                                                     | NR/SS   | 0                                                                                  | A capacitor connected to this pin sets the soft-start time and low frequency noise level of the device.                                                                                                                                                                          |  |  |  |  |
| 22                                                     | FB      | I                                                                                  | Feedback pin of the device                                                                                                                                                                                                                                                       |  |  |  |  |
| 23                                                     | S-CONF  | 0                                                                                  | Smart Configuration pin. This pin configures the operation modes of the device. See 表 7-1.                                                                                                                                                                                       |  |  |  |  |
| 24                                                     | EN/SYNC | I                                                                                  | Enable/Disable pin including threshold-comparator. Connect to logic low to disable the device. Pull high to enable the device. This pin has an internal pull-down resistor of typically 500 kΩ when the device is disabled. Apply a clock to this pin to synchronize the device. |  |  |  |  |



# **6 Specifications**

# **6.1 Absolute Maximum Ratings**

over operating junction temperature range (unless otherwise noted)(1)

|                        |                                                        | MIN  | MAX                   | UNIT |
|------------------------|--------------------------------------------------------|------|-----------------------|------|
|                        | VIN, EN/SYNC, PG, S-CONF                               | -0.3 | 18                    | V    |
|                        | SW (DC)                                                | -0.3 | V <sub>IN</sub> + 0.3 | V    |
| Voltage <sup>(2)</sup> | SW (AC, less than 10ns) <sup>(3)</sup>                 | -2.5 | 21                    | V    |
|                        | VOUT, FB, NR/SS                                        | -0.3 | 6                     | V    |
|                        | PSNS                                                   | -0.3 | 0.3                   | V    |
| Sink Current           | PG                                                     |      | 10                    | mA   |
| TJ                     | Junction temperature, -ET versions only                | -55  | 125                   | °C   |
| T <sub>stg</sub>       | Storage temperature                                    | -65  | 125                   | °C   |
| Mechanical<br>shock    | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted |      | 1500                  | G    |
| Mechanical vibration   | Mil-STD-883D, Method 2007.2, 20 to 2000 Hz             |      | 20                    | G    |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

- (2) All voltage values are with respect to the network ground terminal
- (3) While switching

# 6.2 ESD Ratings

|                    |                         |                                                                                 | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | V    |
|                    |                         | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

over operating junction temperature range (unless otherwise noted)

|                                   |                                                                           | MIN | NOM | MAX | UNIT |
|-----------------------------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| V <sub>IN</sub>                   | Input voltage                                                             | 3.0 |     | 17  | V    |
| V <sub>OUT</sub>                  | Output voltage                                                            | 0.8 |     | 5.5 | V    |
| C <sub>IN</sub>                   | Effective input capacitance                                               | 5   | 10  |     | μF   |
| C <sub>OUT</sub>                  | Effective output capacitance                                              | 40  | 47  | 80  | μF   |
| L <sub>f</sub>                    | Effective filter inductance                                               | 0   | 10  | 50  | nH   |
| C <sub>f</sub>                    | Effective filter capacitance                                              | 20  | 40  | 160 | μF   |
| C <sub>OUT</sub> + C <sub>f</sub> | Effective total output capacitance, including first and second L-C filter | 40  |     | 200 | μF   |
| I <sub>OUT</sub>                  | Output current for TPSM82913                                              | 0   |     | 3   | Α    |
| I <sub>OUT</sub>                  | Output current for TPSM82912                                              | 0   |     | 2   | Α    |
| T <sub>J</sub> <sup>(1)</sup>     | Junction temperature                                                      | -40 |     | 125 | °C   |
| T <sub>J</sub> <sup>(1)</sup>     | Junction temperature, -ET versions only                                   | -55 |     | 125 | °C   |

(1) Operating lifetime is derated at junction temperatures above 125°C.



# **6.4 Thermal Information**

|                       |                                              | TPS                 | TPSM8291x           |      |  |
|-----------------------|----------------------------------------------|---------------------|---------------------|------|--|
|                       | THERMAL METRIC(1)                            | RDU 3               | RDU 30-pin QFN      |      |  |
|                       |                                              | JEDEC 51-7 PCB      | TPSM8291xEVM-213    |      |  |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 31.3                | 30.2                | °C/W |  |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 22.4                | n/a <sup>(2)</sup>  | °C/W |  |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 7.2                 | n/a <sup>(2)</sup>  | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | -4.9 <sup>(3)</sup> | -3.0 <sup>(3)</sup> | °C/W |  |
| $Y_{JB}$              | Junction-to-board characterization parameter | 7.1                 | 9.0                 | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

Over recommended input voltage range,  $T_J$  = -40 °C to 125 °C, ( $T_J$  = -55 °C to 125 °C for -ET parts). Typical values are at Vin = 12 V and  $T_J$  = 25 °C (unless otherwise noted)

|                     | PARAMETER                                          | TEST CONDITIONS                                                                   | MIN  | TYP  | MAX  | UNIT |
|---------------------|----------------------------------------------------|-----------------------------------------------------------------------------------|------|------|------|------|
| SUPPLY              |                                                    |                                                                                   |      |      |      |      |
| IQ                  | Quiescent current                                  | EN = High, no load, device switching, fsw = 1 MHz                                 |      | 5    |      | mA   |
| I <sub>SD</sub>     | Shutdown current                                   | EN = GND                                                                          |      | 0.3  | 70   | μA   |
| V <sub>UVLO</sub>   | Under voltage lockout                              | V <sub>IN</sub> rising                                                            | 2.85 | 2.92 | 3.0  | V    |
| V <sub>UVLO</sub>   | Under voltage lockout                              | V <sub>IN</sub> rising                                                            |      |      | 3.04 | V    |
| V <sub>HYS</sub>    | Under voltage lockout hysteresis                   |                                                                                   |      | 200  |      | mV   |
| т                   | Thermal shutdown threshold                         | T <sub>J</sub> rising                                                             |      | 170  |      | °C   |
| $T_{JSD}$           | Thermal shutdown hysteresis                        | T <sub>J</sub> falling                                                            |      | 20   |      | °C   |
| CONTRO              | L and INTERFACE                                    |                                                                                   |      |      |      |      |
| V <sub>H_EN</sub>   | High-level input-threshold voltage at EN/          |                                                                                   | 0.97 | 1.01 | 1.04 | V    |
| V <sub>L_EN</sub>   | Low-level input-threshold voltage at EN/<br>SYNC   |                                                                                   | 0.87 | 0.9  | 0.93 | V    |
| V <sub>H_SYNC</sub> | High-level input-threshold clock signal on EN/SYNC | EN/SYNC = clock                                                                   | 1.1  |      |      | V    |
| V <sub>L_SYNC</sub> | Low-level input-threshold clock signal on EN/SYNC  | EN/SYNC = clock                                                                   |      |      | 0.4  | V    |
| I <sub>EN,LKG</sub> | Input leakage current into EN/SYNC                 | EN/SYNC = GND or VIN                                                              |      | 5    | 160  | nA   |
| R <sub>PD</sub>     | Pull-down resistor on EN/SYNC                      | EN/SYNC = Low                                                                     | 330  | 500  |      | kΩ   |
| t <sub>delay</sub>  | Enable delay time                                  | Time from EN/SYNC high to device starts switching, $R_{S-CONF}$ = 80.6 k $\Omega$ |      | 1    |      | ms   |
| I <sub>NR/SS</sub>  | NR/SS source current                               |                                                                                   | 67.5 | 75   | 82.5 | μΑ   |
| R <sub>S-CONF</sub> | S-CONF resistor step range accuracy                | R <sub>S-CONF</sub> tolerance for all settings according to 表 7-1                 | -4   |      | +4   | %    |
| C <sub>S-CONF</sub> | Maximum capacitance connected to S-CONF pin        |                                                                                   |      |      | 30   | pF   |
| V <sub>PG</sub>     | Power good threshold                               | V <sub>FB</sub> rising, referenced to V <sub>FB</sub> nominal                     | 93   | 95   | 98   | %    |
| $V_{PG}$            | Power good threshold                               | V <sub>FB</sub> falling, referenced to V <sub>FB</sub> nominal                    | 88   | 90   | 93   | %    |
| $V_{PG,OL}$         | Low-level output voltage at PG pin                 | I <sub>SINK</sub> = 1 mA                                                          |      |      | 0.4  | V    |
| I <sub>PG,LKG</sub> | Input leakage current into PG pin                  | V <sub>PG</sub> = 5 V                                                             |      | 5    | 500  | nA   |

<sup>(2)</sup> Not applicable to an EVM

<sup>(3)</sup> This is a negative value because the case temperature is higher than the die junction temperature due to the integrated inductor having the highest power dissipation in the module.



# **6.5 Electrical Characteristics (continued)**

Over recommended input voltage range,  $T_J$  = -40 °C to 125 °C, ( $T_J$  = -55 °C to 125 °C for -ET parts). Typical values are at Vin = 12 V and  $T_J$  = 25 °C (unless otherwise noted)

|                         | PARAMETER                                | TEST CONDITIONS                                                                                                                                       | MIN   | TYP   | MAX   | UNIT              |
|-------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------------------|
| t <sub>PG,DLY</sub>     | Power good delay time                    | V <sub>FB</sub> falling                                                                                                                               |       | 8     |       | μs                |
| OUTPUT                  |                                          |                                                                                                                                                       |       | ,     | l     |                   |
| t <sub>on</sub>         | Minimum on-time                          | V <sub>IN</sub> ≥ 5 V, I <sub>out</sub> = 1 A                                                                                                         |       | 35    | 70    | ns                |
| t <sub>off</sub>        | Minimum off-time                         | V <sub>IN</sub> ≥ 5 V, I <sub>out</sub> = 1 A                                                                                                         |       | 50    | 60    | ns                |
| V <sub>FB</sub>         | Feedback regulation accuracy             | –40°C ≤ T <sub>J</sub> ≤ 125°C                                                                                                                        | 0.792 | 0.8   | 0.808 | V                 |
| I <sub>FB,LKG</sub>     | Input leakage current into FB            | V <sub>FB</sub> = 0.8 V                                                                                                                               |       | 1     | 70    | nA                |
| PSRR                    | Power supply rejection ratio             | $V_{IN}$ = 12 V, 1.2 $V_{OUT}$ , 1 A, $C_{NR/SS}$ = 220 nF, $f_{sw}$ = 1 MHz, $C_{FF}$ = open, $C_{OUT}$ = 3 x 22 $\mu$ F, f $\leq$ 100 kHz           |       | 65    |       | dB                |
| V <sub>NRMS</sub>       | Output voltage RMS noise                 | $V_{IN}$ = 12 V, BW = 100 Hz to 100 kHz, $C_{NR/}$ $_{SS}$ = 220 nF, $f_{SW}$ = 1 MHz, $V_{OUT}$ = 1.2 V, $C_{FF}$ = open, $C_{OUT}$ = 3 x 22 $\mu F$ |       | 27.4  |       | $\mu V_{RMS}$     |
| V <sub>NRMS</sub>       | Output voltage RMS noise                 | $V_{IN}$ = 5 V, BW = 100 Hz to 100 kHz, $C_{NR/}$ SS = 220 nF, $f_{SW}$ = 2.2 MHz, $V_{OUT}$ = 1.2 V, $C_{FF}$ = open, $C_{OUT}$ = 3 x 22 $\mu$ F     |       | 13.3  |       | μV <sub>RMS</sub> |
| $V_{opp}$               | Output ripple voltage at f <sub>SW</sub> | $V_{IN}$ = 12 V, $f_{SW}$ = 1 MHz, $V_{OUT}$ = 1.2 V, $C_{OUT}$ = 3 x 22 $\mu$ F, $L_f$ = 10 nH, $C_f$ = 2 x 22 $\mu$ F                               |       | 9     |       | $\mu V_{RMS}$     |
| V <sub>opp</sub>        | Output ripple voltage at f <sub>SW</sub> | $V_{IN}$ = 5 V, $f_{SW}$ = 2.2 MHz, $V_{OUT}$ = 1.2V, $C_{OUT}$ = 3 x 22 $\mu$ F, $L_f$ = 10 nH, $C_f$ = 2 x 22 $u$ F                                 |       | < 3   |       | μV <sub>RMS</sub> |
| R <sub>DIS</sub>        | Output discharge resistance              | EN/SYNC = GND, V <sub>OUT</sub> = 1.2 V, V <sub>IN</sub> ≥ 5<br>V. See セクション 6.6 for plot.                                                            |       | 7     |       | Ω                 |
| R <sub>DIS</sub>        | Output discharge resistance              | EN/SYNC = GND, V <sub>OUT</sub> = 5 V, V <sub>IN</sub> ≥ 5 V.<br>See セクション 6.6 for plot.                                                              |       | 32    |       | Ω                 |
| $f_{SW}$                | Switching frequency                      | 2.2-MHz setting                                                                                                                                       | 1.98  | 2.2   | 2.42  | MHz               |
| $f_{SW}$                | Synchronization range                    | 2.2-MHz setting                                                                                                                                       | 1.9   | 2.2   | 2.42  | MHz               |
| $f_{SW}$                | Switching frequency                      | 1-MHz setting                                                                                                                                         | 0.9   | 1     | 1.18  | MHz               |
| $f_{SW}$                | Synchronization range                    | 1-MHz setting                                                                                                                                         | 0.86  | 1     | 1.2   | MHz               |
| D <sub>SYNC</sub>       | Synchronization duty cycle               |                                                                                                                                                       | 45    |       | 55    | %                 |
| t <sub>sync_delay</sub> | Synchronization phase delay              | Phase delay from EN/SYNC rising edge to SW rising edge                                                                                                |       | 90    |       | ns                |
| I <sub>SWpeak</sub>     | Peak switch current limit                | TPSM82912 <sup>(1)</sup>                                                                                                                              | 2.9   | 3.5   | 4.0   | Α                 |
| I <sub>SWpeak</sub>     | Peak switch current limit                | TPSM82913                                                                                                                                             | 3.7   | 4.3   | 5.1   | Α                 |
| I <sub>SWvalley</sub>   | Valley switch current limit              | TPSM82912 <sup>(1)</sup>                                                                                                                              |       | 3.4   |       | Α                 |
| I <sub>SWvalley</sub>   | Valley switch current limit              | TPSM82913                                                                                                                                             |       | 4.2   |       | Α                 |
| Ineg <sub>valley</sub>  | Negative valley current limit            |                                                                                                                                                       |       | -1.39 | -0.96 | Α                 |
| D                       | High-side FET on-resistance              | V <sub>IN</sub> ≥ 5 V                                                                                                                                 |       | 57    | 95    | mΩ                |
| R <sub>DS(ON)</sub>     | Low-side FET on-resistance               | V <sub>IN</sub> ≥ 5 V                                                                                                                                 |       | 20    | 39    | mΩ                |

#### (1) Preview information



# **6.6 Typical Characteristics**

 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $T_A$  = 25°C, BOM =  $\frac{1}{8}$  8-1, (unless otherwise noted)





 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $T_A$  = 25°C, BOM =  $\frac{1}{8}$  8-1, (unless otherwise noted)





 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $T_A$  = 25°C, BOM =  $\frac{1}{8}$  8-1, (unless otherwise noted)





 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $T_A$  = 25°C, BOM =  $\frac{1}{8}$  8-1, (unless otherwise noted)





 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $T_A$  = 25°C, BOM =  $\frac{1}{8}$  8-1, (unless otherwise noted)





 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $T_A$  = 25°C, BOM =  $\frac{1}{8}$  8-1, (unless otherwise noted)





 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $T_A$  = 25°C, BOM =  $\frac{1}{8}$  8-1, (unless otherwise noted)





 $V_{IN}$  = 12 V,  $V_{OUT}$  = 1.2 V,  $T_A$  = 25°C, BOM =  $\frac{1}{2}$  8-1, (unless otherwise noted)





# 7 Detailed Description

#### 7.1 Overview

The TPSM8291x low-noise, low-ripple synchronous buck converter module is a fixed frequency current mode converter module. The converter module has a filtered internal reference to achieve a low-noise output similar to low-noise LDOs. The converter module achieves lower output voltage ripple by using a switching frequency of either 2.2 MHz or 1 MHz and an integrated 2.2-µH inductor. The output voltage ripple can be further reduced by adding a small second stage L-C filter to the output. This can be a ferrite bead or a small inductor, followed by an output capacitor. Internal compensation maintains stability with an external filter inductor up to 50 nH. To avoid voltage drops across this second stage filter, the device regulates the output voltage after the filter. The TPSM8291x family supports an optional spread spectrum modulation. For example, when powering ADCs, spread spectrum modulation reduces the mixing spurs. Switching frequency, spread spectrum modulation, and output discharge are set using the S-CONF pin.

# 7.2 Functional Block Diagram





#### 7.3 Feature Description

#### 7.3.1 Smart Config (S-CONF)

This S-CONF pin configures the device based on the resistor value. This pin is read after EN/SYNC goes high. The device configuration cannot be changed during operation. The S-CONF value is re-read if EN is pulled below 200 mV or if VIN falls below UVLO. 表 7-1 shows the configuration options of the following:

- Switching frequency
- · Spread spectrum modulation
- Output discharge
- Synchronization

表 7-1. S-CONF Device Configuration Modes

| S-CONF  | SWITCHING<br>FREQUENCY | SPREAD SPECTRUM | OUTPUT<br>DISCHARGE | SYNCHRONIZATION     |
|---------|------------------------|-----------------|---------------------|---------------------|
| VIN     | 2.2 MHz                | OFF             | OFF                 | No                  |
| GND     | 1 MHz                  | OFF             | OFF                 | No                  |
| 4.87 kΩ | 2.2 MHz                | OFF             | OFF                 | 1.9 MHz to 2.42 MHz |
| 6.04kΩ  | 2.2MHz                 | Triangle        | OFF                 | No                  |
| 7.5 kΩ  | 2.2 MHz                | Random          | OFF                 | No                  |
| 9.31 kΩ | 1 MHz                  | OFF             | OFF                 | 0.9 MHz to 1.2 MHz  |
| 11.5kΩ  | 1 MHz                  | Triangle        | OFF                 | No                  |
| 14.3 kΩ | 1 MHz                  | Random          | OFF                 | No                  |
|         |                        |                 | Discharge On        |                     |
| 18.2 kΩ | 2.2 MHz                | OFF             | ON                  | No                  |
| 22.1 kΩ | 1 MHz                  | OFF             | ON                  | No                  |
| 27.4 kΩ | 2.2 MHz                | OFF             | ON                  | 1.9 MHz to 2.42 MHz |
| 34 kΩ   | 2.2 MHz                | Triangle        | ON                  | No                  |
| 42.2 kΩ | 2.2 MHz                | Random          | ON                  | No                  |
| 52.3 kΩ | 1 MHz                  | OFF             | ON                  | 0.9 MHz to 1.2 MHz  |
| 64.9kΩ  | 1 MHz                  | Triangle        | ON                  | No                  |
| 80.6 kΩ | 1 MHz                  | Random          | ON                  | No                  |

#### 7.3.2 Device Enable (EN/SYNC)

The device is enabled by pulling the EN/SYNC pin high and has an accurate rising threshold voltage of typically 1.01 V. After the device is enabled, the operation mode is set by the configuration of the S-CONF pin. This occurs during the device start-up delay time  $t_{delay}$ . After  $t_{delay}$  expires, the internal soft-start circuitry ramps up the output voltage over the soft-start time set by the  $C_{NR/SS}$  capacitor. The start-up delay time  $t_{delay}$  varies depending on the selected S-CONF value, the time is shortest with smaller S-CONF resistors.

The EN/SYNC pin has an active pulldown resistor  $R_{PD}$ . This resistor prevents an uncontrolled start-up of the device, in case the EN/SYNC pin cannot be driven to a low level. The pulldown resistor is disconnected after start-up. With EN set to a low level, the device enters shutdown and the pulldown resistor is activated again.

# 7.3.3 Device Synchronization (EN/SYNC)

The EN/SYNC pin is also used for device synchronization. After a clock signal is applied to this pin, the device is enabled and reads the configuration of the S-CONF pin. The external clock frequency must be within the clock synchronization frequency range set by the S-CONF pin. When the clock signal changes from a clock to a static high, then the device switches from external clock to internal clock. To shutdown the device when using an external clock, EN/SYNC must go low for at least 10 µs.

The clock signal can be a logic signal with a logic level as specified in the electrical table, and can be applied directly to the EN/SYNC pin. External logic, such as an AND gate, can be used to combine separate enable and clock inputs, as shown in  $\boxtimes$  7-1.



図 7-1. Synchronization with Separate Enable Signal (Optional)

#### 7.3.4 Spread Spectrum Modulation

Using the S-CONF pin enables or disables spread spectrum modulation. DC/DC converters generate an output voltage ripple at the switching frequency. When powering ADCs or an analog front end (AFE), the switching frequency generates high frequency mixing spurs as well as a low frequency spur in the output frequency spectrum. Using the optional second stage L-C filter reduces the ripple of the converter and spurs by up to 30 dB.

The device has integrated two different spread spectrum modulation (SSM) schemes that are selected by the resistor connected to the S-CONF pin according to  $\frac{1}{8}$  7-1. It is possible to select random or triangle modulation to spread the switching frequency over a larger frequency range. The triangular SSM is modulated based on the switching frequency, and results in 1.9-kHz for 1-MHz switching frequency and 4.3-kHz for 2.2-MHz switching frequency. The modulation spread is  $\pm 10\%$  of the device switching frequency. This SSM provides high attenuation when the receiver bandwidth is less than the modulation frequency, typically the case for systems using Fast Fourier Transforms (FFT) post processing as in high speed ADC applications. For applications sensitive to noise at the modulation frequency, random SSM is used. Using a random spread spectrum modulation also reduces the spurs in the output spectrum as shown in  $\boxed{2}$  6-2. The random SSM operates with the same frequency spread and modulation period as the triangular SSM. The randomized modulation uses a Fibonacci Linear-Feedback Shift Register (LFSR) so that every tone is generated once during the pseudorandom generation period. The frequency spreading is shown in  $\boxed{2}$  7-2. The attenuation using random or triangle SSM is shown in  $\boxed{2}$  6-26.



図 7-2. Spread Spectrum Modulation

#### 7.3.5 Output Discharge

Output discharge is enabled or disabled, depending on the S-CONF setting. With output discharge enabled, the output voltage is pulled low by a discharge resistor  $R_{DIS}$  of typically 7  $\Omega$ . The output discharge function is enabled during thermal shutdown, UVLO, or when EN/SYNC is pulled low.



#### 7.3.6 Undervoltage Lockout (UVLO)

To avoid misoperation of the device at low input voltages, the device is enabled after the input voltage is above the undervoltage lockout threshold. The device is disabled after the input voltage falls below the undervoltage threshold.

#### 7.3.7 Power-Good Output

The device has a power-good output. The PG pin goes high impedance once the FB pin voltage is above 95% of the nominal voltage, and is driven low after the voltage falls below typically 90% of the nominal voltage.  $\gtrsim 7-2$  shows the typical PG pin logic. The PG pin is an open-drain output and is specified to sink up to 10 mA. The power-good output requires a pullup resistor connecting to any voltage rail less than 18 V. The PG signal can be used for sequencing of multiple rails by connecting to the EN pin of other converters. If not used, the PG pin can be left floating or connected to GND. PG has a deglitch time of typically 8  $\mu$ s before going low.

| 22. 1 -2: 1 Ower Good I III Logic |                                                         |                |     |  |  |  |
|-----------------------------------|---------------------------------------------------------|----------------|-----|--|--|--|
|                                   | PG LOGIC STATUS                                         |                |     |  |  |  |
| DEVICE STATE                      |                                                         | HIGH IMPEDANCE | LOW |  |  |  |
| Enabled (EN/SYNC = High)          | V <sub>FB</sub> ≥ V <sub>PG</sub>                       | $\checkmark$   |     |  |  |  |
| Lilabled (LIVOTIVO - High)        | V <sub>FB</sub> < V <sub>PG</sub> after t <sub>PG</sub> |                | √   |  |  |  |
| Shutdown (EN/SYNC = Low)          |                                                         |                | √   |  |  |  |
| UVLO                              | 0.7 V < V <sub>IN</sub> < V <sub>UVLO</sub>             |                | √   |  |  |  |
| Thermal Shutdown                  | T <sub>J</sub> > T <sub>JSD</sub>                       |                | √   |  |  |  |
| Power Supply Removal              | V <sub>IN</sub> < 0.7 V                                 | V              |     |  |  |  |

表 7-2. Power Good Pin Logic

# 7.3.8 Noise Reduction and Soft-Start Capacitor (NR/SS)

A capacitor connected to this pin reduces the low frequency noise of the converter and sets the soft-start time. The larger the capacitor, the lower the noise and the longer the start-up time of the converter. The module has an internal 220-nF capacitor connected to the NR/SS pin. If no external capacitor is connected to the NR/SS pin, the default start-up time is 2.35 ms, although longer start-up times and additional noise reduction can be achieved with additional capacitance connected to the NR/SS pin. The maximum NR/SS cap is 3.3  $\mu$ F for a start-up time of 35 ms.During soft start with a light load, the device skips switching pulses as needed to not discharge the output voltage. The device can start into a pre-biased output voltage.

The device achieves low noise by adding an R-C filter to the reference voltage, as shown in *Functional Block Diagram*. During start-up, the NR/SS capacitor is charged with a constant current of 75  $\mu$ A (typical) to 0.8 V. Larger NR/SS capacitors provide for lower low frequency noise, as shown in  $\boxtimes$  6-29.

#### 7.3.9 Current Limit and Short-Circuit Protection

The device is protected against short circuits and overcurrent. The switch current limit prevents the device from high inductor current and from drawing excessive current from the input voltage rail. Excessive current can occur with a shorted, saturated inductor or a heavy load, shorted output circuit condition. If the inductor current reaches the threshold I<sub>SWpeak</sub>, the high-side MOSFET is turned off and the low-side MOSFET is turned on to ramp down the inductor current. The high-side MOSFET is turned on again only when the low-side current is below the low-side sourcing current limit I<sub>SWvallev</sub>.

Due to internal propagation delay, the actual current can exceed the static current limit, especially if the input voltage is high and very small inductances are used. The dynamic current limit is calculated as follows:

$$I_{peak(typ)} = I_{SWpeak} + \left(\frac{V_L}{L}\right) \times t_{PD}$$
(1)

where

www.ti.com/ja-jp

- I<sub>SWpeak</sub> is the static current limit, specified in *Electrical Characteristics*
- L is the inductance (2.2 µH for the TPSM8291x)
- V<sub>I</sub> is the voltage across the inductor (VIN VOUT)
- t<sub>PD</sub> is the internal propagation delay, typically 50 ns

The low-side MOSFET also contains a negative current limit to prevent excessive current from flowing back through the inductor to the input. This can happen during light load conditions or a pre-biased output condition. If the low-side sinking current limit is exceeded, the low-side MOSFET is turned off. In this scenario, both MOSFETs are off until the start of the next cycle.

#### 7.3.10 Thermal Shutdown

The device goes into thermal shutdown after the junction temperature exceeds typically 170°C with a 20°C hysteresis.

#### 7.4 Device Functional Modes

#### 7.4.1 Fixed Frequency Pulse Width Modulation

To minimize output voltage ripple, the device operates in fixed frequency PWM operation down to no load. The switching frequency of 1 MHz or 2.2 MHz is selected using the S-CONF pin.

#### 7.4.2 Low Duty Cycle Operation

For high input voltages or low output voltages, the 70-ns minimum on-time limits the maximum input to output voltage difference and the switching frequency selected. When the minimum on-time is reached, the output voltage rises above the regulation point. Refer to 表 8-2 for detailed design recommendations.

#### 7.4.3 High Duty Cycle Operation (100% Duty Cycle)

The device offers a low input-to-output voltage differential by entering 100% duty cycle mode. In this mode, the high-side MOSFET switch is constantly turned on. The minimum input voltage to maintain output voltage regulation, depending on the load current and the output voltage level, is calculated as:

$$V_{IN(\min)} = V_{OUT(\min)} + I_{OUT} \times (R_{DS(ON)} + R_L)$$
(2)

#### where

- $V_{\text{OUT(min)}}$  is the minimum output voltage the load can accept
- I<sub>OUT</sub> is the output current
- R<sub>DS(ON)</sub> is the R<sub>DS(ON)</sub> of the high-side MOSFET
- R<sub>I</sub> is the DC resistance of the inductor used,

76 m $\Omega$  for the TPSM8291x

To maintain fixed frequency switching, the device requires a minimum off-time of 50 ns (typical), 60 ns (maximum). If this limit is reached during a switching pulse, the device skips switching pulses to maintain output voltage regulation. If the input voltage decreases further, the device enters 100% mode.

#### 7.4.4 Second Stage L-C Filter Compensation (Optional)

Most low-noise and low-ripple applications use a ferrite bead and bypass capacitor before the load. Using a second L-C filter is especially useful for low-noise and low-ripple applications with constant load current such as ADCs, DACs, and Jitter Cleaner. The second stage L-C filter is optional, and the device can be used without this filter. Without the filter, the device has a low output voltage noise of typically 16.6  $\mu V_{RMS}$  shown in  $\boxtimes$  6-29 with an output voltage ripple of 280 μV<sub>RMS</sub> shown in 🗵 6-10. The second stage L-C filter attenuates the output voltage ripple by another approximately 30 dB shown in \overline{\pi} 6-12. To improve load regulation, the device can remote sense the output voltage after the second stage L-C filter and is internally compensated for the additional double pole generated by the L-C filter.

To keep the second stage L-C filter as small as possible, the internal compensation is optimized for a 10-nH to 50-nH inductance. A small ferrite bead or even a PCB trace provides sufficient inductance for output voltage ripple filtering. See セクション 8.2.2.2.3 for details.

# 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 8.1 Application Information

The family of devices are optimized for low noise and low output voltage ripple.

#### 8.2 Typical Applications



図 8-1. Typical Schematic

表 8-1 shows the list of components for the application curves in セクション 8.2.3, unless otherwise noted.

| REFERENCE                            | PART NUMBER         | DESCRIPTION                                                        | MANUFACTURER <sup>(1)</sup> |
|--------------------------------------|---------------------|--------------------------------------------------------------------|-----------------------------|
| TPSM82913                            | TPSM82913           | Low-noise and low-ripple buck module                               | Texas Instruments           |
| C <sub>IN</sub>                      | C2012X7S1E106K125AC | Ceramic capacitors: 2 × 10 µF ±10% 25-V ceramic capacitor X7S 0805 | TDK                         |
| C <sub>OUT</sub>                     | C2012X7S1A226M125AC | Ceramic capacitors: 3 × 22 μF, 10 V,<br>±20%, X7S, 0805            | TDK                         |
| L <sub>f</sub>                       | BLE18PS080SN1       | Ferrite Bead                                                       | MuRata                      |
| C <sub>f</sub>                       | C2012X7S1A226M125AC | Ceramic capacitor: 2 × 22 µF, 10 V,<br>±20%, X7S, 0805             | TDK                         |
| C <sub>NR/SS</sub> , C <sub>FF</sub> | Optional, not shown | Ceramic capacitor                                                  | Standard                    |
| R1, R2                               |                     | Resistor                                                           | Standard                    |

表 8-1. List of Components

#### 8.2.1 Design Requirements

The external components have to fulfill the needs of the application, but also meet the stability criteria of the control loop of the device. The device is optimized to work within a range of external components, and can be optimized for the following:

<sup>(1)</sup> See the *Third-Party Products Disclaimer* 

 $1 \times 47 \mu F$ , 1210 and  $2 \times$ 

22 µF, 10 V, 0805

2.2 MHz

www.ti.com/ja-jp

- Efficiency
- Output ripple
- Component count
- Lowest noise

Typical applications that have input voltages of ≤ 6 V use a 2.2-MHz switching frequency. Applications that have input voltages > 6 V can be optimized for efficiency using a 1-MHz switching frequency. In this case, the output voltage ripple doubles, which is typically acceptable when powering high speed ADCs. Optimization for powering clock and PLL circuits that need a 3.3-V output use a 2.2-MHz switching frequency, minimizing output voltage ripple and low frequency noise.

For the application cases that are not found in 表 8-2, there are two methods to design the TPSM8291x circuit. セクション 8.2.2.1 uses Webench to design the circuit automatically or the calculations in セクション 8.2.2.2 can be used instead.

| 20 2. Typical onigic 2 of file beorgh recommendations |                     |                                  |                 |                       |  |  |  |  |  |  |
|-------------------------------------------------------|---------------------|----------------------------------|-----------------|-----------------------|--|--|--|--|--|--|
| DESIGN GOAL                                           | V <sub>IN</sub>     | V <sub>OUT</sub>                 | F <sub>SW</sub> | OUTPUT CAPACITORS 3   |  |  |  |  |  |  |
| Typical                                               | 12 V <sup>(1)</sup> | ≤ 2.0 V <sup>(1)</sup>           | 1 MHz           | 3 × 22 μF, 10 V, 0805 |  |  |  |  |  |  |
| Higher efficiency (with higher ripple and noise)      | 12 V                | 2.0 V < V <sub>OUT</sub> ≤ 3.3 V | 1 MHz           | 3 × 22 µF, 10 V, 0805 |  |  |  |  |  |  |
| Low ripple, noise PLL and<br>Clock Supply             | 12 V                | 2.6 V ≤ V <sub>OUT</sub> ≤ 3.3 V | 2.2 MHz         | 3 × 22 µF, 10 V, 0805 |  |  |  |  |  |  |
| Typical                                               | 12 V                | > 3.3 V                          | 2.2 MHz         |                       |  |  |  |  |  |  |
| Typical                                               | 5 V                 | ≤ 3.3 V                          | 2.2 MHz         | 3 × 22 μF, 10 V, 0805 |  |  |  |  |  |  |
|                                                       |                     |                                  |                 |                       |  |  |  |  |  |  |

> 3.3 V

表 8-2. Typical Single L-C Filter Design Recommendations

5 V

Typical

The second stage L-C filter is optional, as the device can be used without this filter to achieve below 20-µV<sub>RMS</sub> noise typically. A second stage filter is added to provide additional attenuation of the output voltage ripple. The output voltage is sensed after the second L-C filter by connecting the FB resistors to the second stage L-C filter capacitor. This action provides remote sense, minimizing output voltage drop due to the ferrite bead. Refer to 表 8-3 for second stage L-C filter recommendations based on the output voltage.

表 8-3. Second Stage L-C (Ferrite Bead) Filter Design Recommendations

| V <sub>OUT</sub> (V) | FERRITE BEAD IMPEDANCE (AT 100 MHZ) <sup>(2)</sup> | OUTPUT CAPACITORS (1) |
|----------------------|----------------------------------------------------|-----------------------|
| ≤ 3.3 V              | 8 Ω to 20 Ω                                        | 2 × 22 μF, 10 V, 0805 |
| > 3.3 V              | 8 Ω to 20 Ω                                        | 3 × 22 μF, 10 V, 0805 |

<sup>(1)</sup> For output capacitor part numbers, see 表 8-4.

#### 8.2.2 Detailed Design Procedure

If the specific design is not found in the  $\cancel{x}$  8-2 section, TI recommends WEBENCH® to generate the design. Alternatively, the manual design procedure in External Component Selection can be followed.

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPSM8291x device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost.
- 3. Open the advanced tab to optimize for output voltage ripple.
- 4. After in a TPSM8291x design, enable the second stage L-C filter and change other settings from the dropdown on the left.

The maximum input to output voltage difference is limited by the device maximum minimum on-time of 70 ns. This is especially important for input voltages above 12 V or output voltages below 1 V. See セクション 8.2.2.2.1.

For output capacitor part numbers, see 表 8-4.

<sup>(2)</sup> For second stage L-C filter part numbers, see 表 8-5.



The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 External Component Selection

#### 8.2.2.2.1 Switching Frequency Selection

The switching frequency can be chosen to optimize efficiency (1 MHz) or ripple, noise (2.2 MHz). Using the 2.2-MHz setting increases the gain of the feedback loop and can result in lower output noise. However, additional considerations for minimum on-time and duty cycle must also be considered. First, calculate the duty cycle using 3. Higher efficiency results in a shorter on-time, so a conservative approach is to use a higher efficiency than expected in the application.

$$D = \frac{V_{OUT}}{V_{IN} \times \eta} \tag{3}$$

where

• η is the estimated efficiency (use the value from the efficiency curves or 0.9 as an conservative assumption)

Then, calculate the on-time with both 1 MHz and 2.2 MHz using  $\pm$  4. The on-time must always remain above the minimum on-time of 70 ns. Use the maximum input voltage and maximum efficiency to determine the minimum duty cycle,  $D_{min}$ . Use the maximum switching frequency for  $f_{SW}$ .

$$toN_{\min} = \frac{D_{\min}}{f_{SW_{\max}}}$$
(4)

then

- If  $t_{ON min}$  min < 70 ns with 2.2 MHz, use 1 MHz.
- If t<sub>ON min</sub> min < 70 ns with 1 MHz, reduce the maximum input voltage.</li>
- If t<sub>ON min</sub> min ≥ 70 ns for both cases, use 1 MHz for highest efficiency, or 2.2 MHz for lowest noise and ripple.

#### 8.2.2.2.2 Output Capacitor Selection

The effective output capacitance can range from 40  $\mu$ F (minimum) up to 200  $\mu$ F (maximum) for a single L-C system design. When using a second L-C filter, the first L-C filter must have output capacitance between 40  $\mu$ F and 80  $\mu$ F, the second stage L-C filter (if used) must have at least 20  $\mu$ F of capacitance, and the total capacitance for both L-C filters must be less than 200  $\mu$ F. Load transient testing and measuring the bode plot are good ways to verify stability.

TI recommends ceramic capacitors (X5R or X7R). Ceramic capacitors have a DC-Bias effect, which has a strong influence on the final effective capacitance. Choose the right capacitor carefully in combination with considering its package size and voltage rating. The ESR and ESL of the output capacitor are also important considerations in selecting the output capacitors for low noise applications. Smaller package sizes typically have lower ESL and ESR. 0805 or smaller packages are recommended, as long as they provide the required capacitance and voltage rating for stable operation. 表 8-4 lists recommended output capacitors.

#### 表 8-4. Recommended Output Capacitors

| CAPACITOR TYPE | CAPACITOR VALUE | MANUFACTURER            | VOLTAGE (V) | PACKAGE |
|----------------|-----------------|-------------------------|-------------|---------|
| Bulk Capacitor | 22 μF, X7S      | TDK C2012X7S1A226M125AC | 10          | 0805    |



表 8-4. Recommended Output Capacitors (continued)

| CAPACITOR TYPE | CAPACITOR VALUE | MANUFACTURER              | VOLTAGE (V) | PACKAGE |
|----------------|-----------------|---------------------------|-------------|---------|
| Bulk Capacitor | 47 μF, X7R      | Murata GRM32ER71A476ME15L | 10          | 1210    |

#### 8.2.2.2.3 Ferrite Bead Selection for Second L-C Filter

Using a ferrite bead for the second stage L-C filter minimizes the external component count because most of the noise sensitive circuits use a RF bead for high frequency attenuation as a default component at their inputs.

Select a ferrite bead with sufficiently high inductance at full load, and with low DC resistance (below 10 m $\Omega$ ) to keep the converter efficiency as high as possible. The ferrite bead inductance decreases with increased load current. Therefore, the ferrite bead must have a current rating much higher than the desired load current.

The recommendation is to choose a ferrite bead with an impedance of 8  $\Omega$  to 20  $\Omega$  at 100 MHz. Refer to  $\frac{1}{2}$  8-5 for possible ferrite beads.

表 8-5. Recommended Ferrite Beads

| PART NUMBER   | MANUFACTURER     | SIZE | IMPEDANCE AT<br>100 MHZ | INDUCTANCE AT<br>100 MHz<br>(CALCULATED) | DC RESISTANCE | CURRENT<br>RATING |
|---------------|------------------|------|-------------------------|------------------------------------------|---------------|-------------------|
| BLE18PS080SN1 | MuRata           | 0603 | 8.5 Ω                   | 13.5 nH                                  | 4 mΩ          | 5 A               |
| 74279221100   | Wurth Elektronik | 1206 | 10 Ω                    | 15.9 nH                                  | 3 mΩ          | 10.5 A            |
| 7427922808    | Wurth Electronik | 0603 | 8 Ω                     | 12.7 nH                                  | 5 mΩ          | 9.5 A             |

The internal compensation has been designed to be stable with up to 50 nH of inductance in the second stage filter. To achieve low ripple, the second L-C filter requires only 5-nH to 10-nH inductance. The inductance can be estimated from the ferrite bead impedance specification at 100 MHz, with the assumption that the inductance is similar at the selected converter switching frequency of 1 MHz or 2.2 MHz, and can be verified through tools available on some manufacturer websites. The inductance of a ferrite bead is calculated using 3.5:

$$L = \frac{Z}{\left(2 \times \pi \times f\right)} \tag{5}$$

#### where

- Z is the impedance of the ferrite bead in ohms at the specified frequency (usually 100 MHz)
- f is the specified frequency (usually 100 MHz)

#### 8.2.2.2.4 Input Capacitor Selection

For the best output and input voltage filtering, Ti recommends X5R or X7R ceramic capacitors. The input bulk capacitor minimizes input voltage ripple, suppresses input voltage spikes, and provides a stable system rail for the device. TI recommends a 10-µF or larger input capacitor. Having two in parallel further improves the input voltage ripple filtering, minimizing noise coupling into adjacent circuits. The voltage rating of the cap must also be taken into consideration, and must provide the required 5-µF minimum effective capacitance after DC bias derating.

In addition to the bulk input cap, a smaller cap must be placed directly from the VIN pin to the PGND pin to minimize input loop parasitic inductance, thereby minimizing the high frequency noise of the device. The input cap placement affects the output noise, so care must be taken in placing both the bulk cap and bypass caps. 表 8-6 lists recommended input capacitors.

表 8-6. Recommended Input Capacitors

| INPUT CAP TYPE | CAPACITOR VALUE | MANUFACTURER               | VOLTAGE RATING (V) | PACKAGE SIZE |
|----------------|-----------------|----------------------------|--------------------|--------------|
| Bulk Cap       | 10 μF, X7S      | TDK<br>C2012X7S1E106K125AC | 25                 | 0805         |



表 8-6. Recommended Input Capacitors (continued)

| INPUT CAP TYPE | CAPACITOR VALUE | MANUFACTURER                 | VOLTAGE RATING (V) | PACKAGE SIZE |
|----------------|-----------------|------------------------------|--------------------|--------------|
| Bypass Cap     | 2.2 nF, X7R     | Murata<br>GRM155R71E222KA01D | 25                 | 0402         |

#### 8.2.2.2.5 Setting the Output Voltage

Choose resistors R1 and R2 to set the output voltage within a range of 0.8 V to 5.5 V, according to  $\pm$  6. To keep the feedback network robust from noise, and to reduce the self-generated noise of resistors, set R2 equal to or lower than 5 k $\Omega$ . Lower values of FB resistors achieve better noise immunity, and lower light load efficiency, as explained in the *Design Considerations for a Resistive Feedback Divider in a DC/DC Converter* technical brief.

$$R1 = R2 \times \left(\frac{V_{OUT}}{V_{FB}} - 1\right) = R2 \times \left(\frac{V_{OUT}}{0.8V} - 1\right)$$
(6)

A feedforward capacitor ( $C_{FF}$ ) is not required for proper operation, but can further improve output noise. However, care must be taken in choosing the  $C_{FF}$ , because the power-good (PG) function can not be valid with a large  $C_{FF}$  during start-up, and can cause spurious triggering of the PG pin during a large load transient. Refer to the *Pros and Cons Using a Feedforward Capacitor with a Low Dropout Regulator* application report for a discussion of the pros and cons of using a feedforward capacitor.

#### 8.2.2.2.6 NR/SS Capacitor Selection

As described in transparent value 200 MR/SS cap affects both the total noise and the soft-start time. When no NR/SS cap is connected, there is a default 2.35-ms soft-start time. The recommended value for a 5-ms soft-start time and good noise performance is 220 nF, as there is an internal 220 nF capacitor already in the module. The maximum NR/SS cap is 3.3  $\mu$ F for a start-up time of 35 ms. Values greater than 1  $\mu$ F have minimal improvement in noise performance. Use  $\pm$  7 and  $\pm$  8 to calculate the soft-start time based on desired soft-start time or the chosen capacitor value. Note that the C<sub>NRSS</sub> in the equation below is the combination of the internal 220 nF cap and any external cap from the C<sub>NRSS</sub> pin to GND.

$$tss(s) = \left(\frac{C_{NRSS} \times 0.8}{I_{NRSS}}\right) \tag{7}$$

$$C_{NRSS}(F) = \frac{(I_{NRSS} \times t_{SS})}{0.8} \tag{8}$$



#### 8.2.3 Application Curves

 $V_{IN}$ =12 V,  $V_{OUT}$ =1.2 V,  $T_A$ =25°C, BOM =  $\frac{1}{2}$  8-1, (unless otherwise noted)









#### 8.3 Power Supply Recommendations

The power supply to the TPSM8291x must have a current rating according to the supply voltage, output voltage, and output current of the TPSM8291x.

#### 8.4 Layout

# 8.4.1 Layout Guidelines

A proper layout is critical for the operation of any switched mode power supply, especially at high switching frequencies. Therefore, the PCB layout of the TPSM8291x demands careful attention to ensure best performance. A poor layout can lead to issues like bad line and load regulation, instability, increased EMI radiation, and noise sensitivity. Refer to the *Five Steps to a Great PCB Layout for a Step-Down Converter* technical brief for a detailed discussion of general best practices. Specific recommendations for the device are listed below.

- The TPSM8291x has an integrated input capacitor. However, placement of the input capacitors must be
  placed as close as possible to the VIN and PGND pins of the device. Route the input capacitors directly to
  the VIN and PGND pins avoiding vias.
- Place the output capacitor ground close to the PGND pin and route it directly avoiding vias.
- Sensitive traces, such as the connections to the NR/SS and FB pins must be connected with short traces and be routed away from any noise source.
- · Connect the PSNS pin directly to the system GND plane with a via.
- The SW pin must not be connected and must be left floating. If the pin is soldered to PCB copper, the pour needs to be as small as possible with no inner layer connections. The pin is provided for probing the internal SW only, and not to be connected to any external component, as shown on the EVM.
- Place the second L-C filter, L<sub>f</sub> and C<sub>f</sub>, near the load to reduce any radiated coupling around the second L-C filter
- Place the FB resistors, R1 and R2, close to the FB pin and route the VOUT connection from R1 to the load as
  a remote sense trace. If a second L-C filter is used, this connection must be made after L<sub>f</sub>.
- The recommended layout is implemented on the EVM and shown in the EVM user's guide.

#### 8.4.2 Layout Example



図 8-15. Recommended Layout for Single L-C Filter

注

For a single L-C configuration, the feedback sense is placed near the VOUT capacitors. For a second L-C filter design, the feedback sense is placed near the load after the VOUT\_FILT capacitors.



図 8-16. Recommended Layout for Design with Second L-C Filter



注

The ferrite bead can be placed closer to the device as long as it is placed > 8 mm from the device. This placement avoids capacitive and electromagnetic coupling to the output of the ferrite bead. If the ferrite bead is placed < 8 mm, the filtering effect of the ferrite bead is greatly reduced. If the ferrite bead is routed through a via to the back side of the board, ensure adequate ground plane between the layers if the ferrite bead is in this area.



# 9 Device and Documentation Support

# 9.1 Device Support

# 9.1.1 サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。

#### 9.1.2 Development Support

#### 9.1.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPSM8291x device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OLIT</sub>), and output current (I<sub>OLIT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost.
- 3. Open the advanced tab to optimize for output voltage ripple.
- 4. Once in a TPSM8291x design, you can enable the second stage L-C filter and change other settings from the drop-down on the left.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

# 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, Design Considerations for a Resistive Feedback Divider in a DC/DC Converter technical brief
- Texas Instruments, Five Steps to a Great PCB Layout for a Step-Down Converter technical brief
- Texas Instruments, Pros and Cons Using a Feedforward Capacitor with a Low Dropout Regulator application report

#### 9.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

#### 9.4 サポート・リソース

TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。

#### 9.5 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

# 9.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 9.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 18-Jul-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |      | (4)           | (5)                 |              |              |
| TPSM82912RDUR         | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPSM82912    |
| TPSM82912RDUR.A       | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPSM82912    |
| TPSM82912RDUR.B       | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | -    | Call TI       | Call TI             | -40 to 125   |              |
| TPSM82913RDUR         | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPSM82913    |
| TPSM82913RDUR-ET      | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -55 to 125   | 82913-ET     |
| TPSM82913RDUR-ET.A    | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -55 to 125   | 82913-ET     |
| TPSM82913RDUR-ET.B    | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | -    | Call TI       | Call TI             | -55 to 125   |              |
| TPSM82913RDUR.A       | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | Yes  | NIPDAU        | Level-3-260C-168 HR | -40 to 125   | TPSM82913    |
| TPSM82913RDUR.B       | Active | Production    | B0QFN (RDU)   28 | 1500   LARGE T&R      | -    | Call TI       | Call TI             | -40 to 125   |              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 18-Jul-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

www.ti.com 25-Sep-2024

# TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPSM82912RDUR    | B0QFN           | RDU                | 28 | 1500 | 330.0                    | 17.6                     | 4.8        | 5.8        | 2.05       | 8.0        | 12.0      | Q1               |
| TPSM82913RDUR    | B0QFN           | RDU                | 28 | 1500 | 330.0                    | 17.6                     | 4.8        | 5.8        | 2.05       | 8.0        | 12.0      | Q1               |
| TPSM82913RDUR-ET | B0QFN           | RDU                | 28 | 1500 | 330.0                    | 17.6                     | 4.8        | 5.8        | 2.05       | 8.0        | 12.0      | Q1               |



www.ti.com 25-Sep-2024



# \*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPSM82912RDUR    | B0QFN        | RDU             | 28   | 1500 | 336.0       | 336.0      | 48.0        |
| TPSM82913RDUR    | B0QFN        | RDU             | 28   | 1500 | 336.0       | 336.0      | 48.0        |
| TPSM82913RDUR-ET | B0QFN        | RDU             | 28   | 1500 | 336.0       | 336.0      | 48.0        |



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated