**TPSM53603** JAJSIE5B – DECEMBER 2019 – REVISED SEPTEMBER 2021 # TPSM53603 36V 入力、3A 電源モジュール、Enhanced HotRod™ QFN パッケージ ### 1 特長 機能安全対応 **TEXAS** INSTRUMENTS - 機能安全システムの設計に役立つ資料を利用可 - 5mm × 5.5mm × 4mm Ø Enhanced HotRod™ QFN - 業界最小の 36V、3A フットプリント: 85mm<sup>2</sup> のソリューション・サイズ (片面) - 低 EMI: CISPR11 放射エミッションに適合 - 優れた放熱特性: 85℃、無気流で最大 18W の出力電力 - 一般的なフットプリント:1 つの大型サーマル・パッ ド、すべてのピンに外周から接続可能 - 入力電圧範囲:3.8V~36V - 出力電圧範囲:1V~7V - 最大効率:95% - パワー・グッド・フラグ - 高精度のイネーブル - 内蔵ヒカップ・モード短絡保護、過熱保護、出力プリバ イアス・スタートアップ、ソフト・スタート、UVLO - 動作時のIC接合部温度範囲:-40℃~+125℃ - 動作時の周囲温度範囲:-40℃~+105℃ - Mil-STD-883D 衝撃 / 振動テスト済み - 次の製品とピン互換:4Aの TPSM53604と 2A Ø TPSM53602 - 迅速な基板設計に役立つ EVM 設計ファイルをダウン - WEBENCH® Power Designer により、TPSM53603 を使用するカスタム設計を作成 # 2 アプリケーション - 広 VIN の汎用電源 - ファクトリ・オートメーション / 制御 - 試験/測定機器 - 航空宇宙/防衛 - 負出力電圧アプリケーション ### 3 概要 TPSM53603 電源モジュールは、36V 入力の降圧型 DC/DC コンバータとパワー MOSFET、シールド付きイン ダクタ、受動素子を、放熱特性の優れた QFN パッケージ に統合した高集積 3A 電源ソリューションです。5mm x 5.5mm x 4mm の 15 ピン QFN パッケージに Enhanced HotRod QFN テクノロジを採用し、放熱性能の向上、小さ なフットプリント、低 EMI を実現しています。1 つの大型サ ーマル・パッドを搭載し、パッケージのすべてのピンに外 周からアクセスできるため、レイアウトが単純で製造時の扱 いも簡単です。 このトータル・ソリューションを使用すると、外付け部品はわ ずか 4 個で済み、設計プロセスでループ補償も磁気部品 の選択も不要です。パワー・グッド、プログラム可能な UVLO、プリバイアス・スタートアップ、過電流および過熱 保護などの完全な機能セットを備えているため、 TPSM53603 は広範なアプリケーションの電源として非常 に優れたデバイスです。 #### 製品情報 | 部品番号 (1) | パッケージ | 本体サイズ (公称) | |-----------|------------|---------------| | TPSM53603 | B3QFN (15) | 5.0mm × 5.5mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 Enhanced HotRod QFN と代表的なレイアウト 英語版の TI 製品についての情報を翻訳したこの資料は、製品の概要を確認する目的で便宜的に提供しているものです。該当する正式な英語版の最新情報は、 ● www.ti.com で閲覧でき、その内容が常に優先されます。 TI では翻訳の正確性および妥当性につきましては一切保証いたしません。 実際の設計などの前には、必ず 最新版の英語版をご参照くださいますようお願いいたします。 ### **Table of Contents** | 1 特長 | 1 | 8 Application and Implementation | 20 | |------------------------------------------------------|---|-----------------------------------------------------|--------------------| | 2 アプリケーション | | 8.1 Application Information | | | - , , , , , , , , , , , , , , , , , , , | | 8.2 Typical Application | | | 4 Revision History | | 9 Power Supply Recommendations | 22 | | 5 Pin Configuration and Functions | | 10 Layout | | | 6 Specifications | | 10.1 Layout Guidelines | | | 6.1 Absolute Maximum Ratings | | 10.2 Layout Examples | | | 6.2 ESD Ratings | | 10.3 Theta JA versus PCB Area | 24 | | 6.3 Recommended Operating Conditions | | 10.4 Package Specifications | 25 | | 6.4 Thermal Information | | 10.5 EMI | | | 6.5 Electrical Characteristics | | 11 Device and Documentation Support | <mark>27</mark> | | 6.6 Typical Characteristics (V <sub>IN</sub> = 5 V) | | 11.1 Device Support | <mark>27</mark> | | 6.7 Typical Characteristics (V <sub>IN</sub> = 12 V) | | 11.2 Documentation Support | 27 | | 6.8 Typical Characteristics (V <sub>IN</sub> = 24 V) | | 11.3 Receiving Notification of Documentation Update | es <mark>27</mark> | | 6.9 Typical Characteristics (V <sub>IN</sub> = 36 V) | | 11.4 Support Resources | 27 | | 7 Detailed Description | | 11.5 Trademarks | 27 | | 7.1 Overview | | 11.6 静電気放電に関する注意事項 | 27 | | 7.2 Functional Block Diagram | | 11.7 Glossary | 28 | | 7.3 Feature Description | | 12 Mechanical, Packaging, and Orderable | | | 7.4 Device Functional Modes | | Information | 28 | | | | | | 4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision A (July 2020) to Revision B (September 2021) | Page | |----------------------------------------------------------------------------------------------|------| | ・ 機能安全の箇条書き項目を追加 | 1 | | | | | Changes from Revision * (December 2019) to Revision A (July 2020) | Page | | Changes from Revision * (December 2019) to Revision A (July 2020) ・ パッケージ情報を正しいパッケージ・タイプに更新 | | # **5 Pin Configuration and Functions** 図 5-1. 15-Pin QFN RDA Package (Top View) 表 5-1. Pin Functions | | PIN | TYPE | DESCRIPTION | | | | | | |-----------|----------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NO. | NO. NAME | | DESCRIPTION | | | | | | | 12 AGND G | | G | Analog ground. Zero voltage reference for internal references and logic. All electrical parameters are measured with respect to this pin. This pin must be connected to PGND at a single point. See 2003 10 for a recommended layout. | | | | | | | 4, 5 | DNC | _ | Do not connect. Do not connect these pins to ground, to another DNC pin, or to any other voltage. These pins are connected to internal circuitry. Each pin must be soldered to an isolated pad. | | | | | | | 2 | EN | I | Enable pin. This pin turns the converter on when pulled high and turns off the converter when pulled low. This pin can be connected directly to VIN. <b>Do not float.</b> This pin can be used to set the input under voltage lockout with two resistors. See セクション 7.3.6. | | | | | | | 9 | FB | I | Feedback input. Connect the mid-point of the feedback resistor divider to this pin. Connect the upper resistor ( $R_{FBT}$ ) of the feedback divider to $V_{OUT}$ at the desired point of regulation. Connect the lower resistor ( $R_{FBB}$ ) of the feedback divider to AGND. | | | | | | | 3, 10, 11 | NC | _ | Not connected. These pins are not connected to any circuitry within the module. It is recommended that these pins be connected to the PGND plane on the application board to enhance shielding and thermal performance. | | | | | | | 15 | PGND | G | Power ground. This is the return current path for the power stage of the device. Connect this pad to the input supply return, the load return, and the capacitors associated with the VIN and VOUT pins. See セクション 10 for a recommended layout. | | | | | | | 6 | PGOOD | 0 | Power-good pin. Open-drain output that asserts low if the feedback voltage is not within the specified window thresholds. A $10$ -k $\Omega$ to $100$ -k $\Omega$ pullup resistor is required and can be tied to the V5V pin or other DC voltage less than 22 V. If not used, this pin can be left open or connected to PGND. | | | | | | | 1, 14 | VIN | I | Input supply voltage. Connect the input supply to these pins. Connect input capacitors between these pins and PGND in close proximity to the device. | | | | | | | 7, 8 | VOUT | 0 | Output voltage. These pins are connected to the internal output inductor. Connect these pins to the output load and connect external output capacitors between these pins and PGND. | | | | | | | 13 | V5V | 0 | Internal 5-V LDO output. Supplies internal control circuits. Do not connect to external loads. This pin can be used as logic supply for PGOOD pin. | | | | | | ### 6 Specifications ### 6.1 Absolute Maximum Ratings Over the recommended operating junction temperature range<sup>(1)</sup> | | PARAMETER | MIN | MAX | UNIT | | |---------------------------------------|--------------------------------------------------------|-------------|-----------------------|----------|--| | | VIN to PGND | -0.3 | 38 | | | | | EN to AGND <sup>(2)</sup> | -0.3 | V <sub>IN</sub> + 0.3 | | | | Input voltage | PGOOD to AGND <sup>(2)</sup> | -0.3 | 22 | V | | | | FB to AGND | -0.3 | 5.5 | | | | | AGND to PGND | -0.3 | 0.3 | | | | Output voltage | VOUT to PGND <sup>(2)</sup> | -0.3 | V <sub>IN</sub> + 0.3 | V | | | Output voltage | V5V to AGND | 0 | 5.5 | <b>v</b> | | | Operating IC junction tempera | ture, T <sub>J</sub> <sup>(3)</sup> | -40 | 150 | °C | | | Storage temperature, T <sub>stg</sub> | | <b>–</b> 55 | 150 | °C | | | Peak reflow case temperature | Peak reflow case temperature | | 245 | °C | | | Maximum number or reflows allowed | | | 3 | | | | Mechanical vibration | Mil-STD-883D, Method 2007.2, 20 to 2000 Hz | | 20 | G | | | Mechanical shock | Mil-STD-883D, Method 2002.3, 1 msec, 1/2 sine, mounted | | 500 | G | | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The voltage on this pin must not exceed the voltage on the VIN pin by more than 0.3 V. - (3) The ambient temperature is the air temperature of the surrounding environment. The junction temperature is the temperature of the internal power IC when the device is powered. Operating below the maximum ambient temperature, as shown in the safe operating area (SOA) curves in the typical characteristics sections, ensures that the maximum junction temperature of any component inside the module is never exceeded. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |---|--------------------------------------------|--------------------------|-------------------------------------------|-------|------| | | V <sub>(ESD)</sub> Electrostatic discharge | | Human-body model (HBM) <sup>(1)</sup> | ±2500 | V | | Ľ | (ESD) | Liecti ostatic discharge | Charged-device model (CDM) <sup>(2)</sup> | ±1000 | · | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### **6.3 Recommended Operating Conditions** Over operating ambient temperature range (unless otherwise noted) (1) | | MIN | MAX | UNIT | |---------------------------------------------------|--------------------|-----------------|------| | Input voltage, V <sub>IN</sub> | 3.8 (3) | 36 | V | | Output voltage, V <sub>OUT</sub> | 1 | 7 (4) | V | | Output current, I <sub>OUT</sub> | 0 | 3 | Α | | EN voltage, V <sub>EN</sub> <sup>(2)</sup> | 0 | V <sub>IN</sub> | V | | PGOOD pullup voltage, V <sub>PGOOD</sub> (2) | 0 | 18 | V | | PGOOD sink current | | 3 | mA | | Operating ambient temperature, T <sub>A</sub> | -40 | 105 | °C | | Input capacitance, C <sub>IN</sub> <sup>(5)</sup> | 20 | | μF | | Output capacitance, C <sub>OUT</sub> | min <sup>(6)</sup> | 1000 | μF | - (1) Recommended operating conditions indicate conditions for which the device is intended to be functional, but do not ensure specific performance limits. For ensured specifications, see セクション 6.5. - (2) The voltage on this pin must not exceed the voltage on the VIN pin by more than 0.3 V. - (3) The recommended minimum V<sub>IN</sub> is 3.8 V or (VOUT + 1 V), whichever is greater. See the セクション 7.3.9 section for more information. Product Folder Links: TPSM53603 - (4) The recommended maximum output voltage varies depending input voltage. See the セクション 7.3.9 section for more information. - (5) Minimum C<sub>IN</sub> of 20 μF must be ceramic type. - (6) The minimum amount of required output capacitance varies depending on the output voltage. See ₹ 7-1. #### 6.4 Thermal Information | | | TPSM53603 | | |-------------------|--------------------------------------------------|-----------|------| | | THERMAL METRIC(1) | RDA (QFN) | UNIT | | | | 15 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 19.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter (3) | 1.0 | °C/W | | ΨЈВ | Junction-to-board characterization parameter (4) | 5.5 | °C/W | | т | Thermal shutdown temperature | 165 | °C | | T <sub>SHDN</sub> | Recovery temperaure | 148 | °C | - For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. - (2) The junction-to-ambient thermal resistance, R<sub>θ,JA</sub>, applies to devices soldered directly to a 75-mm x 75-mm four-layer PCB with 2 oz. copper and natural convection cooling. Additional airflow and PCB copper area reduces R<sub>θ,JA</sub>. For more information see the セクション 10.3 section. - (3) The junction-to-top board characterization parameter, $\psi_{JT}$ , estimates the junction temperature, $T_J$ , of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7). $T_J = \psi_{JT} \times Pdis + T_T$ ; where Pdis is the power dissipated in the device and $T_T$ is the temperature of the top of the device. - (4) The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature, $T_J$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). $T_J = \psi_{JB} \times Pdis + T_B$ ; where Pdis is the power dissipated in the device and $T_B$ is the temperature of the board 1mm from the device. #### 6.5 Electrical Characteristics Limits apply over $T_A = -40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ , $V_{\text{IN}} = 12 \text{ V}$ , $V_{\text{OUT}} = 3.3 \text{ V}$ , $I_{\text{OUT}} = I_{\text{OUT}}$ maximum, (unless otherwise noted); $C_{\text{IN1}} = 2x10 \ \mu\text{F}$ , 50-V, 1206 ceramic; $C_{\text{IN2}} = 100 \ \text{nF}$ , 50-V, 0603 ceramic; $C_{\text{OUT}} = 3x22 \ \mu\text{F}$ , 25-V, 1210 ceramic. Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------|-------------------------------------------------------------------------------|---------|------|-------|------| | INPUT VOLT | AGE (V <sub>IN</sub> ) | | | | • | | | | Input voltage range | Over I <sub>OUT</sub> range | 3.8 (1) | | 36 | V | | V <sub>IN</sub> | V <sub>IN</sub> turn on | V <sub>IN</sub> increasing, I <sub>OUT</sub> = 0 A | | 3.55 | | V | | | V <sub>IN</sub> turn off | V <sub>IN</sub> decreasing, I <sub>OUT</sub> = 0 A | | 3.05 | | V | | lα | Quiescient current | Non-switching, V <sub>FB</sub> = 1.2 V | | 24 | | μA | | I <sub>SHDN</sub> | Shutdown supply current | V <sub>EN</sub> = 0 V, I <sub>OUT</sub> = 0 A | | 5 | 10 | μA | | INTERNAL L | DO (V5V) | | | | • | | | V5V | Internal LDO output voltage appearing at the V5V pin | 6 V ≤ V <sub>IN</sub> ≤ 36 V | 4.75 | 5 | 5.25 | V | | FEEDBACK | | | | | ' | | | | Feedback voltage <sup>(2)</sup> | –40°C ≤ T <sub>J</sub> ≤ +125°C, I <sub>OUT</sub> = 0.75 A | 0.985 | 1 | 1.015 | V | | $V_{FB}$ | Load regulation | $T_A = +25^{\circ}C, 0.5 A \le I_{OUT} \le 3 A$ | | 0.06 | | % | | | Line regulation | T <sub>A</sub> = +25°C, I <sub>OUT</sub> = 0.75 A, Over V <sub>IN</sub> range | | 0.15 | | % | | I <sub>FB</sub> | Current into FB pin | FB = 1 V | | 0.2 | 50 | nA | | CURRENT | | | | | ' | | | Гоит | Output current | T <sub>A</sub> = 25°C | 0 | | 3 | Α | | Іоит | Over-current threshold | | | 4.5 | | Α | | V <sub>HC</sub> | FB pin voltage required to trip short-<br>circuit hiccup mode | | | 0.4 | | ٧ | | t <sub>HC</sub> | Time between current-limit hiccup burst | | ' | 94 | | ms | | ENABLE (EN | I PIN) | | ' | | ' | | | V <sub>EN-VCC-H</sub> | EN input level required to turn on internal LDO | Rising threshold | | | 1 | ٧ | | V <sub>EN-VCC-L</sub> | EN input level required to turn off internal LDO | Falling threshold | 0.3 | | | ٧ | | V <sub>EN-H</sub> | EN input level required to start switching | Rising threshold | 1.2 | 1.23 | 1.26 | V | | V <sub>EN-HYS</sub> | Hysteresis below V <sub>EN-H</sub> | Falling | | 100 | | mV | | I <sub>LKG-EN</sub> | Enable input leakage current | V <sub>EN</sub> = 3.3 V | | 0.2 | | nA | Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback Limits apply over $T_A = -40^{\circ}\text{C}$ to $+105^{\circ}\text{C}$ , $V_{IN} = 12$ V, $V_{OUT} = 3.3$ V, $I_{OUT} = I_{OUT}$ maximum, (unless otherwise noted); $C_{IN1} = 2x10~\mu\text{F}$ , 50-V, 1206 ceramic; $C_{IN2} = 100~\text{nF}$ , 50-V, 0603 ceramic; $C_{OUT} = 3x22~\mu\text{F}$ , 25-V, 1210 ceramic. Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------------|-----------------------------------------------|-----|--------------------|-----|------| | POWER GOO | DD (PGOOD PIN) | | | | | | | V <sub>PG-HIGH-UP</sub> | V <sub>OUT</sub> rising (fault) | % of FB voltage | | 107 | | % | | V <sub>PG-HIGH-DN</sub> | V <sub>OUT</sub> falling (good) | % of FB voltage | | 105 | | % | | V <sub>PG-LOW-UP</sub> | V <sub>OUT</sub> rising (good) | % of FB voltage | | 94 | | % | | V <sub>PG-LOW-DN</sub> | V <sub>OUT</sub> falling (fault) | % of FB voltage | | 92 | | % | | R <sub>PG</sub> | Power-good flag R <sub>DSON</sub> | V <sub>EN</sub> = 0 V | | 35 | | Ω | | V <sub>IN-PG</sub> | Minimum input voltage for proper PGOOD function | 50-μA, EN = 0 V | | | 2 | V | | V <sub>PG</sub> | PGOOD logic low output | 50-μA, EN = 0 V, V <sub>IN</sub> = 2 V | | | 0.2 | V | | PERFORMAN | ICE | | | | | | | η | Efficiency | I <sub>OUT</sub> = 2 A, T <sub>A</sub> = 25°C | | 91 | | % | | SOFT START | | | | | | | | t <sub>SS</sub> | Internal soft-start time | | | 4 | | ms | | SWITCHING | FREQUENCY | ' | • | | | | | f <sub>SW-MAX</sub> | Max switching frequency | I <sub>OUT</sub> = 2 A, T <sub>A</sub> = 25°C | | 1.4 <sup>(3)</sup> | | MHz | | | | | | | | | - (1) The recommended minimum $V_{IN}$ is 3.8 V or (VOUT + 1 V), whichever is greater. See *Voltage Dropout* for more information. - (2) The overall output voltage tolerance will be affected by the tolerance of the external R<sub>FBT</sub> and R<sub>FBB</sub> resistors. - (3) The typical switching frequency of this device will change based on operating conditions. See the セクション 7.4.2 section for more information. Product Folder Links: TPSM53603 # 6.6 Typical Characteristics ( $V_{IN} = 5 V$ ) The typical characteristic data has been developed from actual products tested at $T_A = 25$ °C. This data is considered typical for the device. ### 6.7 Typical Characteristics ( $V_{IN} = 12 V$ ) The typical characteristic data has been developed from actual products tested at $T_A = 25$ °C. This data is considered typical for the device. # 6.8 Typical Characteristics (V<sub>IN</sub> = 24 V) The typical characteristic data has been developed from actual products tested at $T_A = 25$ °C. This data is considered typical for the device. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback ### 6.9 Typical Characteristics ( $V_{IN} = 36 \text{ V}$ ) The typical characteristic data has been developed from actual products tested at $T_A = 25$ °C. This data is considered typical for the device. ## 7 Detailed Description #### 7.1 Overview The TPSM53603 is a full-featured, 36-V input, 3-A, synchronous step-down converter with PWM, MOSFETs, shielded inductor, and control circuitry integrated into a low-profile, over-molded package. The device integration enables small designs while providing the ability to adjust key parameters to meet specific design requirements. The TPSM53603 provides an output voltage range of 1 V to 7 V. An external resistor divider is used to adjust the output voltage to the desired value. The device provides accurate voltage regulation over a wide load range by using a precision internal voltage reference. Input undervoltage lockout is internally set at 3.55 V (typical), but can be adjusted upward using a resistor divider on the EN pin of the device. The EN pin can also be pulled low to put the device into standby mode to reduce input current draw. A power-good signal is provided to indicate when the output is within its nominal voltage range. Thermal shutdown and current limit features protect the device during an overload condition. A 15-pin, QFN package that includes exposed bottom pads provides a thermally enhanced solution for space-constrained applications. #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Adjusting the Output Voltage A resistor divider connected to the FB pin (pin 9) sets the output voltage of the TPSM53603. The output voltage adjustment range is from 1 V to 7 V. $\boxtimes$ 7-1 shows the feedback resistor connections for setting the output voltage. The recommended value of R<sub>FBT</sub> is 10 kΩ. The value for R<sub>FBB</sub> can be calculated using $\precsim$ 1. $\between$ 7-1 lists the standard resistor values for several output voltages. The minimum required output capacitance for each output voltage is also included in $\between$ 7-1. The capacitance values listed represent the *effective* capacitance, taking into account the *effects* of DC bias and temperature variation. $$R_{FBB} = \frac{10}{(V_{OUT} - 1)} (k\Omega) \tag{1}$$ $$R_{FBT}$$ $$10k\Omega$$ $$R_{FBB}$$ $$AGND$$ 図 7-1. Setting the Output Voltage 表 7-1. Setting the Output Voltage | V <sub>OUT</sub> (V) | R <sub>FBB</sub> (kΩ) <sup>(1)</sup> | C <sub>OUT(MIN)</sub> (μF)<br>(EFFECTIVE) | V <sub>OUT</sub> (V) | R <sub>FBB</sub> (kΩ) <sup>(1)</sup> | C <sub>OUT(MIN)</sub> (μF)<br>(EFFECTIVE) | |----------------------|--------------------------------------|-------------------------------------------|----------------------|--------------------------------------|-------------------------------------------| | 1.0 | open | 150 | 3.0 | 4.99 | 48 | | 1.1 | 100 | 140 | 3.3 | 4.32 | 43 | | 1.2 | 49.9 | 128 | 4.0 | 3.32 | 35 | | 1.3 | 33.2 | 117 | 4.5 | 2.87 | 31 | | 1.4 | 24.9 | 108 | 5.0 | 2.49 | 28 | | 1.5 | 20.0 | 101 | 5.5 | 2.21 | 25 | | 1.8 | 12.4 | 83 | 6.0 | 2.00 | 23 | | 2.0 | 10.0 | 74 | 6.5 | 1.82 | 21 | | 2.5 | 6.65 | 58 | 7.0 | 1.65 | 19 | (1) $R_{FBT} = 10.0 \text{ k}\Omega$ #### 7.3.2 Switching Frequency The switching frequency of the TPSM53603 is set to 1.4 MHz, internal to the device. The switching frequency cannot be adjusted. When the load current is high enough and the device is operating in PWM mode, the device operates at a fixed frequency. As the load current drops and the device switches to PFM mode, the switching frequency is reduced, resulting in reduced power dissipation. See \$\frac{\pmi/\gamma\pmu}{2} 7.4.2\$ for typical information on when the device switches from PWM mode to PFM mode. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 7.3.3 Input Capacitors The TPSM53603 requires a minimum input capacitance of 20 $\mu$ F (2 × 10 $\mu$ F) of ceramic type. High-quality, ceramic-type X5R or X7R capacitors with sufficient voltage rating are recommended. TI recommends an additional 47 $\mu$ F of non-ceramic capacitance for applications with transient load requirements. The voltage rating of input capacitors must be greater than the maximum input voltage. | 表 7-2. Recommended Input C | Capacitors | |----------------------------|------------| |----------------------------|------------| | | | | | CAPACITOR CHA | RACTERISTICS | |-----------------------|--------|------|----------------------|-----------------------|------------------------------------| | VENDOR <sup>(1)</sup> | SERIES | SIZE | PART NUMBER | VOLTAGE RATING<br>(V) | CAPACITANCE <sup>(3)</sup><br>(µF) | | Murata | X5R | 1206 | GRT31CR61H106ME01L | 50 | 10 | | TDK | X5R | 1206 | CGA5L3X5R1H106M160AB | 50 | 10 | | TDK | X7R | 1206 | CGA5L1X7R1H106K160AC | 50 | 10 | | Murata | X7R | 1210 | GRM32ER71H106KA12L | 50 | 10 | | TDK | X7R | 1210 | C3225X7R1H106M250AC | 50 | 10 | - (1) Capacitor Supplier Verification, RoHS, Lead-free, and Material Details Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. - (2) Maximum ESR at 100 kHz, 25°C. - (3) Standard capacitance values #### 7.3.4 Output Capacitors 表 7-1 lists the TPSM53603 minimum output capacitance. The effects of DC bias and temperature variation must be considered when using ceramic capacitance. For ceramic capacitors, the package size, voltage rating, and dielectric material contribute to differences between the standard rated value and the actual effective value of the capacitance. When adding additional capacitance above $C_{OUT(min)}$ , the capacitance can be ceramic type, low-ESR polymer type, or a combination of the two. See $\gtrsim 7-3$ for a preferred list of output capacitors by vendor. 表 7-3. Recommended Output Capacitors | | | | CAPA | CITOR CHARACTERIST | ICS | |-----------------------|--------|---------------------|--------------------|------------------------------------|----------------------------| | VENDOR <sup>(1)</sup> | SERIES | PART NUMBER | VOLTAGE RATING (V) | CAPACITANCE <sup>(2)</sup><br>(μF) | ESR <sup>(2)</sup><br>(mΩ) | | TDK | X5R | C3225X5R0J476K | 6.3 | 47 | 2 | | Murata | X7R | GCM32ER70J476KE19L | 6.3 | 47 | 2 | | Murata | X5R | GRM21BR61A476ME15L | 10 | 47 | 2 | | TDK | X5R | C3216X5R1A476M160AB | 10 | 47 | 2 | | Murata | X7R | GRM32ER71A476KE15L | 10 | 47 | 2 | | Murata | X5R | GRM32ER61C476K | 16 | 47 | 3 | | TDK | X5R | C3225X5R0J107M | 6.3 | 100 | 2 | | Murata | X5R | GRM32ER60J107M | 6.3 | 100 | 2 | | Murata | X5R | GRM32ER61A107M | 10 | 100 | 2 | | Kemet | X5R | C1210C107M4PAC7800 | 16 | 100 | 2 | | Panasonic | POSCAP | 6TPE100MI | 6.3 | 100 | 18 | | Panasonic | POSCAP | 10TPF150ML | 10 | 150 | 15 | | Panasonic | POSCAP | 6TPF220M9L | 6.3 | 220 | 9 | | Panasonic | POSCAP | 6TPF330M9L | 6.3 | 330 | 9 | | Panasonic | POSCAP | 6TPE470MAZU | 6.3 | 470 | 35 | ### (1) Capacitor Supplier Verification, RoHS, Lead-free and Material Details Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. (2) Standard capacitance values. #### 7.3.5 Output On/Off Enable (EN) The voltage on the EN pin provides electrical ON/OFF control of the device. This input features precision thresholds, allowing the use of an external voltage divider to provide a programmable UVLO (see $\forall 7.3.6$ ). Applying a voltage of $V_{EN} \ge V_{EN-LDO\_H}$ causes the device to enter standby mode, powering the internal LDO, but not producing an output voltage. Increasing the EN voltage to $V_{EN-H}$ fully enables the device, allowing it to enter start-up mode and begin the soft-start period. When the EN input is brought below $V_{EN-H}$ by $V_{EN-HYS}$ , the regulator stops running and enters standby mode. Further decrease in the EN voltage to below $V_{EN-LDO-L}$ completely shuts down the device. $\boxtimes$ 7-2 shows this behavior. The values for the various EN thresholds can be found in $\forall 7.7.3.6$ 6.5. 図 7-2. Precision Enable Behavior The EN pin cannot be open circuit or floating. The simplest way to enable the operation of the TPSM53603 is to connect the EN pin to VIN directly as shown in $\boxtimes$ 7-3. This allows self start-up of the TPSM53603 when VIN is within the operation range. If an application requires controlling the EN pin, an external logic signal can be used to drive the EN pin as shown in $\boxtimes$ 7-4. Applications using an open-drain/collector device to interface with this pin require a pullup resistor to a voltage above the enable threshold. 図 7-3. Enabling the Device 図 7-4. Typical Enable Control ### 7.3.6 Programmable Undervoltage Lockout (UVLO) The TPSM53603 implements internal UVLO circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO rising threshold is 3.55 V (typical) with a typical hysteresis of 500 mV. If an application requires a higher UVLO threshold, a resistor divider can be placed between VIN, the EN pin, and AGND as shown in $\boxtimes$ 7-5. The enable rising threshold ( $V_{EN-H}$ ) is 1.23 V (typ) with 100 mV (typ) hysteresis. $\gtrapprox$ 7-4 lists recommended resistor values for $R_{ENT}$ and $R_{ENB}$ to adjust the ULVO voltage. To ensure proper start-up and reduce input current surges, TI recommends to set the UVLO threshold to approximately 80% to 85% of the minimum expected input voltage. 図 7-5. Adjustable UVLO 表 7-4. Resistor Values for Adjusting UVLO | | | | | • | | | |-----------------------|------|------|------|------|------|------| | VIN UVLO (V) | 6.5 | 10 | 15 | 20 | 25 | 30 | | R <sub>ENT</sub> (kΩ) | 100 | 100 | 100 | 100 | 100 | 100 | | R <sub>ENB</sub> (kΩ) | 23.7 | 14.3 | 9.09 | 6.65 | 5.23 | 4.32 | #### 7.3.7 Power Good (PGOOD) The TPSM53603 has a built-in power-good signal (PGOOD) which indicates whether the output voltage is within its regulation range. The PGOOD pin is an open-drain output that requires a pullup resistor to a nominal voltage source of 18 V or less. The internal 5-V LDO output (V5V pin) can be used as the pullup voltage source. A typical pullup resistor value is between 10 k $\Omega$ and 100 k $\Omega$ . The maximum recommended PGOOD sink current is 3 mA. Once the output voltage rises above 94% of the set voltage, the PGOOD pin rises to the pullup voltage level. The PGOOD pin is pulled low when the output voltage drops lower than 92% or rises higher than 107% of the nominal set voltage. See $\boxtimes$ 7-6 for typical power-good thresholds. # 図 7-6. Power-good Flag #### 7.3.8 Light Load Operation In light load conditions, the device turns on the high-side MOSFET until the inductor current reaches a controlled minimum value of approximately 1 A. As the input voltage decreases, reducing the voltage headroom between $V_{IN}$ and $V_{OUT}$ , the amount of time required to reach this minimum current increases. During this time, additional energy flows from $V_{IN}$ to $V_{OUT}$ , resulting in increased output voltage ripple. To eliminate this behavior, the EN UVLO function must be used to maintain at least 1 V of headroom above $V_{OUT}$ . Alternatively, additional output capacitance can be added to reduce the output voltage ripple in applications that operate at light loads with very low $V_{IN}$ to $V_{OUT}$ headroom. #### 7.3.9 Voltage Dropout Voltage dropout is the difference between the input voltage and output voltage that is required to maintain output voltage regulation while providing the rated output current. To ensure the TPSM53603 maintains output voltage regulation over the operating temperature range, the minimum $V_{IN}$ is 3.8 V or ( $V_{OUT}$ + 1 V), whichever is greater. #### Note As ambient temperature increases, dropout voltage and frequency foldback occur at higher input voltage. ### 7.3.10 Overcurrent Protection (OCP) The TPSM53603 is protected from overcurrent conditions. Cycle-by-cycle current limit is used for overloads while hiccup mode is used for short circuits. Hiccup mode is activated if a fault condition persists on the output. Hiccup mode reduces power dissipation under severe overcurrent conditions and prevents overheating and potential damage to the device. In hiccup mode, the regulator is shut down and kept off for 94 ms typical before the TPSM53603 tries to start again. If overcurrent or short-circuit fault condition still exist, hiccup repeats until the fault condition is removed. Once the fault is removed, the module automatically recovers with a normal soft-start power up. 図 7-13. Current Limit Threshold #### 7.3.11 Thermal Shutdown The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 165°C typically. The device reinitiates the power-up sequence when the junction temperature drops below 148°C typically. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated #### 7.4 Device Functional Modes #### 7.4.1 Active Mode The TPSM53603 is in active mode when VIN is above the turnon threshold and the EN pin voltage is above the EN high threshold. The most direct way to enable the TPSM53603 is to connect the EN pin to VIN. This allows self start-up of the TPSM53603 when the input voltage is in the operation range of 3.8 V to 36 V. Connecting a resistor divider between VIN, EN, and AGND adjusts the UVLO to delay the turn on until $V_{\text{IN}}$ is closer to its regulated voltage. #### 7.4.2 Auto Mode In auto mode, the device moves between Pulse-Width Modulation (PWM) and Pulse-Frequency Modulation (PFM) as the load changes. At light loads, the regulator operates in PFM mode. At higher loads, the mode changes to PWM mode. The typical load current for which the device moves from PFM to PWM can be found in $\mathbb{Z}$ 7-14 and $\mathbb{Z}$ 7-15. The output current at which the device changes modes depends on the input voltage and the output voltage. For output currents above the curve, the device is in PWM mode. If the curve is a solid line, the PWM switching frequency is 1.4 MHz nominal. If the curve is a dashed line, the PWM switching frequency is reduced due to the minimum on-time of the internal controller to maintain output voltage regulation. For currents below the curves, the device is in PFM mode. For applications where the switching frequency must be known for a given condition, the above mentioned effects must be carefully tested before the design is finalized. In PWM mode, the regulator operates at a constant frequency using PWM to regulate the output voltage. While operating in this mode, the output voltage is regulated by switching at a constant frequency and modulating the duty cycle to control the power to the load. This provides excellent line and load regulation and low output voltage ripple. In PFM mode, the high-side MOSFET is turned on in a burst of one or more pulses to provide energy to the load. The duration of the burst and the actual switching frequency depends on the input voltage, output voltage, and load current. The frequency of these bursts is adjusted to regulate the output while diode emulation is used to maximize efficiency. This mode provides high light-load efficiency by reducing the amount of input supply current required to regulate the output voltage at small loads. However, in this mode, expect larger output voltage ripple and variable switching frequency. #### 7.4.3 Shutdown Mode The EN pin provides electrical ON and OFF control for the TPSM53603. When the EN pin voltage is below the EN low threshold, the device is in shutdown mode. In shutdown mode, the standby current is $5 \mu A$ typical. ### 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The TPSM53603 is a synchronous, step-down, DC/DC power module. It is used to convert a higher DC voltage to a lower DC voltage with a maximum output current of 3 A. The TPSM53603 can be configured in a negative output voltage, inverting buck-boost (IBB) topology. For more details, see the *Negative Output Voltage using the TPSM53602/3/4* application note. The following design procedure can be used to select components for the TPSM53603. Alternately, the WEBENCH® software can be used to generate complete designs. When generating a design, the WEBENCH® software uses an iterative design procedure and accesses comprehensive databases of components. See www.ti.com for more details. ### 8.2 Typical Application The TPSM53603 only requires a few external components to convert from a wide input voltage supply range to a wide range of output voltages. 8-1 shows a basic TPSM53603 schematic for a typical design. 図 8-1. TPSM53603 Typical Schematic #### 8.2.1 Design Requirements Submit Document Feedback For this design example, use the parameters listed in 表 8-1 as the input parameters and follow the design procedures in セクション 8.2.2. 表 8-1. Design Example Parameters | DESIGN PARAMETER | VALUE | |---------------------------------|--------------| | Input voltage V <sub>IN</sub> | 24 V typical | | Output voltage V <sub>OUT</sub> | 5 V | | Output current rating | 3 A | Product Folder Links: TPSM53603 ### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPSM53603 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - · Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. #### 8.2.2.2 Output Voltage Setpoint The output voltage of the TPSM53603 device is externally adjustable using a resistor divider. The recommended value of $R_{FBT}$ is 10 kΩ. The value for $R_{FBB}$ can be selected from $\frac{1}{8}$ 7-1 or calculated using $\frac{1}{8}$ 2: $$R_{FBB} = \frac{10}{(V_{OUT} - 1)} (k\Omega)$$ (2) For the desired output voltage of 5 V, the formula yields a value of 2.5 k $\Omega$ . Choose the closest available value of 2.49 k $\Omega$ for R<sub>FBB</sub>. #### 8.2.2.3 Input Capacitors The TPSM53603 requires a minimum input capacitance of 20 $\mu$ F (or 2 × 10 $\mu$ F) ceramic type. High-quality ceramic type X5R or X7R capacitors with sufficient voltage rating are recommended. An additional 47 $\mu$ F of nonceramic capacitance is recommended for applications with transient load requirements. The voltage rating of the input capacitors must be greater than the maximum input voltage. For this design example, two 10-µF, 50-V, ceramic capacitors are used. #### 8.2.2.4 Output Capacitor Selection The TPSM53603 requires a minimum amount of output capacitance for proper operation. The minimum amount of required output varies depending on the output voltage. See 表 7-1 for the required output capacitance. For this design example, two 47-µF, 10-V, ceramic capacitors are used. #### 8.2.3 Application Curves ### 9 Power Supply Recommendations The TPSM53603 is designed to operate from an input voltage supply range between 3.8 V and 36 V. This input supply must be well-regulated and able to withstand maximum input current and maintain a stable voltage. The resistance of the input supply rail must be low enough that an input current transient does not cause a high enough drop at the TPSM53603 supply voltage that can cause a false UVLO fault triggering and system reset. If the input supply is located more than a few centimeters from the TPSM53603, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. The typical amount of bulk capacitance is a $47-\mu F$ electrolytic capacitor. #### 10 Layout The performance of any switching power supply depends as much upon the layout of the PCB as the component selection. The following guidelines help users design a PCB with the best power conversion performance, optimal thermal performance, and minimized generation of unwanted EMI. ### 10.1 Layout Guidelines To achieve optimal electrical and thermal performance, an optimized PCB layout is required. ☑ 10-1 through ☑ 10-3 show a typical PCB layout. The following are some considerations for an optimized layout. - Use large copper areas for power planes (VIN, VOUT, and PGND) to minimize conduction loss and thermal stress. - Place ceramic input and output capacitors close to the device pins to minimize high frequency noise. - Locate additional output capacitors between the ceramic capacitor and the load. - Connect AGND to PGND at a single point. - Place R<sub>FBT</sub> and R<sub>FBB</sub> as close as possible to the FB pin. - Use multiple vias to connect the power planes to internal layers. - Download the EVM Design Files for fast board design ### 10.2 Layout Examples 図 10-1. Typical Top-Layer Layout 図 10-2. Typical Layer-2 Layout 図 10-3. Typical PGND Layer #### 10.3 Theta JA versus PCB Area The amount of PCB copper affects the thermal performance of the device. $\boxtimes$ 10-4 shows the effects of copper area on the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the TPSM53603. The junction-to-ambient thermal resistance is plotted for a 4-layer PCB with PCB area from 30 cm<sup>2</sup> to 80 cm<sup>2</sup>. To determine the required copper area for an application: - 1. Determine the maximum power dissipation of the device in the application by referencing the power dissipation graphs in セクション 6.6 through セクション 6.9. - 2. Calculate the maximum $R_{\theta,JA}$ using $\not \equiv 3$ and the maximum ambient temperature of the application. $$R_{\theta JA} = \frac{(125^{\circ}C - T_{A(max)})}{P_{D(max)}} (^{\circ}C / W)$$ (3) 3. Reference 🗵 10-4 to determine the minimum required PCB area for the application conditions. 図 10-4. R<sub>0JA</sub> versus PCB Area (per Layer) Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ### 10.4 Package Specifications | | TPSM53603 | | | | | |-----------------------------|-----------------------------------------------------------------------|------|------|--|--| | Weight | | 429 | mg | | | | Flammability | Meets UL 94 V-O | | | | | | MTBF Calculated Reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 89.3 | MHrs | | | #### 10.5 EMI The TPSM53603 is compliant with EN55011 Class-B radiated emissions. ☑ 10-5 and ☑ 10-6 show typical examples of radiated emissions plots for the TPSM53603. The graphs include the plots of the antenna in the horizontal and vertical positions. EMI plots were measured using the standard TPSM53603EVM with no input filter. 図 10-5. Radiated Emissions 24-V Input, 5-V Output, 3-A Load 図 10-6. Radiated Emissions 12-V Input, 5-V Output, 3-A Load ### 11 Device and Documentation Support ### 11.1 Device Support ### 11.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. #### 11.1.2 Development Support #### 11.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TPSM53603 device with the WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance - Run thermal simulations to understand board thermal performance - Export customized schematic and layout into popular CAD formats - · Print PDF reports for the design, and share the design with colleagues Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### 11.2 Documentation Support #### 11.2.1 Related Documentation For related documentation see the following: Texas Instruments, Negative Output Voltage using the TPSM53602/3/4 application report ### 11.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 11.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.5 Trademarks HotRod<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. are registered trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TPSM53603 www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TPSM53603RDAR | Active | Production | B3QFN (RDA) 15 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-245C-168 HR | -40 to 125 | TPSM53603 | | TPSM53603RDAR.A | Active | Production | B3QFN (RDA) 15 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-245C-168 HR | -40 to 125 | TPSM53603 | | TPSM53603RDAR.B | Active | Production | B3QFN (RDA) 15 | 1000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | TPSM53603RDARG4 | Active | Production | B3QFN (RDA) 15 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-245C-168 HR | -40 to 125 | TPSM53603 | | TPSM53603RDARG4.A | Active | Production | B3QFN (RDA) 15 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-245C-168 HR | -40 to 125 | TPSM53603 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPSM53603RDAR | B3QFN | RDA | 15 | 1000 | 330.0 | 16.4 | 5.28 | 5.78 | 4.28 | 8.0 | 16.0 | Q1 | | TPSM53603RDARG4 | B3QFN | RDA | 15 | 1000 | 330.0 | 16.4 | 5.28 | 5.78 | 4.28 | 8.0 | 16.0 | Q1 | www.ti.com 18-Jun-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPSM53603RDAR | B3QFN | RDA | 15 | 1000 | 336.0 | 336.0 | 48.0 | | TPSM53603RDARG4 | B3QFN | RDA | 15 | 1000 | 336.0 | 336.0 | 48.0 | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated