**TPS7H1121-SP** ## JAJSUN1A - MAY 2024 - REVISED SEPTEMBER 2024 # TPS7H1121-SP、2.25V~14V 入力、2A、耐放射線低ドロップアウト (LDO) リニ ア レギュレータ ## 1 特長 - 吸収線量放射線特性評価済み。 - 放射線耐性保証 (RHA): 100krad(Si) または 50krad(Si) - シングル イベント効果 (SEE) の特性 - シングル イベントラッチアップ (SEL)、シングル イ ベント バーンアウト (SEB)、シングル イベント ゲー トラプチャー (SEGR) の線エネルギー付与 (LET) = 75MeV-cm<sup>2</sup>/mg に対する耐性 - LET = 75MeV-cm<sup>2</sup>/mg で、シングル イベント機能 割り込み (SEFI) 特性評価済み - LET = 75MeV-cm<sup>2</sup>/mg でシングル イベント過渡 (SET) 特性評価済み - ワイド V<sub>IN</sub> 範囲:2.25V~14V - 2A の最大出力電流 - **3V** を超える **V**<sub>IN</sub> の負荷および温度に対する精度: ±1.5% - 3V未満の V<sub>IN</sub> の負荷および温度に対する精度: - 外付けコンデンサによるソフトスタート (SS) 制御 - 電源シーケンス用、オープンドレインのパワー グッド (PG) 出力 - 外付け抵抗 (CL) でプログラム可能な電流制限 - STAB ピンを活用したオプションの外部制御ループ補 償が可能 - 非常に優れた負荷 / ライン過渡応答 - ASTM E595 に準拠した脱ガス試験済みのプラスチッ ク パッケージ - 軍用温度範囲:-55℃~125℃ ## 2 アプリケーション - 衛星用電源システム (EPS) - クリーンなアナログ電源要件 - コマンドとデータの処理 (C&DH) - 光学画像処理ペイロード - レーダー画像処理ペイロード #### 3 概要 TPS7H1121 は、耐放射線特性をもった低ドロップアウト のリニアレギュレータ (LDO) で、広い入力電圧範囲で動 作し、宇宙環境で使用されるデバイスへの電力供給に最 適化されています。2.25V~14V の入力に対して、最大 2A の電流を供給できます。 このデバイスは安定性が優れており、広い範囲で調整可 能な電流制限機能を搭載しています。FPGA、DSP、マイ クロコントローラの複雑な電力要件に対応するため、 TPS7H1121 にはイネーブル オンおよびオフ機能、ソフト スタートのプログラム機能、パワー グッドのオープンドレイ ン出力が搭載されています。 #### 製品情報 | 部品番号 <sup>(1)</sup> | グレード | パッケージ <sup>(2)</sup> | |-----------------------|------------|----------------------| | 5962R2320301VXC | QMLV-RHA | 22 ピン セラミック | | TPS7H1121HFT/EM | エンジニアリング サ | 6.21mm×7.69mm | | TP5/HT121HF1/EM | ンプル | 質量 = 415.6mg | | 5962R2320302PYE (3) | QMLP-RHA | 24 ピン プラスチック | | TPS7H1121MPWPTSEP (3) | SEP | 4.40mm x 7.80mm | | 1PS/H1121MPWP1SEP (9) | SEF | 質量は未定 | | | | | - 詳細は、「デバイスオプション」表をご覧ください。 (1) - 寸法と質量の値は公称値です。 (2) - 製品プレビュー。 (3) 代表的なアプリケーション回路 ## **Table of Contents** | 4 柱目 | | |--------------------------------------|--------------| | 1 特長 | | | 2 アプリケーション | ············ | | 3 概要 | | | 4 Device Options | | | 5 Pin Configuration and Functions | | | 6 Specifications | | | 6.1 Absolute Maximum Ratings | | | 6.2 ESD Ratings | | | 6.3 Recommended Operating Conditions | | | 6.4 Thermal Information | | | 6.5 Electrical Characteristics | | | 6.6 Quality Conformance Inspections | 10 | | 6.7 Typical Characteristics | 1 | | 7 Parameter Measurement Information | | | 8 Detailed Description | 19 | | 8.1 Overview | | | 8.2 Functional Block Diagram | | | 8.3 Feature Description | 19 | | 6.4 Device Functional Modes | ∠≎ | |-----------------------------------------|----| | 9 Application and Implementation | 26 | | 9.1 Application Information | 26 | | 9.2 Typical Application | 26 | | 9.3 Power Supply Recommendations | | | 9.4 Layout | 31 | | 10 Device and Documentation Support | 33 | | 10.1 Device Support | 33 | | 10.2 Documentation Support | 33 | | 10.3ドキュメントの更新通知を受け取る方法 | 33 | | 10.4 サポート・リソース | 33 | | 10.5 Trademarks | 33 | | 10.6 静電気放電に関する注意事項 | 33 | | 10.7 用語集 | 33 | | 11 Revision History | 34 | | 12 Mechanical, Packaging, and Orderable | | | Information | 34 | | | | English Data Sheet: SLVSH48 ### **4 Device Options** | GENERIC PART<br>NUMBER | RADIATION RATING <sup>(1)</sup> | GRADE <sup>(2)</sup> | PACKAGE | ORDERABLE PART<br>NUMBER | |------------------------|----------------------------------------------------------------|----------------------------------|-------------------|----------------------------------| | | TID of 100krad(Si) RLAT, DSEE free | QMLV-RHA | 22-pin CFP HFT | 5962R2320301VXC | | TPS7H1121-SP | to 75MeV-cm <sup>2</sup> /mg | QMLP-RHA | 24 pin HTSSOP PWP | 5962R2320302PYE <sup>(4)</sup> | | | None | Engineering model <sup>(3)</sup> | 22-pin CFP HFT | TPS7H1121HFT/EM | | TPS7H1121-SEP | TID of 50krad(Si) RLAT, DSEE free to 43MeV-cm <sup>2</sup> /mg | Space Enhanced<br>Plastic | 24 pin HTSSOP PWP | TPS7H1121MPWPTSEP <sup>(4)</sup> | - (1) TID is total ionizing dose and DSEE is destructive single event effects. Additional information is available in the associated TID reports and SEE reports for each product. - (2) For additional information about part grade, view SLYB235. - (3) These units are intended for engineering evaluation only. They are processed to a non-compliant flow (such as no burn-in and only 25°C testing). These units are not suitable for qualification, production, radiation testing, or flight use. Parts are not warranted as to performance over temperature or operating life. - (4) Product preview. 3 ## **5 Pin Configuration and Functions** 表 5-1. Pin Functions | | PIN | | .,, | DECODINE IOU | |-------------|---------------------------|---------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | HFT (22) NO. | PWP (24) NO. | I/O | DESCRIPTION | | EN | 1 | 2 | ı | Enable. Driving this terminal to logic high enables the device; driving the terminal to logic low disables the device. If enable functionality is not required, connect this pin to IN using a resistor divider network, see セクション 8.3.2. Do not float this pin. | | IN | 2, 3, 4, 5, 6, 7 | 3, 4, 5, 6, 7, 8 | I | Input power. An input capacitor (nominally 10µF) near this pin is recommended. | | SS | 8 | 9 | I/O | Soft-start. A minimum 1nF capacitor is required to prevent excessive inrush currents. | | GND | 9, 13, 14 | 10, 14, 15 | _ | Ground | | CL | 10 | 11 | I | Programmable current limit. A resistor to GND sets the over-current limit activation point. The range of resistor that can be used on the CL terminal to GND is $41.2k\Omega$ to $442k\Omega$ . | | STAB | 11 | 12 | I/O | Stability pin. This is an output from the internal OTA (operational transconductance) error amplifier to aid in measuring or optimizing the control loop. Standard compensation networks can be applied to the STAB (see セクション 8.3.9.1); however, an output capacitance of 22µF to 220µF typically achieve high stability margins. | | FB | 12 | 13 | I | The output voltage feedback input through voltage dividers. See セクション 8.3.1. | | NC | _ | 1, 24 | _ | No connect. This pin is not internally connected. It is recommended to connect these pins to GND to prevent charge buildup; however, these pins can also be left open or tied to any voltage between GND and $V_{\text{IN}}$ . | | VLDO | 15 | 16 | 0 | Output of internal linear regulator, requires a 470nF capacitor connected to ground. | | OUT | 16, 17, 18, 19,<br>20, 21 | 17, 18, 19, 20,<br>21, 22 | 0 | Output power pin. The regulated output voltage. A single 47µF tantalum or tantalum polymer capacitor is recommended. Capacitance values between 22µF and 220µF are generally supported without additional compensation and wider ranges are supported with use of the STAB pin. See セクション 9.2.2.8 for additional information. | | PG | 22 | 23 | I/O | Power good indicator. This is an open drain pin. Use a pull-up resistor or a resistor divider (to ensure pin voltage does not exceed 7V) to achieve desired logic level when tied to V <sub>OUT</sub> . It is recommend to pull down PG to ground if left unused, the PG pin can be left floating if necessary. When the output reaches 95% (typ) of the set output voltage the PG pin is asserted. | | Thermal pad | _ | _ | _ | Internally grounded. It is recommended to connect this metal thermal pad to a large ground plane for effective heat dissipation. | Copyright © 2024 Texas Instruments Incorporated 4 ## 表 5-1. Pin Functions (続き) | PIN NAME HFT (22) NO. PWP (24) NO. | | I/O | DESCRIPTION | | | |--------------------------------------------------------------|-----|-----|-------------|-----------------------------------------------------------------------------------|--| | | | " | DESCRIP HON | | | | Metal lid | Lid | N/A | _ | The lid is internally connected to the thermal pad and GND through the seal ring. | | 5 ### 6 Specifications ### **6.1 Absolute Maximum Ratings** Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |----------------------|------------------|--------|------|------| | | IN, STAB | -0.3 | 16 | V | | Input voltage | EN, PG | -0.3 | 7.5 | V | | | FB, CL | -0.3 | 3.3 | V | | Output voltage | OUT | -0.6 | 16 | V | | | VLDO | -0.3 | 3.6 | V | | | SS | -0.3 | 3.3 | V | | Input current | PG | -0.001 | 0.01 | Α | | Output current | OUT | -3.9 | 3.9 | Α | | Junction temperature | T <sub>J</sub> | -55 | 150 | °C | | Storage temperature | T <sub>stg</sub> | -65 | 150 | C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | | VALUE | UNIT | |------------------|-----|-------------------------|---------------------------------------------------------------------------------|-------|------| | V | | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | | V | | V <sub>(ES</sub> | SD) | Lieurostatic discriatge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | | | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS7H1121-SP* ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | | |----------------------|----------------|-------------|---------------------------------|------|--| | | IN | 2.25 | 14 | | | | Input voltage | EN | 0 | 7 | V | | | | PG | 0 | 7 | | | | Output voltage | OUT | 0.6 | $V_{\text{IN}} - V_{\text{DO}}$ | V | | | Output voltage | SS | 0 | 1.2 | v | | | Input current | PG | 0 | 2 | mA | | | Output current | OUT | 0 | 2 | Α | | | Junction temperature | T <sub>J</sub> | <b>–</b> 55 | 125 | °C | | ### **6.4 Thermal Information** | | | TPS7H1121-SP | TPS7H1121-SP, -SEP | | |-----------------------|----------------------------------------------|--------------|--------------------|------| | | THERMAL METRIC <sup>(1)</sup> | CFP HFT | PWP (HTSSOP) | UNIT | | | | 22 PINS | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 30.5 | 26.6 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 13.3 | 18 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 13.5 | 7.7 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 5 | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 13.3 | 7.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.1 | 0.9 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. 7 ### 6.5 Electrical Characteristics Over $2.25\text{V} \le \text{V}_{\text{IN}} \le 14\text{V}$ , $\text{V}_{\text{OUT} \text{ (set)}} \le \text{V}_{\text{IN}} - 0.5\text{V}$ , $\text{I}_{\text{OUT}} = 10\text{mA}$ , $\text{C}_{\text{OUT}} = 47\mu\text{F}$ , over operating temperature range ( $\text{T}_{\text{A}} = -55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ ), typical values are at $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , unless otherwise noted; includes RLAT at TA = $25^{\circ}\text{C}$ if sub-group number is present for QML RHA and SEP devices<sup>(2)</sup> | | PARAMETER | Test Con | ditions | SUB-<br>GROUP <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |------------------------------------------|-------------------------------------|-------------------------------------------------------------|------------------------------------------------|------------------------------|-------|-------|-------|------| | POWER SUF | PPLIES AND CURRENTS | | | | | | | | | | | | I <sub>OUT</sub> = 100mA | 1,2,3 | | 28 | 60 | | | | | V <sub>OUT(set)</sub> = 2.25V | I <sub>OUT</sub> = 250mA | 1,2,3 | | 70 | 141 | | | | | V <sub>OUT(measured)</sub> = 98% × V <sub>OUT(NOM)</sub> | I <sub>OUT</sub> = 500mA | 1,2,3 | | 150 | 280 | | | | | VOUT(NOM) | I <sub>OUT</sub> = 1A | 1,2,3 | | 300 | 570 | | | | | V <sub>OUT(set)</sub> = 2.5V | I <sub>OUT</sub> = 1.5A | 1,2,3 | | 525 | 750 | | | $V_{DO}$ | Dropout voltage, | V <sub>OUT(measured)</sub> = 98% × V <sub>OUT(NOM)</sub> | I <sub>OUT</sub> = 2A | 1,2,3 | | 570 | 900 | mV | | <b>V</b> DO | see 図 7-1 | , | I <sub>OUT</sub> = 100mA | 1,2,3 | | 20 | 50 | 1110 | | | | | I <sub>OUT</sub> = 250mA | 1,2,3 | | 70 | 100 | | | | | $3V \le V_{OUT(set)} \le 13.3V$ | I <sub>OUT</sub> = 500mA | 1,2,3 | | 125 | 180 | | | | | V <sub>OUT(measured)</sub> = 98% × V <sub>OUT(NOM)</sub> | I <sub>OUT</sub> = 1A | 1,2,3 | | 300 | 340 | | | | | OUT(NOW) | I <sub>OUT</sub> = 1.5A | 1,2,3 | , | 325 | 490 | | | | | | I <sub>OUT</sub> = 2A | 1,2,3 | , | 500 | 700 | | | | | | RCL = 442kΩ | 1,2,3 | 0.19 | 0.320 | 0.45 | | | I <sub>PCL</sub> | Programmed current limit | V <sub>IN</sub> = 3.3V, | RCL = 174kΩ | 1,2,3 | 0.485 | 0.75 | 1.01 | | | | | V <sub>OUT(short)</sub> = 0.1V | RCL = 82.5kΩ | 1,2,3 | 1.16 | 1.55 | 1.94 | - | | | | | RCL = 41.2kΩ | 1,2,3 | 2.4 | 3 | 3.6 | | | I <sub>Q</sub> | Quiescent current | V <sub>EN</sub> = 7V, I <sub>OUT</sub> = 0A | | 1,2,3 | , | 8.75 | 15 | mA | | I <sub>GND</sub> Ground current | | | I <sub>OUT</sub> = 1A | 1,2,3 | | 10 | 18 | | | | Ground current | V <sub>EN</sub> = 7V | I <sub>OUT</sub> = 2A | 1,2,3 | | 13 | 20 | mA | | \ | Internal linear regulator | V <sub>IN</sub> = 2.25V | | 1,2,3 | 2.05 | 2.2 | 2.25 | V | | VLDO | output voltage | 3V ≤ V <sub>IN</sub> ≤ 14V | | 1,2,3 | 2.30 | 2.55 | 2.78 | | | I <sub>SHDN</sub> | Shutdown current | V <sub>EN</sub> = 0V, I <sub>OUT</sub> = 0A, V <sub>O</sub> | <sub>UT</sub> = 0V | 1,2,3 | , | 380 | 775 | μΑ | | I <sub>FB</sub> | Feedback leakage current | V <sub>FB</sub> = 0.7V | | 1,2,3 | | 1 | 15 | nA | | ACCURACY | | | | | | | | | | | | 10mA ≤ I <sub>OUT</sub> ≤ 2A, | $3V \le V_{IN} \le 14V$ | 1,2,3 | -1.5% | | 1.5% | | | $V_{ACC}$ | Output voltage accuracy | $0.6V \le V_{OUT} \le V_{IN} - V_{DO},$ | $3V \le V_{IN} \le 14V$<br>$T_A = 25^{\circ}C$ | 1 | -1.1% | | 1.1% | | | | | $P_D \le 3W^{(3)}$ | 2.25V ≤ VIN ≤ 3V | 1,2,3 | -1.8% | | 1.8% | | | | | 21/21/21/1 | | 1,2,3 | 0.588 | 0.596 | 0.606 | | | $V_{FB}$ | Feedback voltage | $3V \le V_{IN} \le 14V$ | T <sub>A</sub> = 25°C | 1 | 0.591 | 0.596 | 0.603 | 1 | | | | 2.25V ≤ V <sub>IN</sub> ≤ 3V | | 1,2,3 | 0.586 | 0.596 | 0.608 | | | A\/ / A\/ | Line regulation, | 3V ≤ V <sub>IN</sub> ≤ 14V | | 1,2,3 | | 100 | 650 | | | $\Delta V_{OUT} / \Delta V_{IN}$ | see 🗵 7-2 | 2.25V ≤ V <sub>IN</sub> ≤ 3V | | 1,2,3 | | 285 | 1800 | μV/V | | ΔV <sub>OUT</sub> /<br>ΔI <sub>OUT</sub> | Load Regulation, see ⊠ 7-3 | 10mA ≤ I <sub>OUT</sub> ≤ 2A, V <sub>IN</sub> = | = 5V, V <sub>OUT</sub> = 3.3V | 1,2,3 | | 4 | 16 | mV/A | | ENABLE | 1 | 1 | | | | | | · | | V <sub>EN(rising)</sub> | Enable rising threshold (turn-on) | | | 1,2,3 | 0.565 | 0.605 | 0.625 | V | | V <sub>EN(falling)</sub> | Enable falling threshold (turn-off) | | | 1,2,3 | 0.465 | 0.5 | 0.52 | V | | t <sub>EN(delay)</sub> | EN propagation delay | EN high to V <sub>OUT</sub> = 10m\ | / | 9,10,11 | | 50 | 150 | μs | Copyright © 2024 Texas Instruments Incorporated 8 ### 6.5 Electrical Characteristics (続き) Over $2.25\text{V} \le \text{V}_{\text{IN}} \le 14\text{V}$ , $\text{V}_{\text{OUT (set)}} \le \text{V}_{\text{IN}} - 0.5\text{V}$ , $\text{I}_{\text{OUT}} = 10\text{mA}$ , $\text{C}_{\text{OUT}} = 47\mu\text{F}$ , over operating temperature range ( $\text{T}_{\text{A}} = -55^{\circ}\text{C}$ to $125^{\circ}\text{C}$ ), typical values are at $\text{T}_{\text{A}} = 25^{\circ}\text{C}$ , unless otherwise noted; includes RLAT at TA = $25^{\circ}\text{C}$ if sub-group number is present for QML RHA and SEP devices<sup>(2)</sup> | | PARAMETER | Test Con | ditions | SUB-<br>GROUP <sup>(1)</sup> | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|------------------------------|-------|-------|------|-------------------| | I <sub>EN(LKG)</sub> | Enable leakage current | V <sub>EN</sub> = 7V | | 1,2,3 | | 1 | 30 | nA | | T <sub>SD</sub> | Thermal shutdown enter temperature | | | | | 160 | | °C | | T <sub>SD</sub> | Thermal shutdown exit temperature | | | | | 130 | | °C | | POWER GO | OOD | l | | | | | | ı | | V <sub>PG_RISE</sub> | Power good rising as percent of V <sub>OUT</sub> | | | 1,2,3 | 93% | 95% | 97% | | | V <sub>PG_FALL</sub> | Power good falling as percent of V <sub>OUT</sub> | | | 1,2,3 | 88.5% | 91.5% | 94% | | | V <sub>PG(OL)</sub> | Power good output low | I <sub>PG(SINK)</sub> = 2mA | | 1,2,3 | | 90 | 190 | mV | | V <sub>IN(MIN_PG)</sub> | Minimum VIN for valid PG (V <sub>PG</sub> < 0.5V) | I <sub>PG(SINK)</sub> = 0.5mA | | 1,2,3 | | 0.6 | 0.8 | ٧ | | I <sub>PG(LKG)</sub> | Power good leakage | V <sub>PG</sub> = 7V, V <sub>FB</sub> = 0.7V | | 1,2,3 | | 0.05 | 2 | μA | | SOFT STAR | rT | 1 | | | | | | | | I <sub>SS</sub> | Soft-start current | | | 1,2,3 | 1.4 | 2 | 2.7 | μA | | | 0.5. 4.44 | $V_{IN} = 5V, V_{OUT} = 3.3V,$ | C <sub>SS</sub> = 1nF | 9,10,11 | 0.22 | 0.35 | 0.48 | 1 | | t <sub>SS</sub> | Soft-start time | measured from Vout = | C <sub>SS</sub> = 33nF | 9,10,11 | 5.5 | 10 | 14.5 | ms | | STABILITY | | | | | | | | | | GM | Gain Margin | $V_{IN} = 5V, V_{OUT} = 3.3V, I_{OUT} 3.0V, 3.0V,$ | | | | 24 | | dB | | РМ | Phase Margin | C <sub>OUT</sub> = 47μF, T <sub>A</sub> = 25°C<br>No External Compensati | | | | 60° | | | | NOISE AND | PSRR | | | | | | | | | | | | f <sub>ripple</sub> = 100Hz | | | 68 | | | | | | | f <sub>ripple</sub> = 1kHz | | | 72 | | | | PSRR | Power-supply rejection ratio | $V_{IN} = 5V$ , $V_{OUT} = 3.3V$ , $I_{OUT} = 1A$ , $C_{SS} = 5.6$ nF | f <sub>ripple</sub> = 10kHz | | - | 51 | | dB | | | | 7 - 00 | f <sub>ripple</sub> = 100kHz | | | 40 | 40 | | | | | | f <sub>ripple</sub> = 1MHz | | | 34 | | | | V <sub>N</sub> | Output noise voltage<br>(bandwidth from 10Hz to<br>100kHz) | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 3.3V, I <sub>C</sub> | <sub>DUT</sub> = 1A, C <sub>SS</sub> = 5.6nF | | | 35 | | μV <sub>RMS</sub> | <sup>(1)</sup> Subgroups are applicable for QML parts. For subgroup definitions see セクション 6.6. <sup>(2)</sup> See the 5962R23203 SMD for additional information on the QML RHA devices. <sup>(3)</sup> P<sub>D</sub> is the internal power dissipation. When P<sub>D</sub> exceeds 3W, the current is lowered to avoid excessive local heating (due to tester limitations). ## **6.6 Quality Conformance Inspections** MIL-STD-883, Method 5005 - Group A | SUBGROUP | DESCRIPTION | TEMPERATURE (°C) | |----------|---------------------|------------------| | 1 | Static tests at | 25 | | 2 | Static tests at | 125 | | 3 | Static tests at | -55 | | 4 | Dynamic tests at | 25 | | 5 | Dynamic tests at | 125 | | 6 | Dynamic tests at | -55 | | 7 | Dynamic tests at | 25 | | 8A | Functional tests at | 125 | | 8B | Functional tests at | -55 | | 9 | Switching tests at | 25 | | 10 | Switching tests at | 125 | | 11 | Switching tests at | -55 | Copyright © 2024 Texas Instruments Incorporated 10 ### **6.7 Typical Characteristics** $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47μF (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in $\frac{1}{2}$ 25°2 8.2, no $R_{COMP}$ , no $C_{Comp}$ unless otherwise noted. 11 $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47μF (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in $\frac{1}{2}$ 25°2 8.2, no $R_{COMP}$ , no $C_{Comp}$ unless otherwise noted. $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47μF (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in $\frac{1}{2}$ 2 8.2, no $R_{COMP}$ , no $C_{Comp}$ unless otherwise noted. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 13 $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47μF (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in $\frac{1}{2}$ 25°2 8.2, no $R_{COMP}$ , no $C_{Comp}$ unless otherwise noted. $V_{IN}$ = 5V, $V_{OUT}$ = 3.3V, $T_A$ = 25°C and $C_{SS}$ = 5.6nF, $C_{OUT}$ = 47μF (TBME476K025LBLC0), when used, the external compensation network is applied as depicted in $\frac{1}{2}$ 25°2 8.2, no $R_{COMP}$ , no $C_{Comp}$ unless otherwise noted. 15 ### 7 Parameter Measurement Information A. V<sub>OUT(SET)</sub> is the configured output voltage of the regulator using the feedback resistors, V<sub>OUT(NOM)</sub> is the measured output voltage. V<sub>IN</sub> is set 2V above the output (limited to 14V maximum) and is decreased to the output voltage set point (V<sub>OUT(SET)</sub>). When V<sub>OUT</sub> falls to 98% of the nominal value (V<sub>OUT(NOM)</sub>), the dropout voltage is recorded. 図 7-1. Dropout A. $\Delta V_{OUT} / \Delta V_{IN} = 100 \mu V/V$ (typ). This means for a 1V change in $V_{IN}$ ( $\Delta V_{IN} = 1V$ ), there will be a $100 \mu V$ change in $V_{OUT}$ ( $\Delta V_{OUT} = 100 \mu V$ ). Line regulation is a DC parameter; therefore this waveform can only be considered valid after transients die out or for a slow $V_{IN}$ slew rate. 図 7-2. Line Regulation English Data Sheet: SLVSH48 A. $\Delta V_{OUT} / \Delta I_{OUT} = 4mV/A$ (typ). This means for a 1A change in $I_{OUT}$ ( $\Delta I_{OUT} = 1A$ ), there will be a 4mV change in $V_{OUT}$ ( $\Delta V_{OUT} = 4mV$ ). Load regulation is a DC parameter; therefore this waveform can be considered valid after transients die out or for a slow $I_{OUT}$ slew rate. 図 7-3. Load Regulation 図 7-4. Enable Propagation Delay 17 図 7-5. Soft Start Time ### 8 Detailed Description ### 8.1 Overview The TPS7H1121 (TPS7H1121-SP and TPS7H1121-SEP) is a radiation-hardened low dropout linear regulator (LDO) which operates over a wide range of input voltages. The TPS7H1121 is optimized for powering devices in a space environment by using a PMOS pass element which is capable of sourcing up to 2A over a 2.25V to 14V input. #### 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 Adjustable Output Voltage (Feedback Circuit) The output voltage of the TPS7H1121 can be set to a user-programmable level between 0.6V and 13.9V. Achieve this by using a resistor divider connected between $V_{OUT}$ , FB, and GND terminals. $R_{TOP}$ connected between $V_{OUT}$ and $V_{FB}$ , and $R_{BOTTOM}$ connected between $V_{FB}$ and GND. Use $\pm$ 5 to determine $V_{OUT}$ . $$V_{OUT} = \frac{\left(R_{FB(TOP)} + R_{FB(BOT)}\right) \times V_{FB}}{R_{FB(BOT)}} \tag{1}$$ where • $V_{FB} = 0.596V \text{ (typ)}$ #### 8.3.2 Enable When the enable pin is low, the device enters shutdown mode and does not regulate the output voltage. Normally, an external resistor divider from $V_{IN}$ to GND is used to feed EN. Connection of the Enable pin directly to $V_{IN}$ is possible when $V_{IN}$ is below the Recommended Operating level of 7V; if a higher voltage level is to be provided to the Enable pin, then a simple voltage divider can be applied, refer to $\pm 2$ for resistor sizing guidance at the desired turn-on voltage. $$V_{IN(rising)} = V_{EN(rising)} \times (R_{EN TOP} + R_{EN BOT}) / R_{EN BOT}$$ (2) Similarly, a $V_{IN(falling)}$ voltage can also be calculated using $\not \equiv 3$ . The $V_{IN(rising)}$ and $V_{IN(falling)}$ can be thought of as configurable UVLO (under voltage-lockout) thresholds. $$V_{IN(falling)} = V_{EN(falling)} \times (R_{EN\_TOP} + R_{EN\_BOT}) / R_{EN\_BOT}$$ (3) While the TPS7H1121 will turn-on at a voltage of $V_{EN}$ of 0.6V (typ), it is recommended that the final value is above 0.8V. This is to ensure appropriate margin above the enable threshold during normal operation to prevent SEFIs during exposure to heavy ions. This recommendation is achieved by satisfying $\pm 4$ . $$V_{\text{IN}(\text{final})} \times R_{\text{EN BOT}} / (R_{\text{EN TOP}} + R_{\text{EN BOT}}) = V_{\text{EN}(\text{final})} > 0.8V$$ (4) Alternatively, the EN pin can be driven directly from a micro-controller or FPGA. The low voltage threshold of the enable pin aids in support of 1.1V, 1.8V, 2.5V, and 3.3V logic levels. Similarly a final $V_{EN}$ above 0.8V for direct logic level driving is recommended (this is typically easily achieved with standard logic levels). #### 8.3.3 Dropout Voltage V<sub>DO</sub> In dropout, the pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well. When $V_{IN}$ is below 3V, the error amplifier operates with less headroom versus what is present for a $V_{IN}$ range of 3V to 14V; the reduction in headroom causes higher dropout voltage for $V_{IN}$ voltages less than 3V(see typical dropout performance graphs $\boxtimes$ 6-1 through $\boxtimes$ 6-6). #### 8.3.4 Output Voltage Accuracy The TPS7H1121 features an accurate voltage reference, which is essential in minimizing the intrinsic error of the LDO. Output voltage accuracy specifies minimum and maximum output voltage error, relative to the expected nominal output voltage. The accuracy specification in the $\forall \not D \not \exists \lor 6.5$ table presents two operating regions, one in which the $V_{IN}$ is above 3V and one when $V_{IN}$ is in the "low-input" voltage region (2.25V $\le$ $V_{IN}$ $\le$ 3V). The $\pm 1.5\%$ specification applies across the complete temperature range of $-55^{\circ}$ C to $125^{\circ}$ C, across the input voltage range of $3V \le V_{IN} \le 14V$ , when the dissipated power is $\le 3W$ , and up to the full load ( $10\text{mA} \le I_{OLT} \le 2A$ ). When $V_{IN}$ is below 3V (2.25V $\leq$ $V_{IN}$ $\leq$ 3V), the output voltage accuracy is adjusted to $\pm 1.8\%$ . A few additional details to the measurement are noted: - The range of V<sub>IN</sub>, I<sub>OUT</sub> and temperature mean the specification applies across all load and temperature combinations. This is accomplished by testing multiple bias conditions that cover various corners. - Footnote 3 in セクション 6.5 specifies that the measurement is done with a power dissipation limit that is limited to a maximum 3W. This is due to tester thermal limitations. - The test conditions specify a minimum of 10mA and not 0mA for more robust accuracy measurements. However, in a normal application the TPS7H1121 device does not have a minimum load current for stability - TI does not recommend including the following error terms into the V<sub>ACC</sub> specification as the following terms are inherently covered by the V<sub>ACC</sub> parameter: - V<sub>FB</sub> accuracy - ΔV<sub>OUT</sub>/ΔV<sub>IN</sub> (line regulation) Copyright © 2024 Texas Instruments Incorporated - $-\Delta V_{OUT}/\Delta I_{OUT}$ (load regulation) - V<sub>OUT</sub> tempco - The error due to the feedback resistors, such as the specified tolerances can be added to the V<sub>ACC</sub> specification. - For additional information on determining accuracy see セクション 9.2.2.2. #### 8.3.5 Output Noise LDO noise is defined as the internally-generated intrinsic noise created by the semiconductor circuits. The TPS7H1121 output noise is typically $35\mu V_{RMS}$ . When an external compensation network is connected to the STAB pin, the applied network can reduce the loop bandwidth; therefore, the internal circuitry is less capable to minimize internally generated noise. $\boxtimes$ 6-20 shows the noise performance difference when configured with and without an external compensation network (note: $R_{Comp} = 20k\Omega$ and $C_{Comp} = 1nF$ ). ### 8.3.6 Power Supply Rejection Ratio (PSRR) The PSRR (power supply rejection ratio) of the TPS7H1121, is the amount of attenuation of the input noise at $V_{IN}$ , to the output, $V_{OUT}$ . PSRR is mathematically defined in $\pm 5$ . $$PSRR = 20 \times \log_{10} \left( \frac{V_{IN(AC)}}{V_{OUT(AC)}} \right)$$ (5) The input noise is generally dominated by the switching ripple of an upstream converter. This noise occurs at the switching frequency and associated harmonics. When using an external compensation network and the loop bandwidth is reduced, then the overall PSRR diminishes as well. $\boxtimes$ 6-22 illustrates the trade off in a typical application in which the applied compensation network has reduced the loop band-width, but improved system stability ( $R_{Comp} = 20k\Omega$ , $C_{Comp} = 1nF$ ). ### 8.3.7 Soft Start Connecting a capacitor ( $C_{SS}$ ) from the SS terminal to GND slows down the output voltage ramp rate. The soft-start capacitor charges up to 1.2V. $\precsim$ 6 determines the required soft start capacitor value $C_{SS}$ with a user specified soft -start time $t_{SS}$ . $$C_{SS} = \frac{t_{SS} \times I_{SS}}{V_{REF}} \tag{6}$$ where - t<sub>SS</sub> = soft-start time - $I_{SS} = 2\mu A$ (typ) - V<sub>REF</sub> = 1.2V (typ) See Typical Graph 3 6-14 for Soft Start Current vs Temperature Performance. #### 8.3.8 Power Good (PG) Power Good terminal is an open-drain connection and can be used to sequence multiple LDOs. The PG terminal will be pulled low until the output voltage reaches 95% (typ) of its final level. At that point, the PG pin will be pulled up through the external resistor divider. Since the PG pin is open drain, it can be pulled up to any voltage as long as it does not exceed the recommended maximum of 7V listed in セクション 6.5. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 図 8-1. Sequenced Power Good #### 8.3.9 Stability #### 8.3.9.1 Stability Traditional stability margins (such as gain margin $\geq$ 6dB and phase margin $\geq$ 50°) for space rated IC's are often more onerous than industrial and consumer electronics. The TPS7H1121 is designed to support a wide range of space rated output capacitors (generally 22µF to 220µF) while maintaining a 6dB gain margin and 50° phase margin without utilizing the included STAB pin for external compensation. In addition to the TPS7H1121's wide intrinsic stability, the STAB pin may be utilized to insert an external RC compensation network that ties directly to the error amplifier's output. This architecture, as depicted in $\boxtimes$ 8-2, illustrates how an external compensation network is directly inserted prior to the pass element's buffer, which maximizes the efficacy of the inserted RC compensation circuit. This level of efficacy for an external compensation network enables end-users of the TPS7H1121 to conduct in depth stability analysis and widen stability margins for the applied output load. Additionally, it enables utilization of output capacitors as low as 6.8µF while allowing flexibility in managing low-ESR capacitors. **図 8-2. Simplified Compensation Schematic** Product Folder Links: TPS7H1121-SP Copyright © 2024 Texas Instruments Incorporated #### 8.3.9.2 STAB Pin The STAB (stability) pin of the TPS7H1121 is designed to provide direct access to the controller's error amplifier; insertion into the LDO's control circuitry facilitates detailed stability analysis and fine tuning of the LDO's stability performance. The TPS7H1121 has a wide envelope in which typical gain and phase margin is in excess of 6dB and 50° (with output capacitance ranging from $22\mu F \le C_{OUT} \le 220\mu F$ ). However, external compensation is provided via the STAB pin in which the $R_{COMP}$ and $C_{COMP}$ network can be utilized to further optimize the stability performance of the TPS7H1121 if desired. TI recommends that an external network is applied for low $C_{OUT}$ applications or for special concerns in which maximum stability margin is necessary. For further details on how to implement Type II and III Compensation, view section 29.2.2.9 or SLVA662. ### 8.3.10 Programmable Current Limit Brick-wall current limit, also known as constant current limit, is shown in $\boxtimes$ 8-3. In this mode, once I<sub>PCL</sub> is reached and the current limit circuitry has time to respond, the TPS7H1121 LDO enters constant current regulation mode. In other words, the output voltage reduces to whatever value is needed to keep the output current at I<sub>LIM</sub>. Once the fault is removed the device resumes regulation. Due to the high power dissipation in brick-wall current limit, there is the possibility that the TPS7H1121 enters thermal shutdown which causes the device to stop regulation until the TPS7H1121 cools enough to exit thermal shutdown. 図 8-3. Simplified Brick-Wall Current Limit Waveforms The programmable current limit's accuracy tightens with increased load current; 表 8-1 shows the recommended E96 value with a typical accuracy. English Data Sheet: SLVSH48 With the stipulated accuracy of the current limit, the programmable current limit resistor $R_{CL}$ needs to be selected to accommodate the negative portion of the accuracy current limit circuitry. Additionally, a 20% headroom margin is recommended to prevent the current limit from intervening during nominal operation. For example an application with a nominal load of 1A can have a minimum programmable current limit setting of $1.4A / 97.6k\Omega$ ; the setting for a $97.6k\Omega$ programmable current limit has a negative accuracy of -25% which leads a minimum intervening current limit of 1.05A. For example an application with a nominal load of 1A is recommended to have a minimum intervening current of 1.2A; which yields a nominal current limit of 1.6A. Therefore an $R_{CL}$ setting of $80.6k\Omega$ with a negative accuracy of -25% leads to a minimum intervening current limit of 1.2A; which complies with the recommended 20% headroom. 表 8-1. Recommended Current Limit Setting Resistor | PROGRAMMABLE<br>CURRENT LIMIT SETTING<br>(A) | E96 (kΩ) | ACCURACY | |----------------------------------------------|----------|---------------| | 0.32 | 442 | | | 0.4 | 392 | ±35% | | 0.5 | 332 | | | 0.6 | 267 | | | 0.7 | 205 | | | 0.75 | 174 | ±30% | | 0.8 | 169 | ±30% | | 0.9 | 158 | | | 1 | 143 | | | 1.1 | 133 | | | 1.2 | 121 | | | 1.3 | 110 | | | 1.4 | 97.6 | | | 1.5 | 88.7 | | | 1.55 | 82.5 | ±25% | | 1.6 | 80.6 | | | 1.7 | 78.6 | | | 1.8 | 75 | | | 1.9 | 71.5 | | | 2 | 69.8 | | | 2.1 | 66.5 | | | 2.2 | 63.4 | | | 2.3 | 60.4 | | | 2.4 | 57.6 | | | 2.5 | 54.9 | ±20% | | 2.6 | 52.3 | <b>I</b> ZU70 | | 2.7 | 49.9 | | | 2.8 | 46.4 | | | 2.9 | 44.2 | | | 3 | 41.2 | | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated #### 8.3.11 Thermal Shutdown Upon exceeding the TPS7H1121 thermal shutdown temperature limit, the integrated thermal shutdown circuitry activates to turn-off the device when the die temperature exceeds $T_{SD(enter)}$ . As the die cools below $T_{SD(exit)}$ , the device resumes regulation. The typical $T_{SD(enter)}$ of 160°C and $T_{SD(exit)}$ of 130°C provides a large hysteresis (30°C typical). The large hysteresis is intended to allow the device to sufficiently cool before attempting to resume regulation. ### 8.4 Device Functional Modes #### 8.4.1 Enable / Disable The table below shows the device functional modes: 表 8-2. Device Functional Modes | EN PIN | DEVICE<br>STATUS | |--------|------------------| | High | Regulation mode | | Low | Shutdown mode | 25 ## 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information The TPS7H1121-SP LDO linear regulator is targeted space environment applications. This regulator has various features such as low dropout, soft start, output current limit, and error amplifier access via STAB pin. ### 9.2 Typical Application 図 9-1. Application Schematic #### 9.2.1 Design Requirements This example highlights a design using the TPS7H1121 based on its evaluation module. For more details, please refer to the EVM user's guide, TPS7H1121EVM-CVAL Evaluation Module (EVM) User's Guide (SLVUCX9). A few parameters must be known in order to start the design process. These parameters are typically determined at the system level. For this example, we start with the following known parameters: 表 9-1. Design Parameters DESIGN PARAMETER EXAMPLE VALUE | DESIGN PARAMETER | EXAMPLE VALUE | |-------------------------------------------|---------------------------------------------| | Input voltage | 5V ± 5% | | Output voltage | 3.3V ± 5% | | Maximum output current | 1A (typ) | | V <sub>IN(turn-on threshold)</sub> | 1.35V (typ) | | V <sub>OUT</sub> (PG assertion threshold) | 90% of V <sub>OUT(final)</sub> (typ), 2.97V | | Soft start time, t <sub>SS</sub> | 20ms | | Minimum phase margin | 50° | | Maximum gain margin | 6dB | Product Folder Links: TPS7H1121-SP Copyright © 2024 Texas Instruments Incorporated #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Output Voltage Configuration The output voltage is configured using $\pm 1$ . Therefore 0.1% feedback resistors are selected with $R_{FB(TOP)} = 1.01 k\Omega$ and $R_{FB(BOT)} = 4.53 k\Omega$ ; using resistors with a 1% tolerance is acceptable, however this directly contributes a 1% error to the output voltage. ### 9.2.2.2 Output Voltage Accuracy $$System_{(error)} = V_{ACC} + R_{(error)}$$ (7) When the input voltage $V_{IN}$ is below 3V, the error amp is operating with a reduced head room such that output accuracy performance is widened to $\pm 1.8\%$ ; for this example $V_{IN}$ is above 3V, therefore the standard $\pm 1.5\%$ accuracy can be applied. For the selected 0.1% feedback resistors, the calculated error is shown in $\pm$ 8, this assumes an uncorrelated error and the errors are added as the sum of the resistors' error squared. $$R_{(error)} = \sqrt[2]{(0.1^2 + 0.1^2)} = \pm 0.14\%$$ (8) The negative and positive system error's are summed with the results for this example shown below in equations $\pm$ 9 and $\pm$ 10. $$System_{(neg error)} = -1.5\% + -0.14\%$$ (9) $$System_{(pos\ error)} = 1.5\% + 0.14\%$$ (10) Adding the following errors together results in an accuracy of ±1.64%. #### 9.2.2.3 Enable Threshold The desired turn-on threshold is 1.35V. This means that as the $V_{IN}$ rail is turned-on and begins rising, the TPS7H1121 commences turning-on as soon as $V_{IN}$ reaches 1.35V. While this is not enough headroom from $V_{IN}$ to $V_{OUT}$ for final regulation, the regulator initiates start-up and $V_{IN}$ progresses to the final voltage of 5V. If desired, a higher voltage turn-on threshold can be selected (for example, 3.5V), provided the desired voltage is below 7V. Using $\pm$ 1 and selecting an R<sub>EN(TOP)</sub> value of 49.9kΩ, the R<sub>EN(BOT)</sub> can be calculated as shown in $\pm$ 11. $$R_{EN(BOT)} = \frac{V_{EN(rising)} \times R_{EN(TOP)}}{V_{IN(rising)} - V_{EN(rising)}} = \frac{0.605 \text{ V} \times 49.9 \text{ k}\Omega}{1.35 \text{ V} - 0.605 \text{ V}} = 40.2 \text{ k}\Omega$$ (11) Using E192 resistor values, $R_{EN(BOT)}$ is chosen to be 40.2k $\Omega$ . To comply with the maximum pin voltage for Enable use $\pm$ 4. As shown in $\pm$ 12, $V_{EN(final)}$ = 2.24V which is less than the recommended maximum of 7V and above the recommended minimum final value of 0.8V. $$V_{EN(final)} = V_{IN(final)} \times \left(\frac{R_{EN(BOT)}}{R_{EN(BOT)} + R_{EN(TOP)}}\right) = \frac{5V \times 40.2k\Omega}{40.2k\Omega + 49.9k\Omega} = 2.24V$$ (12) #### 9.2.2.4 Soft Start Capacitor The evaluation module is specified to have a soft start time of $t_{SS}$ of 20ms, the soft start capacitor value can be calculated with $\pm 6$ . Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 $$C_{SS} = \frac{20 \text{ ms} \times 2 \text{ } \mu \text{A}}{1.2 \text{ V}} = 33.3 \text{ nF}$$ (13) Therefore a 33nF ceramic capacitor is selected to configure the soft start time. #### 9.2.2.5 Programmable Current Limit Resistor The evaluation module is populated with a current limit setting resistor to provide a $I_{lim}$ = 3A; to configure a lower current limit see $\frac{1}{8}$ 8-1. #### 9.2.2.6 Characterization of Overcurrent Events that Exceed Thermal Limits High power overcurrent events are characterized by duration, the input and output voltage they occur at, and the resulting current. In these high power overcurrent conditions, the dissipated power in the pass element becomes much greater than nominal operating conditions. Depending on the specific overcurrent conditions, the device heats up until reaching thermal shutdown. However, depending on the specific overcurrent event, the device may heat faster than the thermal shutdown circuitry can respond. 表 8-1 specifies resistors values for a desired current limit setting and the anticipated accuracy of the programmable current limit at the specified setting; 3A is a recommended maximum programmable current limit setting as the 20% accuracy has a maximum current limit of 3.6A, which is below the Absolute Maximum rating of 3.9A. The magnitude of the over-current condition intensifies as a function of the $V_{IN}$ - $V_{OUT}$ differential and pulse width (for faults to be evaluated as DC a 1s pulse can be used). By combining the input and output voltage differential, fault pulse width, and programmable current limit setting, a recommended programmable current limit protection area is derived as shown in $\boxtimes$ 9-2 which was characterized using validation hardware for the TPS7H1121 (ceramic package) under laboratory ambient conditions ( $T_A = 25^{\circ}C$ ). The effective thermal resistance of the thermal pad is calculated to be $R_{TH(PCB)} = 5^{\circ}C/W$ (taking into account thermal via diameter, spacing, and board layers), and the programmable current limit $I_{PCL}$ was set for the maximum allowable current of 3.6A. Applied faults of a pulse width of 10ms, 100ms and 1s were applied until the device was no longer functional; the applied voltage and programmed current were then adjusted lower on subsequent units until the curve was determined. The depicted curve is very dependent on assumed ambient temperatures, package thermal resistance, PCB thermal resistances and nature of the applied short; the curve below is only applicable for the ceramic unit and the validation hardware utilized. 図 9-2. Programmable Current Limit Protection Area #### 9.2.2.7 Power Good Pull Up Resistor TI recommends to use a pullup resistor between $10k\Omega$ to $100k\Omega$ ; the evaluation module is configured with $10k\Omega$ . #### 9.2.2.8 Capacitors TPS7H1121 may use of a combination of tantalum and ceramic capacitors to achieve good volume to capacitance ratio. 表 9-2 highlights some of the supported capacitors. TI recommends to follow proper derating guidelines as recommended by the capacitor manufacturer based upon output voltage and operating temperature. TI recommends to use a polymer or tantalum capacitor along with a $0.1\mu F$ and $1\mu F$ ceramic capacitors implemented as bypass capacitors. The device is stable for input and output tantalum, polymer or ceramic X7R capacitor values or networks with bulk capacitance's ranging from $6.8\mu F$ to $880\mu F$ (some values within this range may require the use of external compensation). However, the dynamic performance of the device varies based on load conditions, the capacitor values used (including ESR) and utilization of the external compensation STAB pin. Bulk output capacitance less than $22\mu F$ and capacitance exceeding $220\mu F$ , should generally use an external compensation network applied to the STAB pin to achieve robust stability margins. Thorough stability analysis should always be performed to ensure that requisite stability margins are attained across the entirety of the mission profile. Bulk output capacitor ESR is significantly affects system stability; the TPS7H1121 was designed to achieve wide gain and phase margins with tantalum or polymer surface mount capacitors with low ESR. Ceramic capacitors are also supported, however ceramic capacitors have lower output capacitance and ESR such that an external compensation network may be necessary to achieve stability targets. | 32 3-2. 11 07111121 Supacitors | | | | | | | | | |--------------------------------|-----------------------------------------------------------------------|--------------------|--------|--|--|--|--|--| | CAPACITOR PART NUMBER | CAPACITOR DETAILS<br>(CAPACITOR, VOLTAGE, ESR @<br>100kHz, Case Size) | ТҮРЕ | VENDOR | | | | | | | TES226K035 | 22μF, 35V, 43mΩ, 7343 | Tantalum - MnO2 | AVX | | | | | | | TBME476K025LBLC9 | 47μF, 25V, 65mΩ, 7343 | Tantalum - MnO2 | AVX | | | | | | | T540D227K010AH | 220μF, 10V, 24mΩ, 7343 | Tantalum - Polymer | Kemet | | | | | | 表 9-2. TPS7H1121 Capacitors #### 9.2.2.8.1 Hybrid Output Capacitor Network The recommendation for the TPS7H1121 is to utilize ceramic bypass capacitors with a tantalum bulk capacitor. The combination of a tantalum and ceramic capacitor forms a hybrid network capacitor; see application report How to Calculate the Load Pole and ESR Zero When Using Hybrid Output Capacitors (SLVAE26) for how to analytically implement and assess the applied output capacitor network. 図 9-3. Recommended Hybrid Output Capacitor Network Simplification TI recommends when conducting analytical analysis of the output capacitor network to only combine capacitors and the associated parasitic parameters which are identically specified (combine identical tantalums, keep bypass caps and tantalum caps distinct from each other in analysis). In the figure above, capacitors $C_{OUT1}$ and $C_{OUT2}$ are combined into effective capacitance and ESR of $C_{eff}$ and $R_{eff}$ with the bypass cap $C_{BYP}$ being excluded. Product Folder Links: TPS7H1121-SP Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 #### 9.2.2.9 Frequency Compensation Applying a simple RC compensation network to the STAB pin as optionally depicted in 🗵 9-1 enables the end user to optimize the phase and gain margin of the system's stability. The addition of this RC compensation network introduces 2 poles and 1 zero to the system. Firstly, a low frequency pole is present which can be approximated in more detailed analytical analysis. The compensation pole frequency, $f_{p(COMP)}$ , is approximated using $\pm$ 14. $$f_{p(COMP)} = \frac{c_{COMP} + c_{OTA}}{2\pi \times R_{COMP} \times C_{COMP}}$$ (14) where C<sub>OTA</sub> = 100pF (typical sim) The compensation zero frequency, $f_{z(COMP)}$ , is approximated by $\pm 15$ . $$f_{z(COMP)} = \frac{1}{2\pi \times R_{COMP} \times C_{COMP}}$$ (15) The open loop gain $A_{OL}$ is approximated by $\pm$ 16. $$A_{OL} = g_{m(OTA)} \times R_{OTA} \tag{16}$$ where - g<sub>m(OTA)</sub> = 5mS (typical sim) - $R_{OTA} = 220k\Omega$ (typical sim) 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLVSH48 ## 9.3 Power Supply Recommendations This device is designed to operate with an input voltage supply of up to 14V. The minimum input voltage must provide adequate headroom greater than the dropout voltage for the device to have a regulated output. If the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. #### 9.4 Layout #### 9.4.1 Layout Guidelines - For best performance, all traces should be as short as possible. - Use wide traces for IN, OUT, and GND to minimize the parasitic electrical effects. - Place the bulk output capacitors (generally tantalum or tantalum polymer) near the OUT pins of the device. - If a ceramic output capacitor is used, place it near the point of load. ### 9.4.2 Layout Example 図 9-4. Printed Circuit Board Layout Example 図 9-5. Printed Circuit Board Layout Example: 3D View Copyright © 2024 Texas Instruments Incorporated 32 ### 10 Device and Documentation Support ### 10.1 Device Support ### 10.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### **10.2 Documentation Support** #### 10.2.1 Related Documentation For related documentation see the following: - Texas Instruments, TI Engineering Evaluation Units vs. MIL-PRF-38535 QML Class V Processing (SLYB235) - Texas Instruments, Demystifying Type II and Type III Compensators Using Op-Amp and OTA for DC/DC Converters (SLVA662) - Texas Instruments, TPS7H1121EVM-CVAL Evaluation Module (EVM) (SLVUCX9) - Texas Instruments, How to Calculate the Load Pole and ESR Zero When Using Hybrid Output Capacitors (SLVAE26) ### 10.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 10.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 33 ## 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision * (May 2024) to Revision A (September 2024) | Page | |---|--------------------------------------------------------------------------------------------------------|-------------------------| | • | TPS7H1121-SP の QMLV を「事前情報」から「量産データ」に変更 | 1 | | • | 「デバイスの情報」表の部品番号 5962R2320301VXC の製品プレビューを削除。 | 1 | | • | Removal of "Product Preview" note for Orderable Part Number 5962R2320301VXC in the Device Option Table | | | • | Adjusted Enable threshold values and Programmable Currentl Limit min and max values | 6(t <sub>SS</sub> ). 16 | ## 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS7H1121-SP* ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 20-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|-------------|-------------------------------|----------------------------|--------------|-----------------------------------| | | | | | | | (4) | (5) | | | | 5962R2320301VXC | Active | Production | CFP (HFT) 22 | 25 TUBE | ROHS Exempt | NIAU | N/A for Pkg Type | -55 to 125 | 5962R2320301VXC<br>TPS7H1121MHFTV | | TPS7H1121HFT/EM | Active | Production | CFP (HFT) 22 | 15 TUBE | ROHS Exempt | NIAU | N/A for Pkg Type | 25 to 25 | TPS7H1121HFT<br>EVAL ONLY | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 21-May-2025 ### **TUBE** ### \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-----------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962R2320301VXC | HFT | CFP | 22 | 25 | 506.98 | 32.77 | 9910 | NA | | TPS7H1121HFT/EM | HFT | CFP | 22 | 15 | 506.98 | 32.77 | 9910 | NA | CERAMIC FLATPACK #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This package is hermetically sealed with a metal lid. The lid is not connected to any lead. - 4. The leads are gold plated. - 5. Metal lid is connected to backside metalization CERAMIC FLATPACK | | | REVISION | ONS | | | | | |-----|-------------------------------------|----------|------|---------|------------|---------------|-----------------| | REV | | | | ECR | DATE | ENGINEER / | | | Α | RELEASE NEW DRAWING | | | 2186323 | 03/13/2020 | R. RAZAK / Al | | | В | ADD LAND PATTERN VIEW / SHEET | | | 2190485 | 10/22/2020 | R. RAZAK / AI | | | С | UPDATE TOTAL LEAD LENGTH TO 27± 0.5 | | : | 2192775 | 01/28/2021 | R. RAZAK / Al | NIS FAUZI | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SCALE S | SIZE | | 400E70 | 24 | REV PAGE 4 OF 4 | | | | | A | | 422579 | ا ك<br> | 4 of 4 | 4.4 x 7.6, 0.65 mm pitch PLASTIC SMALL OUTLINE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated