TPS7A20C JAJSS47 - AUGUST 2024 # TPS7A20C 300mA、低ノイズ、高速セトリング LDO # 1 特長 - 低出力容量および低インダクタンスで使用した際の高 速セトリング - 低い出力電圧ノイズ:7µV<sub>RMS</sub> - ノイズ バイパス コンデンサが不要 - 高 PSRR:58dB (100kHz、20mA 時) - 超低 Io: 11µA - 入力電圧範囲:1.6V~6.0V - 出力電圧範囲:0.8V~5.5V - 出力電圧許容誤差:±1.5%(最大値) - 非常に低いドロップアウト: - 300mA で 140mV 以下 (V<sub>OUT</sub> = 3.3V) - 小さい突入電流 - スマートイネーブルのプルダウン - 最小 0.47µF の出力コンデンサで安定 - パッケージ: - 0.616mm × 0.616mm DSBGA # 2 アプリケーション - イメージ センサ - スマートフォンとタブレット - IP ネットワーク カメラ - 携帯医療機器 - スマートメータとフィールドトランスミッタ - モータードライブ - ウェアラブル # Volit -⊙ OUTPUT INPUT O TPS7A20C ENABLE o- $V_{EN}$ アプリケーション概略回路図 # 3 概要 TPS7A20C は、300mA の出力電流を供給できる超小型 の低ドロップアウト (LDO) リニア レギュレータです。この LDO は、イメージ センサなどの繊細な負荷に電力を供給 するように設計されています。低出力容量およびインダク タンスで使用する場合、本デバイスは低ノイズ、高 PSRR、優れた負荷およびライン過渡性能を実現します。 革新的な設計手法を採用した TPS7A20C は、ノイズ バ イパスコンデンサを追加しなくても超低ノイズ性能を発揮 します。TPS7A20Cは、静止電流が小さいという利点も備 えており、バッテリ駆動のアプリケーションで有用です。 1.6V~6.0V の入力電圧範囲と 0.8V~5.5V の出力電圧 範囲はさまざまなアプリケーションに適しています。本デバ イスは、負荷、ライン、温度の変化に対して誤差 1.5% 以 下の精度を達成するために高精度の基準電圧回路を使 用しています。 TPS7A20C は、突入電流を低減させるための内部ソフト スタート同路を備えているため、スタートアップ時の入力電 圧の低下を最小限に抑えることができます。このデバイス は小さなセラミックコンデンサでも安定に動作するため、ソ リューション全体を小型化できます。 TPS7A20C はスマートイネーブル入力回路と、内部的に 制御されるプルダウン抵抗を備えています。この抵抗は、 無効化された状態に LDO を維持します。そのため、EN ピンをプルダウンするための外付け部品は不要です。EN ピンをフローティングのままにしても、LDO は無効化され た状態を維持します。 #### パッケージ情報 | | TO STATE | | | | |----------|----------------------|--------------------------|--|--| | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | | | | TPS7A20C | YCK (DSBGA, 4) | 0.616 mm × 0.616 mm | | | - 詳細については、「メカニカル、パッケージ、および注文情報」を参 (1) 照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 # **Table of Contents** | <b>4 杜目</b> 4 | | |---------------------------------------|--| | 1 特長1 | | | <b>2</b> アプリケーション1 | | | 3 概要1 | | | 4 Pin Configuration and Functions3 | | | 5 Specifications4 | | | 5.1 Absolute Maximum Ratings4 | | | 5.2 ESD Ratings4 | | | 5.3 Recommended Operating Conditions4 | | | 5.4 Thermal Information5 | | | 5.5 Electrical Characteristics5 | | | 5.6 Switching Characteristics6 | | | 5.7 Typical Characteristics7 | | | 6 Detailed Description14 | | | 6.1 Overview14 | | | 6.2 Functional Block Diagram14 | | | 6.3 Feature Description15 | | | 6.4 Device Functional Modes17 | | | 7 Application and Implementation | 18 | |-----------------------------------------|-----------------| | 7.1 Application Information | | | 7.2 Typical Application | | | 7.3 Power Supply Recommendations | 23 | | 7.4 Layout | 23 | | 8 Device and Documentation Support | <mark>24</mark> | | 8.1 Device Support | 24 | | 8.2ドキュメントの更新通知を受け取る方法 | | | 8.3 サポート・リソース | 24 | | 8.4 Trademarks | | | 8.5 静電気放電に関する注意事項 | 24 | | 8.6 用語集 | 24 | | 9 Revision History | 24 | | 10 Mechanical, Packaging, and Orderable | | | Information | 24 | | 10.1 Mechanical Data | 25 | | | | # 4 Pin Configuration and Functions 図 4-1. YCK Package, 4-Pin DSBGA (Top View) 図 4-2. YCK Package, 4-Pin DSBGA (Bottom View) **Pin Functions: DSBGA** | PIN NO. NAME | | I/O | DESCRIPTION | | | | |--------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | | | "0 | DESCRIPTION | | | | | A1 | IN | I | Input voltage supply. For best transient response and to minimize input impedance, use the nominal value or larger capacitor from IN to ground. See the <i>Recommended Operating Conditions</i> table. Place the input capacitor as close to the IN and GND pins of the device as possible. | | | | | A2 | OUT | 0 | Regulated output voltage. A low equivalent series resistance (ESR) capacitor is required from OUT to ground for stability. For best transient response, see the <i>Input and Output Capacitor Requirements</i> section. Place the output capacitor as close to the OUT and GND pins of the device as possible. | | | | | B1 EN I | | I | Enable input. A low voltage ( $<$ V <sub>EN(LOW)</sub> ) on this input turns the regulator off and discharges the output pin to GND. A high voltage ( $>$ V <sub>EN(HI)</sub> ) on this pin enables the regulator output. This pin has an internal 500k $\Omega$ pulldown resistor to hold the regulator off by default. When V <sub>EN</sub> $>$ V <sub>EN(HI)</sub> , the 500k $\Omega$ pulldown is disconnected to reduce input current. | | | | | B2 | GND | _ | Common ground. | | | | English Data Sheet: SBVS451 # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1)(3) | | | MIN | MAX | UNIT | |-------------|------------------------------------|-----------|---------------------------------------------|------| | | V <sub>IN</sub> | -0.3 | 6.5 | | | Voltage | V <sub>OUT</sub> | -0.3 | 6.5 or V <sub>IN</sub> + 0.3 <sup>(2)</sup> | V | | | V <sub>EN</sub> | -0.3 | 6.5 | | | Current | Maximum output <sup>(4)</sup> | Internall | y limited | А | | Temperature | Operating junction, T <sub>J</sub> | -40 | 150 | °C | | Temperature | Storage, T <sub>stg</sub> | -65 | 150 | C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The maximum value of $V_{OUT}$ is the lesser of 6.5V or $(V_{IN}$ + 0.3V). - (3) All voltages are with respect to the GND pin. - (4) Internal thermal shutdown circuitry protects the device from permanent damage. # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±750 | ) V | | - (1) JEDEC document JEP155 states that 500V HBM allows safemanufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safemanufacturing with a standard ESD control process. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | NOM MAX | UNIT | |------------------|----------------------------------------------|------|---------|------| | V <sub>IN</sub> | Input supply voltage | 1.6 | 6.0 | V | | V <sub>EN</sub> | Enable input voltage | 0 | 6.0 | V | | V <sub>OUT</sub> | Nominal output voltage range | 0.8 | 5.5 | V | | I <sub>OUT</sub> | Output current | 0 | 300 | mA | | C <sub>IN</sub> | Input capacitor <sup>(2)</sup> | | 1 | μF | | C <sub>OUT</sub> | Output capacitance <sup>(3)</sup> | 0.47 | 10 | μF | | ESR | Output capacitor effective series resistance | | 50 | mΩ | | TJ | Operating junction temperature | -40 | 125 | °C | - (1) All voltages are with respect to GND. - (2) An input capacitor is not required for LDO stability. However, an input capacitor with an effective value of 0.47µF minimum is recommended to counteract the effect of source resistance and inductance, which may in some cases cause symptoms of system-level instability such as ringing or oscillation, especially in the presence of load transients. Using an input capacitor at least equal to the output capacitor is generally good practice. Product Folder Links: TPS7A20C (3) To help achieve fast settling and avoid instability, the output capacitance (including tolerance, bias voltage, temperature variations, etc.) should fall within the specified range. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## **5.4 Thermal Information** | | | TPS7A20C | | |------------------------|----------------------------------------------|----------------|------| | | THERMAL METRIC(1) | YCK<br>(DSBGA) | UNIT | | | | 4 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 201.4 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 2.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 69.3 | °C/W | | Ψлт | Junction-to-top characterization parameter | 1.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 69.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. # 5.5 Electrical Characteristics at operating temperature range ( $T_J$ = $-40^{\circ}$ C to +125°C), $V_{IN}$ = $V_{OUT(NOM)}$ + 0.3V or 1.6V, whichever is greater, $V_{EN}$ = 1.0 V, $I_{OUT}$ = 1mA, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 0.75 $\mu$ F derated (unless otherwise noted); all typical values are at $T_J$ = 25°C | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------|------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|-----|------|------|------| | ΔV <sub>OUT</sub> | Output voltage tolerance | $V_{IN} = (V_{OUT(NOM)} + 0.3V)$ to $I_{OUT} = 1$ mA to 300mA, $V_{OUT} \ge 1.85V$ | | | | 1.5 | % | | ΔVOUT | Output voltage tolerance | $V_{IN}$ = ( $V_{OUT(NOM)}$ + 0.3V) to $I_{OUT}$ = 1mA to 300mA, $V_{OUT}$ < 1.85V | 6.0V, | -30 | | 30 | mV | | $\Delta V_{OUT}$ | Line regulation | $V_{IN} = (V_{OUT(NOM)} + 0.3V)$ to $I_{OUT} = 1$ mA | 6.0V, | | 0.03 | | %/V | | ΔV <sub>OUT</sub> | Load regulation | I <sub>OUT</sub> = 1mA to 300mA | | | 11 | | mV | | I <sub>GND</sub> | Quiescent ground current | $V_{EN} = V_{IN} = 6V,$ $I_{OUT} = 0$ mA | T <sub>J</sub> = -40°C to 125°C | | | 18.5 | μA | | | | $V_{EN} = V_{IN} = 6V, I_{OUT} = 300i$ | mA | | 2000 | | | | I <sub>SHDN</sub> | Shutdown ground current | V <sub>EN</sub> = 0V (disabled), V <sub>IN</sub> = | <sub>EN</sub> = 0V (disabled), V <sub>IN</sub> = 6.0V, T <sub>J</sub> = -40°C to 125°C | | | 5 | μΑ | | I <sub>GND(DO)</sub> | I <sub>GND</sub> in dropout | $V_{IN} \le V_{OUT(NOM)}$ , $I_{OUT} = 0$ r | V <sub>OUT(NOM)</sub> , I <sub>OUT</sub> = 0mA, V <sub>EN</sub> = V <sub>IN</sub> | | 11 | 18 | μΑ | | | Dropout voltage | | $0.8V \le V_{OUT} < 1.0V^{(1)}$ | | | 690 | mV | | | | I <sub>OUT</sub> = 300mA,<br>V <sub>OUT</sub> = 95% x V <sub>OUT(NOM)</sub> | $1.0V \le V_{OUT} < 1.2V^{(1)}$ | | | 490 | | | $V_{DO}$ | | | $1.2V \le V_{OUT} < 1.5V^{(1)}$ | | | 355 | | | <b>v</b> DO | | | 1.5V ≤ V <sub>OUT</sub> < 2.5V | | | 200 | | | | | | 2.5V ≤ V <sub>OUT</sub> < 3.3V | | | 140 | | | | | | $3.3V \le V_{OUT} \le 5.5V$ | | | 130 | | | 1 | Output current limit | $V_{OUT} = 0.9 \times V_{OUT(NOM)},$<br>$V_{IN} = V_{OUT(NOM)} + 0.5 \text{ V}$ | V <sub>OUT</sub> < 1.5V | 360 | 520 | 800 | mA | | I <sub>CL</sub> | Output current innit | $V_{OUT} = 0.9 \times V_{OUT(NOM)},$<br>$V_{IN} = V_{OUT(NOM)} + 0.3 \text{ V}$ | V <sub>OUT</sub> ≥ 1.5V | 360 | 520 | 770 | IIIA | | I <sub>SC</sub> | Short-circuit current limit | V <sub>OUT</sub> = 0V | | | 185 | | mA | | | | | f = 100Hz | | 95 | | | | | | | f = 1kHz | | 95 | | | | | | $I_{OUT} = 20\text{mA},$<br>$V_{IN} = V_{OUT} + 1.0V$ | f = 10kHz | | 75 | | dB | | | | 114 001 | f = 100kHz | | 58 | | | | PSRR | Power-supply rejection ratio | | f = 1MHz | | 36 | | | | TORK | Power-supply rejection ratio | | f = 100Hz | | 65 | | | | | | | f = 1kHz | | 70 | | | | | | $I_{OUT} = 300 \text{mA},$<br>$V_{IN} = V_{OUT} + 1.0 \text{V}$ | f = 10kHz | | 75 | | | | | | 001 | f = 100kHz | | 61 | | | | | | | f = 1MHz | | 40 | | | Product Folder Links: TPS7A20C 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 # 5.5 Electrical Characteristics (続き) at operating temperature range ( $T_J = -40^{\circ}\text{C}$ to +125°C), $V_{IN} = V_{OUT(NOM)} + 0.3\text{V}$ or 1.6V, whichever is greater, $V_{EN} = 1.0\text{ V}$ , $I_{OUT} = 1\text{mA}$ , $C_{IN} = 1\mu\text{F}$ , $C_{OUT} = 0.75\mu\text{F}$ derated (unless otherwise noted); all typical values are at $T_J = 25^{\circ}\text{C}$ | PARAMETER | | TEST C | TEST CONDITIONS | | TYP | MAX | UNIT | |----------------------------------|------------------------------------------------|-----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|------|------|------|---------------| | V <sub>N</sub> | Output noise voltage | BW = 10Hz to 100kHz, | I <sub>OUT</sub> = 300mA | | 7 | | 11\/ | | ٧N | Output hoise voitage | V <sub>OUT</sub> = 2.8V | I <sub>OUT</sub> = 1mA | | 10 | | $\mu V_{RMS}$ | | R <sub>PULLDOWN</sub> | Output automatic discharge pulldown resistance | $V_{EN} < V_{EN(LOW)}$ (output dis $V_{OUT(nom)}$ =2.85V | abled), V <sub>IN</sub> = 3.1V, | | 285 | | Ω | | т | Thermal shutdown | T <sub>J</sub> rising | | | 165 | | °C | | T <sub>SD</sub> Thermal shutdown | | T <sub>J</sub> falling | | | 140 | | C | | V <sub>EN(LOW)</sub> | Low input threshold | V <sub>IN</sub> = 1.6V to 6.0V,<br>V <sub>EN</sub> falling until the output | V <sub>IN</sub> = 1.6V to 6.0V,<br>V <sub>EN</sub> falling until the output is disabled | | | 0.3 | V | | V <sub>EN(HI)</sub> | High input threshold | V <sub>IN</sub> = 1.6V to 6.0V<br>V <sub>EN</sub> rising until the output i | V <sub>IN</sub> = 1.6V to 6.0V<br>V <sub>EN</sub> rising until the output is enabled | | | | V | | V | UVLO threshold | V <sub>IN</sub> rising | V <sub>IN</sub> rising | | 1.35 | 1.59 | V | | $V_{UVLO}$ | OVEO tillesiloid | V <sub>IN</sub> falling | | 1.05 | 1.3 | 1.55 | V | | V <sub>UVLO(HYST)</sub> | UVLO hysteresis | | | | 42 | | mV | | I <sub>EN</sub> | EN input leakage current | V <sub>EN</sub> = 6.0V and V <sub>IN</sub> = 6.0V | | | 90 | 250 | nA | | R <sub>EN(PULL</sub> - | Smart enable pulldown resistor | V <sub>EN</sub> = 0.25V | V <sub>EN</sub> = 0.25V | | 500 | | ΚΩ | <sup>(1)</sup> Design simulation data only. # **5.6 Switching Characteristics** at operating temperature range ( $T_J$ = $-40^{\circ}$ C to +125°C), $V_{IN}$ = $V_{OUT(NOM)}$ + 0.3 V or 1.6V, whichever is greater, $V_{EN}$ = 1.0 V, $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ = 1 $\mu$ F, $C_{OUT}$ ESL = 300pH, $C_{OUT}$ ESR = 8m $\Omega$ , board ESL = 1.5nH, board ESR = 5 m $\Omega$ (unless otherwise noted); all typical values are at $T_J$ = 25°C | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------------|--------------------------------------------------------------------|-----|-----|------|------| | t <sub>STR</sub> Start-up time | From $V_{EN} > V_{EN(HI)}$ to $V_{OUT} = 95\%$ of $V_{OUT(NOM)}$ , | | 750 | 1150 | μs | Product Folder Links: TPS7A20C 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 6 # 5.7 Typical Characteristics $V_{IN} = V_{OUT(NOM)} + 0.3V$ or 1.6V (whichever is greater), $V_{OUT} = 2.85V$ , $I_{OUT} = 1$ mA, $C_{IN} = 1$ $\mu$ F, $C_{OUT}$ (derated) = 0.75 $\mu$ F, and $T_A = 25$ °C (unless otherwise noted) 7 Product Folder Links: TPS7A20C $V_{IN}$ = $V_{OUT(NOM)}$ + 0.3V or 1.6V (whichever is greater), $V_{OUT}$ = 2.85V, $I_{OUT}$ = 1mA, $C_{IN}$ = 1 $\mu$ F, $C_{OUT}$ (derated) = 0.75 $\mu$ F, and $T_A$ = 25°C (unless otherwise noted) 11 Product Folder Links: TPS7A20C $V_{IN} = V_{OUT(NOM)} + 0.3V$ or 1.6V (whichever is greater), $V_{OUT} = 2.85V$ , $I_{OUT} = 1$ mA, $C_{IN} = 1$ $\mu$ F, $C_{OUT}$ (derated) = 0.75 $\mu$ F, and $T_A = 25$ °C (unless otherwise noted) 13 Product Folder Links: TPS7A20C # 6 Detailed Description #### 6.1 Overview The TPS7A20C provides low noise, high PSRR, low quiescent current, and low line and load transient response figures. This device is designed to meet the needs of sensitive RF and analog circuits. Using innovative design techniques, the TPS7A20C offers class-leading noise performance without the need for a separate noise filter capacitor. The TPS7A20C is designed to operate with a single 1µF input capacitor. The device also provides excellent load settling performance when used with a single ceramic output capacitor in the 0.75µF to 1.5µF range. # 6.2 Functional Block Diagram #### 6.3 Feature Description #### 6.3.1 Fast Settling This LDO is designed to settle quickly in response to load transients up to 200mA. Use output capacitance in the $0.5\mu F$ to $1.5\mu F$ range and ESL less than 2.5nH for fast load transient settling. #### 6.3.2 Low Output Noise Any internal noise at the TPS7A20C reference voltage is reduced by a first-order, low-pass RC filter before being passed to the output buffer stage. The low-pass RC filter has a –3dB cut-off frequency of approximately 0.1Hz. During start-up, the filter resistor is bypassed to reduce output rise time. The filter begins normal operation after the output voltage reaches the correct value. #### 6.3.3 Dropout Voltage Dropout voltage ( $V_{DO}$ ) is defined as $V_{IN} - V_{OUT}$ at the rated output current ( $I_{RATED}$ ), where the pass transistor is fully on. $V_{IN}$ is the input voltage, $V_{OUT}$ is the output voltage, and $I_{RATED}$ is the maximum $I_{OUT}$ listed in the *Recommended Operating Conditions* table. At this operating point, the pass transistor is driven fully on. Dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage where the output voltage is expected to stay in regulation. If the input voltage falls to less than the nominal output regulation, then the output voltage falls as well. For a CMOS regulator, the dropout voltage is determined by the drain-source, on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. The following equation calculates the $R_{DS(ON)}$ of the device. $$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}} \tag{1}$$ #### 6.3.4 Smart Enable The enable (EN) input polarity is active high. The output voltage is enabled when the enable input voltage is greater than $V_{EN(HI)}$ and disabled when the enable input voltage is less than $V_{EN(LOW)}$ . If independent control of the output voltage is not needed, connect EN to IN. This device has a smart enable circuit to reduce quiescent current. When the enable pin voltage is driven above $V_{EN(HI)}$ , the device is enabled and the smart enable internal pulldown resistor ( $R_{EN(PULLDOWN)}$ ) is disconnected. See the *Electrical Characteristics* table. When the enable pin is floating, $R_{EN(PULLDOWN)}$ is connected and pulls the enable pin low to disable the device. The $R_{EN(PULLDOWN)}$ value is listed in the *Electrical Characteristics* table. #### 6.3.5 Current Limit The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brick-wall-foldback scheme. The current limit transitions from a brick-wall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brick-wall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application note. English Data Sheet: SBVS451 #### 6-1 shows a diagram of the foldback current limit. 図 6-1. Foldback Current Limit #### 6.3.6 Undervoltage Lockout (UVLO) The device has an independent undervoltage lockout (UVLO) circuit that monitors the input voltage. This circuit allows for a controlled and consistent turn on and off of the output voltage. To prevent the device from turning off if the input drops during turn on, the UVLO has hysteresis, as specified in the *Electrical Characteristics* table. #### 6.3.7 Thermal Shutdown A thermal shutdown protection circuit disables the LDO when the junction temperature $(T_J)$ of the pass transistor rises to $T_{SD(shutdown)}$ (typical). Thermal shutdown hysteresis makes sure that the device resets (turns on) when the temperature falls to $T_{SD(reset)}$ (typical). The thermal time-constant of the semiconductor die is fairly short. Thus, the device cycles on and off when thermal shutdown is reached until power dissipation is reduced. Power dissipation during start-up is high from large $V_{\text{IN}} - V_{\text{OUT}}$ voltage drops across the device or from high inrush currents charging large output capacitors. Under some conditions, the thermal shutdown protection disables the device before start-up completes. For reliable operation, limit the junction temperature to the maximum listed in the *Recommended Operating Conditions* table. Operation above this maximum temperature causes the device to exceed operational specifications. Although the internal device protection circuitry is designed to protect against thermal overload conditions, this circuitry is not intended to replace proper heat sinking. Continuously running the device into thermal shutdown or above the maximum recommended junction temperature reduces long-term reliability. #### 6.3.8 Active Discharge An internal pulldown MOSFET connects a resistor from OUT to ground when the device is disabled to actively discharge the output capacitance. The active discharge circuit is activated by driving EN low or by the voltage on IN falling below the undervoltage lockout (UVLO) threshold. Do not rely on the active discharge circuit for discharging a large amount of output capacitance after the input supply has collapsed. Reverse current potentially flows from the output to the input. This reverse current flow causes damage to the device. Limit reverse current to no more than 5% of the device rated current for a short period of time. #### 6.4 Device Functional Modes #### 6.4.1 Device Functional Mode Comparison 表 6-1 shows the conditions that lead to the different modes of operation. See the *Electrical Characteristics* table for parameter values. | 20 11 20 1100 1 another an industrial mode | | | | | | | |---------------------------------------------------|-------------------------------------------------------------|----------------------------------------|------------------------------------------|--------------------------------------------|--|--| | OPERATING MODE | PARAMETER | | | | | | | OPERATING WIDDE | V <sub>IN</sub> | V <sub>EN</sub> | I <sub>OUT</sub> | TJ | | | | Normal operation | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub> | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> | | | | Dropout operation | $V_{IN(min)} < V_{IN} < V_{OUT(nom)} + V_{DO}$ | V <sub>EN</sub> > V <sub>EN(HI)</sub> | I <sub>OUT</sub> < I <sub>OUT(max)</sub> | T <sub>J</sub> < T <sub>SD(shutdown)</sub> | | | | Disabled (any true condition disables the device) | V <sub>IN</sub> < V <sub>UVLO</sub> | V <sub>EN</sub> < V <sub>EN(LOW)</sub> | Not applicable | $T_{J} > T_{SD(shutdown)}$ | | | 表 6-1. Device Functional Mode Comparison # 6.4.2 Normal Operation The device regulates to the nominal output voltage when the following conditions are met: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>) - The device junction temperature is less than the thermal shutdown temperature (T<sub>J</sub> < T<sub>SD</sub>) - The enable voltage has previously exceeded the enable rising threshold voltage and has not yet decreased to less than the enable falling threshold #### 6.4.3 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. In this mode, the transient performance of the device becomes significantly degraded. During this mode, the pass transistor is driven fully on. Line or load transients in dropout potentially result in large output voltage deviations. When the device is in a steady dropout state, the pass transistor is driven fully on. This state is defined as when the device is in dropout, directly after being in a normal regulation state, but *not* during start-up. Dropout occurs when $V_{IN} < V_{OUT(NOM)} + V_{DO}$ . When the regulator exits dropout, the input voltage returns to a value $\geq V_{OUT(NOM)} + V_{DO}$ . During this time, the output voltage potentially overshoots for a short period of time. $V_{OUT(NOM)}$ is the nominal output voltage and $V_{DO}$ is the dropout voltage. During dropout exit, the device pulls the pass transistor back from being driven fully on. #### 6.4.4 Disabled Shut down the output of the LDO by driving EN to less than $V_{EN(LOW)}$ (see the *Electrical Characteristics* table). When disabled, the pass transistor is turned off and internal circuits are shut down. The output voltage is also actively discharged to ground by an internal discharge circuit between OUT and ground. Product Folder Links: TPS7A20C Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 17 # 7 Application and Implementation Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 7.1 Application Information # 7.1.1 Recommended Capacitor Types The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but use good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature. Using Y5V-rated capacitors is discouraged because of large variations in capacitance. Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. Generally, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors listed in the Recommended Operating Conditions table account for an effective capacitance of approximately 50% of the nominal value. ## 7.1.2 Input and Output Capacitor Requirements Although the LDO is stable without an input capacitor, good analog design practice is to connect a capacitor from IN to GND. Make sure this capacitor has a value at least equal to the nominal value specified in the Recommended Operating Conditions table. The input capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. Use this capacitor if the source impedance is greater than 0.5Ω. When the source resistance and inductance are sufficiently high, especially in the presence of load transients, the overall system is susceptible to instability. Instability includes ringing, sustained oscillation, and other performance degradation if there is insufficient capacitance between IN and GND. Use a capacitor with a value greater than the minimum if large, fast-rise-time load or line transients are anticipated. Also use this capacitor if the device is located more than a few centimeters from the input power source. An output capacitor of an appropriate value helps provide stability and improve dynamic performance. Use an output capacitor within the range specified in the Recommended Operating Conditions table. For fastest settling time, keep the derated output capacitance in the 0.75µF to 1.5µF range. Minimize any inductance (including capacitor ESL) between OUT and the output capacitance to less than 2.5µH avoid degrading settling performance. #### 7.1.3 Load Transient Response 18 The load-step transient response is the output voltage response by the LDO to a step in load current, whereby output voltage regulation is maintained. There are two key transitions during a load transient response: from a light to a heavy load and from a heavy to a light load. The regions shown in 🗵 7-1 are broken down as follows. Regions A, E, and H are where the output voltage is in steady-state. 図 7-1. Load Transient Waveform Product Folder Links: TPS7A20C English Data Sheet: SBVS451 During transitions from a light load to a heavy load, the: - Initial voltage dip is a result of the depletion of the output capacitor charge and parasitic impedance to the output capacitor (region B) - Recovery from the dip results from the LDO increasing the sourcing current, and leads to output voltage regulation (region C) During transitions from a heavy load to a light load, the: - Initial voltage rise results from the LDO sourcing a large current, and leads to the output capacitor charge to increase (region F) - Recovery from the rise results from the LDO decreasing the sourcing current in combination with the load discharging the output capacitor (region G) A larger output capacitance reduces the peaks during a load transient but slows down the response time of the device. A larger DC load also reduces the peaks. The amplitude of the transition is lowered and a higher current discharge path is provided for the output capacitor. This LDO is designed to provide best transient response performance when the load current is limited to approximately 200mA or less. # 7.1.4 Undervoltage Lockout (UVLO) Operation The UVLO circuit makes sure that the device stays disabled before the input supply reaches the minimum operational voltage range. This circuit also makes sure that the device shuts down when the input supply collapses. $\boxtimes$ 7-2 shows the UVLO circuit response to various input voltage events. The diagram is separated into the following parts: - Region A: The device does not start until the input reaches the UVLO rising threshold. - Region B: Normal operation, regulating device. - Region C: Brownout event above the UVLO falling threshold (UVLO rising threshold UVLO hysteresis). The output potentially falls out of regulation but the device remains enabled. - Region D: Normal operation, regulating device. - Region E: Brownout event below the UVLO falling threshold. The device is disabled in most cases and the output falls because of the load and active discharge circuit. The device is re-enabled when the UVLO rising threshold is reached by the input voltage and a normal start-up follows. - Region F: Normal operation followed by the input falling to the UVLO falling threshold. - Region G: The device is disabled when the input voltage falls below the UVLO falling threshold to 0V. The output falls because of the load and active discharge circuit. 図 7-2. Typical UVLO Operation #### 7.1.5 Power Dissipation (PD) Circuit reliability demands that proper consideration be given to device power dissipation, location of the circuit on the PCB, and correct thermal plane sizing. Make sure the printed circuit board (PCB) area around the regulator is as free as possible of other heat-generating devices that cause added thermal stresses. As a first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. Use $\pm 2$ to approximate $P_D$ : $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (2) Power dissipation is minimized, and thus greater efficiency achieved, by proper selection of the system voltage rails. Proper selection allows the minimum input-to-output voltage differential to be obtained. The low dropout of the TPS7A20C allows for maximum efficiency across a wide range of output voltages. The maximum power dissipation determines the maximum allowable junction temperature $(T_J)$ for the device. According to $\not \equiv 3$ , power dissipation and junction temperature are most often related by the $R_{\theta JA}$ of the combined PCB and device package and the $T_A$ . $R_{\theta JA}$ is the junction-to-ambient thermal resistance and $T_A$ is the ambient air temperature. $\not \equiv 4$ rearranges $\not \equiv 3$ for output current. $$T_{J} = T_{A} + (R_{\theta JA} \times P_{D}) \tag{3}$$ $$I_{OUT} = (T_J - T_A) / [R_{\theta JA} \times (V_{IN} - V_{OUT})]$$ (4) Unfortunately, this thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design. Therefore, $R_{\theta JA}$ varies according to the total copper area, copper weight, and location of the planes. The $R_{\theta JA}$ recorded in the *Thermal Information* table is determined by the JEDEC standard, PCB, and copper-spreading area. $R_{\theta JA}$ is only used as a relative measure of package thermal performance. For a well-designed thermal layout, $R_{\theta JA}$ is actually the sum of $R_{\theta JC(bot)}$ plus the thermal resistance contribution by the PCB copper. $R_{\theta JC(bot)}$ is the package junction-to-case (bottom) thermal resistance. #### 7.1.5.1 Estimating Junction Temperature The JEDEC standard now recommends the use of psi $(\Psi)$ thermal metrics. These metrics estimate the junction temperatures of the LDO when in-circuit on a typical PCB board application. These metrics are not strictly speaking thermal resistances, but rather offer practical and relative means of estimating junction temperatures. These psi metrics are determined to be significantly independent of the copper-spreading area. The key thermal metrics $(\Psi_{JT}$ and $\Psi_{JB})$ are used in accordance with $\vec{x}$ 5 and are given in the *Thermal Information* table. $$\Psi_{JT}: T_J = T_T + \Psi_{JT} \times P_D \text{ and } \Psi_{JB}: T_J = T_B + \Psi_{JB} \times P_D$$ (5) where: - P<sub>D</sub> is the power dissipated as explained in 式 2 - $\bullet$ T<sub>T</sub> is the temperature at the center-top of the device package - T<sub>B</sub> is the PCB surface temperature measured 1mm from the device package and centered on the package edge #### 7.1.5.2 Recommended Area for Continuous Operation The operational area of an LDO is limited by the dropout voltage, output current, junction temperature, and input voltage. The recommended area for continuous operation for a linear regulator is given in $\boxtimes$ 7-3 and is separated into the following parts: - Dropout voltage limits the minimum differential voltage between the input and the output (V<sub>IN</sub> V<sub>OUT</sub>) at a given output current level. See the *Dropout Operation* section for more details. - The rated output currents limits the maximum recommended output current level. Exceeding this rating causes the device to fall out of specification. - The rated junction temperature limits the maximum junction temperature of the device. Exceeding this rating causes the device to fall out of specification and reduces long-term reliability. - The shape of the slope is given by 式 4. The slope is nonlinear because the maximum-rated junction temperature of the LDO is controlled by the power dissipation across the LDO. Thus, when V<sub>IN</sub> − V<sub>OUT</sub> increases the output current decreases. - The rated input voltage range governs both the minimum and maximum of $V_{IN} V_{OUT}$ . $\boxtimes$ 7-3 shows the recommended area of operation for this device on a JEDEC-standard high-K board with a $R_{\theta JA}$ , as given in the *Thermal Information* table. 図 7-3. Region Description of Continuous Operation Regime 資料に関するフィードバック(ご意見やお問い合わせ)を送信 21 ## 7.2 Typical Application ☑ 7-4 shows the typical application circuit for the TPS7A20C. If needed, increase input and output capacitances above the 1µF minimum for some applications. 図 7-4. TPS7A20C Typical Application #### 7.2.1 Design Requirements 表 7-1 summarizes the design requirements for 図 7-4. 表 7-1. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | | | | | | |-----------------------------|---------------|--|--|--|--|--| | Input voltage range | 3.1V to 3.6V | | | | | | | Output voltage | 2.85V | | | | | | | Output current | 200mA | | | | | | | Maximum ambient temperature | 85°C | | | | | | #### 7.2.2 Detailed Design Procedure For this design example, the 2.85V output version (TPS7A20C285) is selected. A nominal 3.3V input supply is assumed. Use a minimum 1.0 $\mu$ F input capacitor to minimize the effect of resistance and inductance between the 3.3V source and the LDO input. Also use a nominal 1.0 $\mu$ F output capacitor for stability and good load transient response. The dropout voltage (V<sub>DO</sub>) is less than 140mV maximum at a 2.85V output voltage and 300mA output current. Thus, there are no dropout issues with a 3.0V minimum input voltage and a maximum 200mA output current. せ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS7A20C* #### 7.2.3 Application Curve 図 7-5. Start-Up # 7.3 Power Supply Recommendations This device is designed to operate from an input supply voltage range of 1.6V to 6.0V. Make sure the input supply is well regulated and free of spurious noise. Set the input supply to be at least $V_{OUT(nom)} + 0.3V$ or 1.6V, whichever is greater. This setting makes sure that the output voltage is well regulated and dynamic performance is optimum. Use a $1\mu F$ or greater input capacitor to reduce the impedance of the input supply, especially during transients. #### 7.4 Layout #### 7.4.1 Layout Guidelines - · Place input and output capacitors as close to the device as possible - Use copper planes for device connections to optimize thermal performance - · Place thermal vias around the device to distribute the heat #### 7.4.2 Layout Example 図 7-6. YCK Package (DSBGA) Typical Layout # 8 Device and Documentation Support ## 8.1 Device Support #### 8.1.1 Device Nomenclature #### 表 8-1. Device Nomenclature | PRODUCT <sup>(1)</sup> (2) | V <sub>OUT</sub> | | | | |----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | TPS7A20Cxx(x)Pyyyz | <ul> <li>xx(x) is the nominal output voltage. For output voltages with a resolution of 100mV, two digits are used in the ordering number. Otherwise, three digits are used (for example, 28 = 2.8V; 125 = 1.25V).</li> <li>P indicates an active output discharge feature.</li> <li>yyy is the package designator.</li> <li>z is the package quantity. R is for reel (12000 pieces for YCK).</li> </ul> | | | | - (1) For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on <a href="https://www.ti.com">www.ti.com</a>. - (2) Output voltages from 0.8V to 5.5V in 25mV increments are available. Contact the factory for details and availability. ## 8.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 8.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 8.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 8.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 8.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | | | |---------------|----------|-----------------|--|--| | August 2024 * | | Initial Release | | | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SBVS451 #### 10.1 Mechanical Data # **PACKAGE OUTLINE** # YCK0004-C01 # **DSBGA - 0.33mm MAX HEIGHT** DIE SIZE BALL GRID ARRAY #### NOTES: - All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. English Data Sheet: SBVS451 # **EXAMPLE BOARD LAYOUT** # YCK0004-C01 #### **DSBGA - 0.33mm MAX HEIGHT** DIE SIZE BALL GRID ARRAY NOTES: (continued) 3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. Refer to Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). # **EXAMPLE STENCIL DESIGN** # YCK0004-C01 #### **DSBGA - 0.33mm MAX HEIGHT** DIE SIZE BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. 27 Product Folder Links: TPS7A20C # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (1) | (2) | | | (5) | (4) | (5) | | (0) | | TPS7A20C20PYCKR | Active | Production | DSBGA (YCK) 4 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | В | | TPS7A20C20PYCKR.A | Active | Production | DSBGA (YCK) 4 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | В | | TPS7A20C22PYCKR | Active | Production | DSBGA (YCK) 4 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | E | | TPS7A20C22PYCKR.A | Active | Production | DSBGA (YCK) 4 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | E | | TPS7A20C25PYCKR | Active | Production | DSBGA (YCK) 4 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | F | | TPS7A20C25PYCKR.A | Active | Production | DSBGA (YCK) 4 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | F | | TPS7A20C285PYCKR | Active | Production | DSBGA (YCK) 4 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | С | | TPS7A20C285PYCKR.A | Active | Production | DSBGA (YCK) 4 | 12000 LARGE T&R | Yes | SNAGCU | Level-1-260C-UNLIM | -40 to 125 | С | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated