**TPS792** # TPS792 超低ノイズ、高 PSRR、高速 RF、100mA、 低ドロップアウト リニア レギュレータ # 1 特長 - ポートフォリオの最新デバイスについては、TPS7A20 を参照してください - イネーブル搭載、100mA 低ドロップアウト レギュレータ - 固定電圧バージョンで利用可能で、調整可能 - 低ノイズ: - 50µV<sub>RMS</sub> (従来チップ) - 69µV<sub>RMS</sub> (新チップ) - 高速起動: - 50µs (従来チップ) - 500µs (新チップ) - 非常に低いドロップアウト電圧:55mV (標準値) # 2 アプリケーション - TV アプリケーション - ビルオートメーション - スマートフォンとタブレット - ネットワーク接続の周辺機器とプリンタ - ホームシアターおよびエンターテインメント ### 3 概要 TPS792 は、低ドロップアウト (LDO) 電圧レギュレータで、 電源除去比 (PSRR) が高く、ラインおよび負荷の過渡応 答が優れているのが特長です。このデバイスは、出力に小 型の 2.2µF セラミック コンデンサを接続することで安定し て動作します。TPS792 は、例えば 100mA で 55mV (代 表値)といった低ドロップアウト電圧を提供します。出力ノ イズが小さく PSRR が優れているため、このデバイスは電 力の制約が厳しいアナログ負荷に適しています。TPS792 は、その調整可能な機能により、ポストレギュレーションに 適したフレキシブルなオプションを提供します。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |--------|----------------------|--------------------------| | TPS792 | DBV (SOT-23, 6) | 2.9mm × 2.8mm | | | DBV (SOT-23、5) | 2.9mm × 2.8mm | - (1) 詳細については、「メカニカル、パッケージ、および注文情報」を参 照してください。 - パッケージ サイズ (長さ×幅) は公称値で、該当する場合はピンも 含まれます。 代表的なアプリケーション回路 English Data Sheet: SLVS337 # **Table of Contents** | 1 特長 | 1 | 7 Application and Implementation | 19 | |--------------------------------------|---|-----------------------------------------|-----------------| | 2 アプリケーション | | 7.1 Application Information | 19 | | 3 概要 | | 7.2 Typical Application | <mark>22</mark> | | 4 Pin Configuration and Functions | | 7.3 Power Supply Recommendations | 24 | | 5 Specifications | | 7.4 Layout | 24 | | 5.1 Absolute Maximum Ratings | | 8 Device and Documentation Support | | | 5.2 ESD Ratings | | 8.1 Device Support | 26 | | 5.3 Recommended Operating Conditions | | 8.2 Documentation Support | 26 | | 5.4 Thermal Information | | 8.3ドキュメントの更新通知を受け取る方法 | 26 | | 5.5 Electrical Characteristics | | 8.4 サポート・リソース | 26 | | 5.6 Typical Characteristics | | 8.5 Trademarks | | | 6 Detailed Description | | 8.6 静電気放電に関する注意事項 | 27 | | 6.1 Overview | | 8.7 用語集 | | | 6.2 Functional Block Diagrams | | 9 Revision History | | | 6.3 Feature Description | | 10 Mechanical, Packaging, and Orderable | | | 6.4 Device Functional Modes | | Information | 27 | | - | | | | # **4 Pin Configuration and Functions** 図 4-1. DBV Package, 5-Pin SOT-23 Fixed Voltage Version (Top View) 図 4-2. DBV Package, 6-Pin SOT-23 Adjustable Voltage Version (Top View) 表 4-1. Pin Functions | | PIN | | 1/0 | DESCRIPTION | |-------|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | DBV | YZQ | - I/O | DESCRIPTION | | EN | 3 | А3 | I | Enable pin. Driving the enable pin (EN) high turns on the regulator. Driving this pin low puts the regulator into shutdown mode. EN can be connected to IN if not used. | | FB | 5 | _ | I | Feedback pin. This terminal is the feedback input pin for the adjustable device. Fixed voltage versions in the DBV package do not have this pin. | | GND | 2 | A1 | _ | Regulator ground. | | IN | 1 | C3 | - 1 | Input to the device. | | NR/NC | 4 | B2 | _ | Noise Reduction pin (legacy chip only). Connecting an external capacitor to this pin filters noise generated by the internal bandgap. This configuration improves power-supply rejection and reduces output noise for the legacy chip and YZQ package only. No Connect pin (new chip only). This pin is not internally connected. Connect to GND for improved thermal performance or leave floating. For lower noise performance on a fixed | | | | | | device, consider looking at the TPS7A20. | | OUT | 6 | C1 | 0 | Output of the regulator. | # 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------|--------------------------------------------------------------------|------------|---------------------------|------| | Voltage | V <sub>IN</sub> , V <sub>EN</sub> , V <sub>OUT</sub> (Legacy Chip) | -0.3 | 6 | V | | | V <sub>IN</sub> , V <sub>EN</sub> (New Chip) | -0.3 | 6.5 | V | | | V <sub>OUT</sub> (New Chip) | -0.3 | V <sub>IN</sub> + 0.3 (2) | | | Current | Output, I <sub>OUT</sub> | Internally | Internally limited | | | Temperature | Operating junction, T <sub>J</sub> | -40 | 150 | °C | | | Storage, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The absolute maximum rating is V<sub>IN</sub> + 0.3 V or 6.5 V, whichever is smaller. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|--------------------------------------------------------------------------------------------|-------|---------------------------------------| | V | V Flasha shaka disahanna | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, V all pins <sup>(2)</sup> | ±500 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|--------------------------------------------------|-----------|------|-----|------| | V <sub>IN</sub> | Input voltage | 2.7 | | 5.5 | V | | V <sub>EN</sub> | Enable voltage | 0 | | 5.5 | V | | V <sub>OUT</sub> | Output voltage | $V_{FB}$ | | 5 | V | | I <sub>OUT</sub> | Output current | 0 | | 100 | mA | | TJ | Operating junction temperature | -40 | | 125 | °C | | C | Input capacitor (Legacy Chip) | 0.1 | 1 | | | | C <sub>IN</sub> | Input capacitor (New Chip) | 1 | | | μF | | C <sub>OUT</sub> | Output capacitor | 2.2(1)(2) | 10 | | μF | | C <sub>NR</sub> | Noise reduction capacitor <sup>(3)</sup> | 0 | 10 | | nF | | C | Feed-forward capacitor (Legacy Chip) | | 15 | | pF | | C <sub>FF</sub> | Feed-forward capacitor (New Chip) <sup>(4)</sup> | 0 | 10 | 100 | nF | | R <sub>2</sub> | Lower feedback resistor (Legacy Chip) | | 30.1 | | kΩ | | F <sub>EN</sub> | Enable toggle frequency (New Chip) | | | 10 | kHz | - (1) If $C_{FF}$ is not used or $V_{OUT}(nom) < 1.8V$ , the minimum recommended $C_{OUT} = 4.7\mu F$ . - (2) The minimum effective capacitance is $0.47 \mu F$ for the new chip only. - (3) Legacy Chip only. The New Chip does not have a Noise Reduction pin. For more information please refer to Pin Functions table. - (4) Feed-forward capacitor is optional and not required for stability. ### **5.4 Thermal Information** | | | TPS792 | | | | | |-----------------------|----------------------------------------------|--------|------------------------------|---------------|------------------------------|------| | | THERMAL METRIC(1) | | DBV (SOT23-6) <sup>(2)</sup> | DBV (SOT23-5) | DBV (SOT23-5) <sup>(2)</sup> | UNIT | | | | 6 PINS | 6 PINS | 5 PINS | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 225.1 | 171.7 | 225.1 | 171.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 78.4 | 110.8 | 78.4 | 110.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 54.7 | 85.4 | 54.7 | 85.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 3.3 | 54.4 | 3.3 | 54.4 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 53.8 | 85.2 | 53.8 | 85.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | N/A | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Packaging application note. - (2) New Chip. ### 5.5 Electrical Characteristics over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to +125°C $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V$ , $I_{OUT} = 1$ mA, $C_{OUT} = 10$ µF, $C_{NR} = 0.01$ µF (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ . | PARAMETER | | TEST CONDITIONS | | MIN | MAX | UNIT | | |--------------------------------------|---------------------------------------|------------------------------------------------------|----------------------------------------------------------------------|-----------------------|------------------|-----------------------|---------------| | | | TPS79201 <sup>(1)</sup> | 0μA < I <sub>OUT</sub> <<br>100mA 1.22V <<br>V <sub>OUT</sub> < 5.2V | 0.98 V <sub>OUT</sub> | V <sub>OUT</sub> | 1.02 V <sub>OUT</sub> | V | | V | Output | TPS79225<br>(Legacy chip<br>only) | 0μA < I <sub>OUT</sub> <<br>100mA 1.22V <<br>V <sub>OUT</sub> < 5.2V | 2.45 | 2.5 | 2.55 | V | | V <sub>OUT</sub> | accuracy | TPS79228<br>(Legacy chip<br>only) | 0μA < I <sub>OUT</sub> <<br>100mA 1.22V <<br>V <sub>OUT</sub> < 5.2V | 2.744 | 2.8 | 2.856 | V | | | | TPS79230 | 0μA < I <sub>OUT</sub> <<br>100mA, 4V <<br>V <sub>IN</sub> < 5.5V | 2.94 | 3 | 3.06 | V | | | Quiescent | 0μA ≤ I <sub>O</sub> ≤ 100m | nA (Legacy Chip) | | 170 | 250 | A | | I <sub>GND</sub> | current (GND current) | 0μA ≤ I <sub>O</sub> ≤ 100m | nA(New Chip) | | 250 | 1000 | μΑ | | ΔV <sub>OUT</sub> /ΔΙ <sub>OUT</sub> | Load regulation <sup>(2)</sup> | 0μA ≤ I <sub>OUT</sub> ≤ 100 | 0mA | | 5 | | mV | | ΔV <sub>OUT</sub> /ΔVIN | Line regulation | V <sub>OUT</sub> + 1V ≤ V <sub>IN</sub> | ≤ 5.5V | | 0.05 | 0.12 | %/V | | | | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | C <sub>NR</sub> = 0.001µF | | 50 | | | | | Output noise voltage (TPS7928) | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | C <sub>NR</sub> = 0.0047µF | | 33 | | | | Vn | (Legacy chip only) | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | C <sub>NR</sub> = 0.01µF | | 31 | | $\mu V_{RMS}$ | | voltage | 100 | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | C <sub>NR</sub> = 0.1μF | | 27 | | | | | Output noise<br>voltage<br>(TPS79230) | BW = 100Hz to<br>100kHz, I <sub>OUT</sub> =<br>100mA | (New Chip) | | 69 | | | | | | | C <sub>NR</sub> = 0.001µF | | 50 | | | | t | Time, start-up | $R_L = 14 \Omega$ , | $C_{NR} = 0.0047 \mu F$ | | 70 | | ue | | t <sub>STR</sub> | (TPS79230) | C <sub>OUT</sub> = 1µF | C <sub>NR</sub> = 0.01µF | | 90 | | μs | | | | | (New Chip) | | 500 | | | Copyright © 2025 Texas Instruments Incorporated 4 Product Folder Links: TPS792 # 5.5 Electrical Characteristics (続き) over recommended operating temperature range, $T_J = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ $V_{EN} = V_{IN}$ , $V_{IN} = V_{O(typ)} + 1V$ , $I_{OUT} = 1$ mA, $C_{OUT} = 10$ µF, $C_{NR} = 0.01$ µF (Legacy Chip) (unless otherwise noted). All typical values at $T_J = 25^{\circ}\text{C}$ . | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------------------|-----------------------------------------------------|---------------------------------------------------------------|-------|-------|-----------------|------| | CL | Output current limit | V <sub>OUT</sub> = 0V(Legacy Chip) | | 285 | | 600 | mA | | l <sub>CL</sub> | Output current limit | $V_{IN} = V_{OUT(NOI)}$<br>$\times V_{OUT(NOM)}$ (N | <sub>M)</sub> + 1 V, V <sub>OUT</sub> = 0.9<br>lew Chip only) | 320 | | 460 | mA | | I <sub>sc</sub> | Short-circuit current limit | V <sub>OUT</sub> = 0V (Ne | w Chip) | | 175 | | mA | | louau | Shutdown | V <sub>EN</sub> = 0V, 2.7V<br>5.5V(Legacy C | | | 0.07 | 1 | μA | | SHDN | current | V <sub>EN</sub> = 0V, 2.7V<br>Chip) | / < V <sub>I</sub> < 5.5V(New | | 0.01 | 1 | μΛ | | V <sub>EN(HI)</sub> | High-level<br>enable input<br>voltage | 2.7V ≤ V <sub>IN</sub> ≤ 5. | .5V | 1.7 | | V <sub>IN</sub> | V | | V <sub>EN(HI)</sub> | High-level<br>enable input<br>voltage | 2.7V ≤ V <sub>IN</sub> ≤ 5. | .5V (New Chip) | 0.85 | | V <sub>IN</sub> | V | | V <sub>EN(LOW)</sub> | Low-level<br>enable input<br>voltage | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V | | 0 | | 0.7 | V | | V <sub>EN(LOW)</sub> | Low-level<br>enable input<br>voltage | 2.7V ≤ V <sub>IN</sub> ≤ 5.5V (New Chip) | | 0 | | 0.425 | V | | I <sub>EN</sub> | Enable pin current | V <sub>EN</sub> = 0 V | | -1 | | 1 | μА | | $V_{REF}$ | Internal<br>reference<br>(TPS79201) | | | 1.201 | 1.225 | 1.25 | V | | reject | Power-supply<br>rejection ratio<br>(TPS79228) | | I <sub>OUT</sub> = 10mA<br>(Legacy Chip) | | 70 | | | | | Power-supply rejection ratio (TPS79230) | f = 100Hz | I <sub>OUT</sub> = 10mA<br>(New Chip) | | 64 | | | | | Power-supply rejection ratio (TPS79228) | -1 - 100112 | I <sub>OUT</sub> = 100mA<br>(Legacy Chip) | | 72 | | | | PSRR | Power-supply<br>rejection ratio<br>(TPS79230) | | I <sub>OUT</sub> = 100mA<br>(New Chip) | | 64 | | dB | | I SININ | Power-supply rejection ratio (TPS79228) | f = 10kHz | I <sub>OUT</sub> = 100mA<br>(Legacy Chip) | | 75 | | чь | | | Power-supply rejection ratio (TPS79230) | - ΙΟΚΠΖ | I <sub>OUT</sub> = 100mA<br>(New Chip) | | 49 | | | | | Power-supply rejection ratio (TPS79228) | - f = 100kHz | I <sub>OUT</sub> = 100mA<br>(Legacy Chip) | | 47 | | | | | Power-supply rejection ratio (TPS79230) | 71 - 100KHZ | I <sub>OUT</sub> = 100mA<br>(New Chip) | | 39 | | | # 5.5 Electrical Characteristics (続き) over recommended operating temperature range, $T_J$ = $-40^{\circ}$ C to $+125^{\circ}$ C $V_{EN}$ = $V_{IN}$ , $V_{IN}$ = $V_{O(typ)}$ + 1V, $I_{OUT}$ = 1 mA, $C_{OUT}$ = 10 $\mu$ F, $C_{NR}$ = 0.01 $\mu$ F (Legacy Chip) (unless otherwise noted). All typical values at $T_J$ = 25 $^{\circ}$ C. | PARA | METER | TEST CONDITIONS | IS MIN TYP MAX | | UNIT | | |-------------------------------------------|------------------|----------------------------------------------------------------------------------------|----------------|-----|------|------| | V <sub>DO</sub> <sup>(3)</sup> (TPS79228) | | V <sub>IN</sub> = V <sub>OUT</sub> - 0.1V, I <sub>OUT</sub> = 100mA (Legacy Chip only) | | 60 | 110 | mV | | | | V <sub>IN</sub> = V <sub>OUT</sub> - 0.1V, I <sub>OUT</sub> = 100mA | | 55 | 100 | IIIV | | V | UVLO threshold | V <sub>IN</sub> rising (Legacy Chip) | 2.25 | | 2.65 | V | | V <sub>UVLO</sub> | OVEO tillesiloid | VIN rising (New Chip) | 1.32 | | 1.6 | V | | V <sub>UVLO(HYST)</sub> UVLO | | T <sub>J</sub> = 25°C, V <sub>CC</sub> rising (Legacy<br>Chip) | | 100 | | mV | | , , | hysteresis | T <sub>J</sub> = 25°C, V <sub>CC</sub> rising (New Chip) | | 130 | | | <sup>(1)</sup> The minimum IN operating voltage is 2.7 V or $V_{O(typ)}$ + 1 V, whichever is greater. The maximum IN voltage is 5.5 V. The maximum output current is 100 mA. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLVS337 If $V_{OUT} \le 2.5V$ then $V_{IN(min)} = 2.7V$ , $V_{IN(max)} = 5.5V$ : Line regulation(mV) = (%/V) \* $V_{OUT}$ ( $V_{IN(max)} - 2.7V$ ) / 100 \*100 IN voltage equals $V_{OUT(nom)} - 100$ mV; The TPS79225 dropout voltage is limited by the input voltage range limitations. (3) # **5.6 Typical Characteristics** English Data Sheet: SLVS337 Resistance (ESR) vs Output Current # **6 Detailed Description** ### **6.1 Overview** The TPS792xx family of LDO regulators has been optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout voltages, high PSRR, ultra-low output noise, low quiescent current, and enable-input to reduce supply currents to less than 1µA when the regulator is turned off.. # **6.2 Functional Block Diagrams** 図 6-1. Functional Block Diagram – Adjustable Version (Legacy Chip) 図 6-2. Functional Block Diagram – Adjustable Version (New Chip) 図 6-3. Functional Block Diagram – Fixed Version (Legacy Chip) 図 6-4. Functional Block Diagram – Fixed Version (New Chip) #### **6.3 Feature Description** #### 6.3.1 Undervoltage Lockout (UVLO) The TPS792xx uses an undervoltage lockout (UVLO) circuit that disables the output until the input voltage is greater than the rising UVLO voltage. This circuit makes sure that the device does not exhibit any unpredictable behavior when the supply voltage is lower than the operational range of the internal circuitry, V<sub>IN(min)</sub>. #### 6.3.2 Shutdown The enable pin (EN) is active high. Enable the device by forcing the EN pin to exceed $V_{EN(high)}$ (2V minimum). Turn off the device by forcing the EN pin to drop below 0.7V. If shutdown capability is not required, connect EN to IN. ## 6.3.3 Active Discharge (New Chip) The device has an internal pulldown MOSFET that connects an R<sub>PULLDOWN</sub> resistor to ground when the device is disabled to actively discharge the output voltage. The active discharge circuit is activated by the enable pin. Copyright © 2025 Texas Instruments Incorporated Do not rely on the active discharge circuit to discharge the output voltage after the input supply has collapsed because reverse current can possibly flow from the output to the input. This reverse current flow can cause damage to the device especially when a large output capacitor is used. Limit reverse current to no more than 5% of the device rated current for a short period of time. #### 6.3.4 Foldback Current Limit The legacy chip of TPS792 features internal current limiting and thermal protection. During normal operation, the TPS792 limits output current to approximately 400mA. When current limiting engages, the output voltage scales back linearly until the overcurrent condition ends. While current limiting is designed to prevent gross device failure, care must be taken not to exceed the power dissipation ratings of the package or the absolute maximum voltage ratings of the device. The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a hybrid brickwall-foldback scheme. The current limit transitions from a brickwall scheme to a foldback scheme at the foldback voltage ( $V_{FOLDBACK}$ ). In a high-load current fault with the output voltage above $V_{FOLDBACK}$ , the brickwall scheme limits the output current to the current limit ( $I_{CL}$ ). When the voltage drops below $V_{FOLDBACK}$ , a foldback current limit activates that scales back the current as the output voltage approaches GND. When the output is shorted, the device supplies a typical current called the short-circuit current limit ( $I_{SC}$ ). $I_{CL}$ and $I_{SC}$ are listed in the *Electrical Characteristics* table. For this device, $V_{FOLDBACK} = 0.4 \times V_{OUT(NOM)}$ . The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brickwall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . When the device output is shorted and the output is below $V_{FOLDBACK}$ , the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{SC}]$ . If thermal shutdown is triggered, the device turns off. After the device cools down, the internal thermal shutdown circuit turns the device back on. If the output current fault condition continues, the device cycles between current limit and thermal shutdown. For more information on current limits, see the *Know Your Limits* application report. 6-5 shows a diagram of the foldback current limit. 図 6-5. Foldback Current Limit 15 Product Folder Links: TPS792 #### 6.3.5 Thermal Protection Thermal protection disables the output when the junction temperature rises to approximately 165°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits regulator dissipation, protecting the device from damage as a result of overheating. Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature must be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. The TPS792xx internal protection circuitry is designed to protect against overload conditions. This circuitry is not intended to replace proper heatsinking. Continuously running the TPS792xx into thermal shutdown degrades device reliability. #### 6.3.6 Reverse Current The legacy chip of TPS792xx PMOS-pass transistor has a built-in back diode that conducts reverse current when the input voltage drops below the output voltage (for example, during power down). Current is conducted from the output to the input and is not internally limited. If extended reverse voltage operation is anticipated, external limiting to 5% of the rated output current is recommended. The new chip of TPS792xx, as with most modern LDOs, excessive reverse current can damage this device. Reverse current flows through the body diode on the pass element instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device as a result of one of the following conditions: - Degradation caused by electromigration - · Excessive heat dissipation - Potential for a latch-up condition 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of $V_{OUT} > V_{IN} + 0.3V$ : - If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current - The output is biased when the input supply is not established - · The output is biased above the input supply If reverse current flow is expected in the application, external protection must be used to protect the device. The image below shows one approach of protecting the device. 図 6-6. Example Circuit for Reverse Current Protection Using a Schottky Diode 17 Product Folder Links: TPS792 #### **6.4 Device Functional Modes** #### 6.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage is at least as high as V<sub>IN(min)</sub>. - The input voltage is greater than the nominal output voltage added to the dropout voltage. - The enable voltage is greater than V<sub>EN(min)</sub>. - The output current is less than the current limit. - The device junction temperature is less than the maximum specified junction temperature. ### 6.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode of operation, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass device is in the linear region and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations. #### 6.4.3 Disabled The device is disabled under the following conditions: - The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold. - The device junction temperature is greater than the thermal shutdown temperature. - The input voltage is less than UVLO<sub>falling</sub>. 表 6-1 lists the conditions that lead to the different modes of operation. 表 6-1. Device Functional Mode Comparison | OPERATING | PARAMETER | | | | | | |--------------------------------------------------------------------|-------------------------------------------------------------|-----------------------------------------|-------------------------------------|---------------------------------------|--|--| | MODE | V <sub>IN</sub> | V <sub>EN</sub> | Іоит | TJ | | | | Normal mode | $V_{IN} > V_{OUT(nom)} + V_{DO}$ and $V_{IN} > V_{IN(min)}$ | V <sub>EN</sub> > V <sub>EN(high)</sub> | I <sub>OUT</sub> < I <sub>LIM</sub> | T <sub>J</sub> < 125°C | | | | Dropout mode | $V_{IN(min)} < VIN < V_{OUT(nom)} + V_{DO}$ | $V_{EN} > V_{EN(high)}$ | _ | T <sub>J</sub> < 125°C | | | | Disabled mode<br>(any true<br>condition<br>disables the<br>device) | V <sub>IN</sub> < UVLO <sub>falling</sub> | V <sub>EN</sub> < V <sub>EN(low)</sub> | _ | T <sub>J</sub> > 165°C <sup>(1)</sup> | | | (1) Approximate value for thermal shutdown Copyright © 2025 Texas Instruments Incorporated English Data Sheet: SLVS337 # 7 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Application Information The TPS792xx family of LDO regulators has been optimized for use in noise-sensitive battery-operated equipment. The device features extremely low dropout voltages, high PSRR, low output noise, low quiescent current, and enable-input to reduce supply currents to less than 1µA when the regulator is turned off. ### 7.1.1 Adjustable Operation The output voltage of the TPS792xx01 adjustable regulator is programmed using an external resistor divider as shown in the image below. The output voltage is calculated using the equation below: $$V_{OUT} = V_{REF} \times \left(1 + \frac{R_1}{R_2}\right) \tag{1}$$ where: V<sub>REF</sub> = 1.2246V typ (the internal reference voltage) Resistors $R_1$ and $R_2$ must be selected for approximately 50µA divider current. Lower value resistors can be used for improved noise performance, but the solution consumes more power. Higher resistors values can cause accuracy issues and other problems. The recommended design procedure is to choose $R_2$ = 30.1k $\Omega$ to set the divider current at 50µA, $C_{FF}$ = 15pF for stability, and then calculate $R_1$ using the equation below: $$R_1 = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_2 \tag{2}$$ To improve the stability of the adjustable version, place a small compensation capacitor between OUT and FB. For output voltages less than 1.8V, the value of this capacitor must be 100pF. For output voltages greater than 1.8V, the approximate value of this capacitor can be calculated as shown in the equation below: $$C_{FF} = \frac{(3 \times 10^{-7}) \times (R_1 + R_2)}{(R_1 \times R_2)}$$ (3) The suggested value of this capacitor for several resistor ratios is shown in the table in the image below. If this capacitor is not used (such as in a unity-gain configuration) or if an output voltage less than 1.8V is chosen, then the minimum recommended output capacitor is 4.7µF instead of 2.2µF. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 表 7-1. OUTPUT VOLTAGE PROGRAMMING GUIDE | OUTPUT VOLTAGE | R <sub>1</sub> | R <sub>2</sub> | C <sub>FF</sub> | |----------------|----------------|----------------|-----------------| | 1.22V | Short | Open | 0pF | | 2.5V | 31.6kΩ | 30.1kΩ | 22pF | | 3.3V | 51kΩ | 30.1kΩ | 15pF | | 3.6V | 59kΩ | 30.1kΩ | 15pF | 図 7-1. TPS792xx01 Adjustable LDO Regulator Programming ### 7.1.2 Exiting Dropout Some applications have transients that place the LDO into dropout, such as slower ramps on $V_{IN}$ during start-up. As with other LDOs, the output can overshoot on recovery from these conditions. A ramping input supply causes an LDO to overshoot on start-up, as shown in $\boxtimes$ 7-2, when the slew rate and voltage levels are in the correct range. Use an enable signal to avoid this condition. 図 7-2. Start-Up Into Dropout Line transients out of dropout can also cause overshoot on the output of the regulator. These overshoots are caused by the error amplifier having to drive the gate capacitance of the pass element and bring the gate back to the correct voltage for proper regulation. $\boxtimes$ 7-3 illustrates what is happening internally with the gate voltage and how overshoot can be caused during operation. When the LDO is placed in dropout, the gate voltage ( $V_{GS}$ ) is pulled all the way down to ground to give the pass device the lowest on-resistance as possible. However, if a line transient occurs when the device is in dropout, the loop is not in regulation and can cause the output to overshoot until the loop responds and the output current pulls the output voltage back down into regulation. If these transients are not acceptable, then continue to add input capacitance in the system until the transient is slow enough to reduce the overshoot. 図 7-3. Line Transients From Dropout # 7.2 Typical Application A typical application circuit is shown in **3** 7-4. 図 7-4. Typical Application Circuit English Data Sheet: SLVS337 #### 7.2.1 Design Requirements 表 7-2 lists the design requirements. 表 7-2. Design Parameters | PARAMETER | DESIGN REQUIREMENTS | | | | | |-----------------------------|-------------------------------|--|--|--|--| | Input voltage | 3V – 4V (lithium ion battery) | | | | | | Output voltage | 2.8V | | | | | | DC output current | 10mA | | | | | | Peak output current | 75mA | | | | | | Maximum ambient temperature | 65°C | | | | | #### 7.2.2 Detailed Design Procedure ### 7.2.2.1 Capacitor Recommendations Low equivalent series resistance (ESR) capacitors must be used for the input, output, noise reduction, and bypass capacitors. Ceramic capacitors with X7R and X5R dielectrics are preferred. These dielectrics offer more stable characteristics. Ceramic X7R capacitors offer improved over-temperature performance, while ceramic X5R capacitors are more cost-effective and are available in higher values. #### 7.2.2.2 Input and Output Capacitor Requirements A 0.1µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the legacy chip of TPS792xx, is required for stability and improves transient response, noise rejection, and ripple rejection. A 1µF or larger ceramic input bypass capacitor, connected between IN and GND and located close to the new chip of TPS792xx, is required for stability and improves transient response, noise rejection, and ripple rejection. A higher-value input capacitor can be necessary if large, fast-rise-time load transients are anticipated or the device is located several inches from the power source. Like most low-dropout regulators, the TPS792xx requires an output capacitor connected between OUT and GND to stabilize the internal control loop. The minimum recommended capacitance is $2.2\mu F$ . Any $2.2\mu F$ or larger ceramic capacitor is suitable, provided the capacitance does not vary significantly over temperature. If load current is not expected to exceed 100 mA, a $1.0\mu F$ ceramic capacitor can be used. If a feed-forward capacitor is not used (such as in a unity-gain configuration) or if an output voltage less than 1.8V is chosen, then the minimum recommended output capacitor is $4.7\mu F$ instead of $2.2\mu F$ . The table below lists the recommended output capacitor sizes for several common configurations. 表 7-3. Output Capacitor Sizing | Condition | C <sub>OUT</sub> (μF) | |---------------------------------------------------|-----------------------| | V <sub>OUT</sub> < 1.8V or C <sub>FF</sub> = 0nF | 4.7 | | V <sub>OUT</sub> > 1.8V, I <sub>OUT</sub> > 100mA | 2.2 | | V <sub>OUT</sub> > 1.8V, I <sub>OUT</sub> < 100mA | 1 | ### 7.2.2.3 Noise Reduction and Feed-Forward Capacitor Requirements The internal voltage reference is a key source of noise in an LDO regulator. The legacy chip of TPS792xx has an NR pin which is connected to the voltage reference through a $250k\Omega$ internal resistor. The $250k\Omega$ internal resistor, in conjunction with an external bypass capacitor connected to the NR pin, creates a low-pass filter to reduce the voltage reference noise and, therefore, the noise at the regulator output. In order for the regulator to operate properly, the current flow out of the NR pin must be at a minimum, because any leakage current creates an IR drop across the internal resistor, thus creating an output error. Therefore, the bypass capacitor must have minimal leakage current. The bypass capacitor must be no more than $0.1\mu\text{F}$ to verify that the capacitor is fully charged during the quick-start time provided by the internal switch in the *Functional Block Diagrams*. A feed-forward capacitor is recommended when using the adjustable version, to improve the stability of the device. If $R_2 = 30.1 k\Omega$ , set $C_1$ to 15pF for optimal performance. For voltages less than 1.8V, the value of this Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 23 Product Folder Links: TPS792 capacitor must be 100pF. For voltages greater than 1.8V, calculate the approximate value of this capacitor as given in the *Functional Block Diagrams*. #### 7.2.3 Application Curves ### 7.3 Power Supply Recommendations This device is designed to operate from an input voltage supply range from 2.7V to 5.5V. The input voltage range must provide adequate headroom for the device to have a regulated output. This input supply must be well-regulated and stable. A $0.1\mu$ F input capacitor is required for stability (legacy chip) or a $1\mu$ F (new chip); if the input supply is noisy, additional input capacitors with low ESR can help improve the output noise performance. ### 7.4 Layout ### 7.4.1 Layout Guidelines Layout is a critical part of good power-supply design. There are several signal paths that conduct fast-changing currents or voltages that can interact with stray inductance or parasitic capacitance to generate noise or degrade the power-supply performance. To help eliminate these problems, the IN pin should be bypassed to ground with a low ESR ceramic bypass capacitor with an X5R or X7R dielectric. Equivalent series inductance (ESL) and equivalent series resistance (ESR) must be minimized to maximize performance and ensure stability. Every capacitor ( $C_{IN}$ , $C_{OUT}$ , $C_{NR}$ , $C_{FF}$ ) must be placed as close as possible to the device and on the same side of the PCB as the regulator itself. Do not place any of the capacitors on the opposite side of the PCB from where the regulator is installed. The use of vias and long traces is strongly discouraged because these circuits may impact system performance negatively, and even cause instability. #### 7.4.1.1 Board Layout Recommendations to Improve PSRR and Noise Performance To improve ac measurements like PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for $V_{\text{IN}}$ and $V_{\text{OUT}}$ , with each ground plane connected only at the GND pin of the device. In addition, the ground connection for the bypass capacitor should connect directly to the GND pin of the device. #### 7.4.1.2 Power Dissipation and Junction Temperature Specified regulator operation is to a junction temperature of 125°C; the maximum junction temperature should be restricted to 125°C under normal operating conditions. This restriction limits the power dissipation the regulator can handle in any given application. To ensure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, $P_{D(max)}$ , and the actual dissipation, $P_D$ , which must be less than or equal to $P_{D(max)}$ . The maximum power dissipation limit is determined using 式 4. $$P_{D(max)} = \frac{T_{J} max - T_{A}}{R_{\theta JA}}$$ (4) #### where - T<sub>J</sub>max = Maximum allowable junction temperature - $R_{\theta JA}$ = Thermal resistance, junction to ambient, for the package, see the Thermal Information table. - T<sub>A</sub> = Ambient temperature The regulator dissipation is calculated using the below equation. $$P_{D} = (V_{I} - V_{O}) \times I_{O} \tag{5}$$ Power dissipation resulting from quiescent current is negligible. Excessive power dissipation triggers the thermal protection circuit. ### 7.4.2 Layout Example 図 7-7. Layout Example (DBV 6-Pin Package) O Denotes a via to a connection made on another layer 図 7-8. Layout Example (DBV 5-Pin Package, New Chip) English Data Sheet: SLVS337 # 8 Device and Documentation Support ### 8.1 Device Support ### 8.1.1 Development Support #### 8.1.1.1 Evaluation Modules Several evaluation modules (EVMs) are available to assist in the initial circuit performance evaluation using the TPS793: - TPS79301EVM - TPS793285YEQEVM - TPS79328EVM These EVMs can be requested at the Texas Instruments website through the device product folders or purchased directly from the TI eStore. #### 8.1.1.2 Spice Models Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS793 is available through the product folders under *Tools & Software*. #### 8.1.2 Device Nomenclature 表 8-1. Ordering Information | PRODUCT <sup>(1)</sup> (2) | V <sub>OUT</sub> | |-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS792xx <b>xx <i>yyy</i>M3</b> z | <ul> <li>XX(X) is the nominal output voltage (for example, 28 = 2.8 V; 285 = 2.85 V; 01 = adjustable version).</li> <li>YYY is the package designator.</li> <li>M3 is a suffix designator for the devices that only use the latest manufacturing flow (CSO:RFB). Devices without this suffix can ship with the legacy chip (CSO:DLN) or the new chip (CSO:RFB). The reel packaging label provides CSO information to distinguish which chip is being used.</li> <li>Z is the package quantity. R is for reel (3000 pieces), T is for tape (250 pieces).</li> </ul> | <sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com. #### 8.2 Documentation Support #### 8.2.1 Related Documentation For related documentation see the following: - Texas Instruments, Using New Thermal Metrics application note - Texas Instruments, Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator application note - Texas Instruments, TPS79301EVM, TPS79328EVM LDO Linear Regulator Evaluation Module EVM user's guide ### 8.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 8.4 サポート・リソース テキサス・インスツルメンツ E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。 テキサス・インスツルメンツの使用条件を参照してください。 Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> Output voltages from 1.2 V to 4.8 V in 50-mV increments are available. Contact the factory for details and availability. #### 8.5 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 8.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 8.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision D (December 2024) to Revision E (January 2025) | Page | |-----------------------------------------------------------------------------------------------------------------------|------------------| | Added New Chip to Layout Example (DBV 5-Pin Package) figure caption | 25 | | Changes from Revision C (December 2024) to Revision D (December 2024) | Page | | Added Layout Example (DBV 5-Pin Package) figure | 25 | | | | | Changes from Revision B (May 2002) to Revision C (December 2024) | Pane | | Changes from Revision B (May 2002) to Revision C (December 2024) ・ ドキュメント会体にわたって表 図 相互参照の採悉方法を更新 | Page 1 | | <ul><li>・ ドキュメント全体にわたって表、図、相互参照の採番方法を更新</li></ul> | 1 | | <ul><li>・ ドキュメント全体にわたって表、図、相互参照の採番方法を更新</li><li>・ 現在のファミリのフォーマットに合わせてドキュメント全体を変更</li></ul> | 1 | | <ul><li>・ ドキュメント全体にわたって表、図、相互参照の採番方法を更新</li></ul> | 1<br>1<br>1 | | <ul> <li>ドキュメント全体にわたって表、図、相互参照の採番方法を更新</li> <li>現在のファミリのフォーマットに合わせてドキュメント全体を変更</li> <li>ドキュメントに M3 デバイスを追加</li> </ul> | 1<br>1<br>1<br>1 | # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated www.ti.com 18-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|----------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | | | | | | (4) | (5) | | | | TPS79201DBVR | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEVI | | TPS79201DBVR.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEVI | | TPS79201DBVRG4 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEVI | | TPS79201DBVRG4.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEVI | | TPS79201DBVRM3 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | PEVI | | TPS79225DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEXI | | TPS79225DBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEXI | | TPS79225DBVT | Obsolete | Production | SOT-23 (DBV) 5 | - | - | Call TI | Call TI | -40 to 125 | PEXI | | TPS79228DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEWI | | TPS79228DBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEWI | | TPS79228DBVT | Obsolete | Production | SOT-23 (DBV) 5 | - | - | Call TI | Call TI | -40 to 125 | PEWI | | TPS79230DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEYI | | TPS79230DBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEYI | | TPS79230DBVRG4 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEYI | | TPS79230DBVRG4.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | PEYI | | TPS79230DBVT | Obsolete | Production | SOT-23 (DBV) 5 | - | - | Call TI | Call TI | -40 to 125 | PEYI | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jun-2025 (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 18-Jun-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS79201DBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79201DBVRG4 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79201DBVRM3 | SOT-23 | DBV | 6 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TPS79225DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79228DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79230DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TPS79230DBVRG4 | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jun-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS79201DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79201DBVRG4 | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79201DBVRM3 | SOT-23 | DBV | 6 | 3000 | 210.0 | 185.0 | 35.0 | | TPS79225DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79228DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79230DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TPS79230DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated