









**TPS748** 

JAJS238N - JANUARY 2007 - REVISED JUNE 2024

# TPS748 プログラマブル ソフトスタート機能付き、1.5A 低ドロップアウト リ ニア レギュレータ

# 1 特長

- V<sub>OUT</sub> 範囲:0.8V~3.6V
- 非常に低い V<sub>IN</sub> 範囲:0.8V~5.5V
- V<sub>BIAS</sub> 範囲:2.7V~5.5V
- 低いドロップアウト:60 mV (標準値)、(1.5A、V<sub>BIAS</sub> = 5V 時)
- パワー グッド (PG) 出力により、電源電圧の監視や、 他の電源のためのシーケンシング信号の供給が可能
- ライン、負荷、温度の全範囲にわたって 1% の精度 (新チップ)
- ライン、負荷、温度の全範囲にわたって 2% の精度 (レガシー チップ)
- プログラム可能なソフトスタートにより、直線的に電圧が 立ち上がるようにスタートアップさせることが可能
- V<sub>BIAS</sub> により、過渡応答性に優れた低 V<sub>IN</sub> 動作を実現
- 2.2µF 以上の出力コンデンサで安定動作
- 小型の 3mm × 3mm × 1mm VSON-10 および 5mm × 5mm VQFN-20 パッケージで供給

# 2 アプリケーション

- ネットワーク接続ストレージ (NAS) エンタープライズ
- ラック・サーバー
- ネットワーク・インターフェイス・カード (**NIC**)
- 商用ネットワークとサーバーの PSU (電源)

### 3 概要

TPS748 低ドロップアウト (LDO) リニア レギュレータは、 広範なアプリケーション向けの使いやすく堅牢な電力管理 ソリューションです。ソフトスタートをユーザーがプログラム できるので、スタートアップ時の容量性突入電流を低減し て、入力電源のストレスを最小限に抑えることができます。 ソフトスタートは単調性で、多くの種類のプロセッサや ASIC の電源供給向けに設計されています。イネーブル 入力とパワー グッド出力により、外部レギュレータとの間で シーケンシングを簡単に行えます。この優れた柔軟性によ り、FPGA、DSP、および特殊なスタートアップ要件を持つ 他のアプリケーションのシーケンス要件を満たすソリューシ ョンを構成できます。

高精度の基準電圧およびエラー アンプは、負荷、ライン、 温度、プロセスの全体にわたって 1% の精度 (新チップ) を維持します。本デバイスは 2.2µF 以上の任意のタイプ のコンデンサで安定して動作し、T<sub>1</sub> = -40℃~+125℃で 仕様が規定されています。TPS748 は、小型の 3mm × 3mm VSON-10 パッケージで供給されるため、非常に小 さいトータル ソリューション サイズを実現できます。このデ バイスは、TPS742 との互換性を確保するため、5mm× 5mm の VQFN-20 パッケージでも供給されます。

#### パッケージ情報

| 部品番号   | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> |
|--------|----------------------|--------------------------|
| TPS748 | DRC (VSON, 10)       | 3mm × 3mm                |
|        | RGW (VQFN, 20)       | 5mm × 5mm                |

- 詳細については、「メカニカル、パッケージ、および注文情報」を参
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



代表的なアプリケーション回路 (可変)



ターンオン応答



# **Table of Contents**

| 1 特長                                                  | 1  | 6.5 Programming                         | 20              |
|-------------------------------------------------------|----|-----------------------------------------|-----------------|
| 2 アプリケーション                                            |    | 7 Application and Implementation        |                 |
| - 3 概要                                                |    | 7.1 Application Information             | <mark>22</mark> |
| 4 Pin Configuration and Functions                     |    | 7.2 Typical Applications                | 25              |
| 5 Specifications                                      |    | 7.3 Power Supply Recommendations        | 28              |
| 5.1 Absolute Maximum Ratings                          |    | 7.4 Layout                              | 28              |
| 5.2 ESD Ratings                                       |    | 8 Device and Documentation Support      | 33              |
| 5.3 Recommended Operating Conditions                  |    | 8.1 Device Support                      | 33              |
| 5.4 Thermal Information                               |    | 8.2 Documentation Support               | 33              |
| 5.5 Electrical Characteristics                        |    | 8.3ドキュメントの更新通知を受け取る方法                   | 33              |
| 5.6 Typical Characteristics: I <sub>OUT</sub> = 50 mA |    | 8.4 サポート・リソース                           | 33              |
| 5.7 Typical Characteristics: I <sub>OUT</sub> = 1 A   | 14 | 8.5 Trademarks                          | 33              |
| 6 Detailed Description                                |    | 8.6 静電気放電に関する注意事項                       | 34              |
| 6.1 Overview                                          |    | 8.7 用語集                                 |                 |
| 6.2 Functional Block Diagrams                         |    | 9 Revision History                      |                 |
| 6.3 Feature Description                               | 17 | 10 Mechanical, Packaging, and Orderable |                 |
| 6.4 Device Functional Modes                           | 19 | Information                             | 34              |
|                                                       |    |                                         |                 |



# **4 Pin Configuration and Functions**



図 4-1. DRC Package, 10-Pin VSON With Thermal Pad (Top View)



図 4-2. RGW Package, 20-Pin VQFN (Top View)

表 4-1. Pin Functions

|             | PIN   |                    |                                                                                                         | A 4-1. Fill Fullctions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-------------|-------|--------------------|---------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        |       |                    | I/O                                                                                                     | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| BIAS        | 4     | 10                 | ı                                                                                                       | Bias input voltage for error amplifier, reference, and internal control circuits. A 1-µF or larger input capacitor is recommended for optimal performance. If IN is connected to BIAS, a 4.7-µF or larger capacitor must be used.                                                                                                                                                                                                                                                                                                   |
| EN          | 5     | 11                 | 1                                                                                                       | Enable pin. Driving this pin high enables the regulator. Driving this pin low puts the regulator into shutdown mode. This pin must not be left unconnected.                                                                                                                                                                                                                                                                                                                                                                         |
| FB          | 8     | 16                 | 1                                                                                                       | Feedback pin. The feedback connection to the center tap of an external resistor divider network that sets the output voltage. This pin must not be left floating.                                                                                                                                                                                                                                                                                                                                                                   |
| GND         | 6     | 12                 | _                                                                                                       | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| IN          | 1, 2  | 5-8                | 1                                                                                                       | Input to the device. A 1-µF or larger input capacitor is recommended for optimal performance.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| NC          | N/A   | 2-4, 13, 14,<br>17 | _                                                                                                       | No connection. This pin can be left floating or connected to GND to allow better thermal contact to the top-side plane.                                                                                                                                                                                                                                                                                                                                                                                                             |
| оит         | 9, 10 | 1, 18-20           | 0                                                                                                       | Regulated output voltage. A small capacitor (total typical capacitance $\geq$ 2.2 $\mu$ F, ceramic) is needed from this pin to ground to assure stability.                                                                                                                                                                                                                                                                                                                                                                          |
| PG          | 3     | 9                  | 0                                                                                                       | Power Good pin. An open-drain, active-high output that indicates the status of $V_{OUT}.$ When $V_{OUT}$ exceeds the PG trip threshold, the PG pin goes into a high-impedance state. When $V_{OUT}$ is below this threshold the pin is driven to a low-impedance state. A pull-up resistor from 10 $k\Omega$ to 1 $M\Omega$ should be connected from this pin to a supply of up to 5.5 V. The supply can be higher than the input voltage. Alternatively, the PG pin can be left unconnected if output monitoring is not necessary. |
| ss          | 7     | 15                 | _                                                                                                       | Soft-Start pin. A capacitor connected on this pin to ground sets the start-up time. If this pin is left unconnected, the regulator output soft-start ramp time is typically 200 $\mu$ s.                                                                                                                                                                                                                                                                                                                                            |
| Thermal pad |       | _                  | Must be soldered to the ground plane for increased thermal performance. Internally connected to ground. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

3



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating temperature range (unless otherwise noted)(1)

|                                     |                                    | MIN            | MAX                   | UNIT |
|-------------------------------------|------------------------------------|----------------|-----------------------|------|
| V <sub>IN</sub> , V <sub>BIAS</sub> | Input voltage                      | -0.3           | 6                     | V    |
| V <sub>EN</sub>                     | Enable voltage                     | -0.3           | 6                     | V    |
| V <sub>PG</sub>                     | Power-good voltage                 | -0.3           | 6                     | V    |
| I <sub>PG</sub>                     | PG sink current                    | 0              | 1.5                   | mA   |
| V <sub>SS</sub>                     | Soft-start voltage                 | -0.3           | 6                     | V    |
| V <sub>FB</sub>                     | Feedback voltage                   | -0.3           | 6                     | V    |
| V <sub>OUT</sub>                    | Output voltage                     | -0.3           | V <sub>IN</sub> + 0.3 | V    |
| I <sub>OUT</sub>                    | Maximum output current             | Internally I   | imited                |      |
|                                     | Output short-circuit duration      | Indefin        | ite                   |      |
| P <sub>DISS</sub>                   | Continuous total power dissipation | See Thermal In | nformation            |      |
| TJ                                  | Junction Temperature               | -40            | 150                   | °C   |
| T <sub>stg</sub>                    | Storage Temperature                | -55            | 150                   | C    |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 5.2 ESD Ratings

|                           |                         |                                                                                          | VALUE | UNIT |
|---------------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
| V Electrostatic discharge |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>              | ±2000 | V    |
| V <sub>(ESD)</sub>        | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | v    |

- 1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                       |                                | MIN                                                   | NOM                                   | MAX | UNIT |
|-----------------------|--------------------------------|-------------------------------------------------------|---------------------------------------|-----|------|
| V <sub>IN</sub>       | Input supply voltage           | V <sub>OUT</sub> + V <sub>DO</sub> (V <sub>IN</sub> ) | V <sub>OUT</sub> + 0.3                | 5.5 | V    |
| V <sub>EN</sub>       | Enable supply voltage          |                                                       | V <sub>IN</sub>                       | 5.5 | V    |
| V <sub>BIAS</sub> (1) | BIAS supply voltage            | $V_{OUT} + V_{DO} (V_{BIAS})^{(2)}$                   | V <sub>OUT</sub> + 1.6 <sup>(2)</sup> | 5.5 | V    |
| V <sub>OUT</sub>      | Output voltage                 | 0.8                                                   |                                       | 3.3 | V    |
| I <sub>OUT</sub>      | Output current                 | 0                                                     |                                       | 1.5 | Α    |
| C <sub>OUT</sub>      | Output capacitor               | 2.2                                                   |                                       |     | μF   |
| C <sub>IN</sub>       | Input capacitor <sup>(3)</sup> | 1                                                     |                                       |     | μF   |
| C <sub>BIAS</sub>     | Bias capacitor                 | 0.1                                                   | 1                                     |     | μF   |
| TJ                    | Operating junction temperature | -40                                                   |                                       | 125 | °C   |

- (1) BIAS supply is required when  $V_{IN}$  is below  $V_{OUT}$  + 1.62 V.
- (2)  $V_{BIAS}$  has a minimum voltage of 2.7 V or  $V_{OUT}$  +  $V_{DO}$  ( $V_{BIAS}$ ), whichever is higher.
- (3) If  $V_{IN}$  and  $V_{BIAS}$  are connected to the same supply, the recommended minimum capacitor for the supply is 4.7  $\mu$ F.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated

4



# **5.4 Thermal Information**

|                       |                                              |            | TPS        | 5748       |            |      |
|-----------------------|----------------------------------------------|------------|------------|------------|------------|------|
| THERMAL METRIC(1)     |                                              | RGW (VQFN) | RGW (VQFN) | DRC (VSON) | DRC (VSON) | UNIT |
|                       |                                              | 20 PINS    | 20 PINS    | 10 PINS    | 10 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 35.6       | 34.7       | 44.2       | 47.2       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 33.3       | 31.0       | 50.3       | 63.7       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 15         | 13.5       | 19.6       | 19.5       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.4        | 1.4        | 0.7        | 4.2        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 15.2       | 13.5       | 17.8       | 19.4       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 3.8        | 3.6        | 4.3        | 3.3        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermla metrics application note.

5

<sup>(2)</sup> New Chip.



# **5.5 Electrical Characteristics**

at  $V_{EN}$  = 1.1 V,  $V_{IN}$  =  $V_{OUT}$  + 0.3 V,  $C_{BIAS}$  = 0.1  $\mu$ F,  $C_{IN}$  =  $C_{OUT}$  = 10  $\mu$ F,  $C_{NR}$  = 1 nF,  $I_{OUT}$  = 50 mA,  $V_{BIAS}$  = 5.0 V, and  $T_{J}$  =  $-40^{\circ}$ C to 125 °C (unless otherwise noted); typical values are at  $T_{J}$  = 25 °C

| PARAMETER                               |                                                                 | TEST CONDITIONS                                                                                                                                | MIN              | TYP                      | MAX   | UNIT  |  |
|-----------------------------------------|-----------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------|-------|-------|--|
| V <sub>REF</sub>                        | Internal reference (Adj.)                                       | T <sub>A</sub> = 25°C                                                                                                                          | 0.796            | 0.8                      | 0.804 | V     |  |
|                                         | Output voltage range                                            | V <sub>IN</sub> = 5 V, I <sub>OUT</sub> = 1.5 A                                                                                                | V <sub>REF</sub> |                          | 3.6   | V     |  |
| V <sub>OUT</sub>                        |                                                                 | $2.97 \text{ V} \le \text{V}_{\text{BIAS}} \le 5.5 \text{ V}, 50 \text{ mA} \le \text{I}_{\text{OUT}} \le 1.5 \text{ A} \text{ (Legacy Chip)}$ | -2               | ±0.5                     | 2     |       |  |
|                                         | Accuracy <sup>(1)</sup>                                         | 2.97 V ≤ V <sub>BIAS</sub> ≤ 5.5 V, 50 mA ≤ I <sub>OUT</sub> ≤ 1.5 A (New Chip)                                                                | -1               | ±0.3                     | 1     | %     |  |
| • • • • • • • • • • • • • • • • • • • • |                                                                 | $V_{OUT(nom)} + 0.3 \le V_{IN} \le 5.5 \text{ V (Legacy Chip)}$                                                                                |                  | 0.03                     |       | 0/ 0/ |  |
| $\Delta V_{OUT (\Delta VIN)}$           | Line regulation                                                 | $V_{OUT(nom)} + 0.3 \le V_{IN} \le 5.5 \text{ V (New Chip)}$                                                                                   |                  | 0.001                    |       | %/V   |  |
| ΔV <sub>OUT (ΔΙΟUΤ)</sub>               | Load regulation                                                 | 50 mA ≤ I <sub>OUT</sub> ≤ 1.5 A                                                                                                               |                  | 0.09                     |       | %/A   |  |
|                                         | V down to the (2)                                               | $I_{OUT}$ = 1.5 A, $V_{BIAS} - V_{OUT(nom)} \ge 3.25 \text{ V (Legacy Chip)}^{(3)}$                                                            |                  | 60                       | 165   | >/    |  |
| $V_{DO}$                                | V <sub>IN</sub> dropout voltage <sup>(2)</sup>                  | $I_{OUT} = 1.5 \text{ A}, V_{BIAS} - V_{OUT(nom)} \ge 3.25 \text{ V (New Chip)}^{(3)}$                                                         |                  | 50                       | 100   | mV    |  |
|                                         | V                                                               | I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = V <sub>BIAS</sub> (Legacy Cip)                                                                     |                  | 1.31                     | 1.6   |       |  |
|                                         | V <sub>BIAS</sub> dropout voltage <sup>(2)</sup>                | I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = V <sub>BIAS</sub> (New Chip)                                                                       |                  | 1.31                     | 1.43  | V     |  |
| I <sub>CL</sub>                         | Output current limit                                            | $V_{OUT} = 80\% \times V_{OUT(nom)}$                                                                                                           | 2                | -                        | 5.5   | Α     |  |
|                                         | DIA 0 : .                                                       | (Legacy Chip)                                                                                                                                  |                  | 1                        | 2     | mA    |  |
| I <sub>BIAS</sub>                       | BIAS pin current                                                | (New Chip)                                                                                                                                     |                  | 1                        | 1.2   |       |  |
|                                         | Shutdown supply current (I <sub>GND</sub> )                     | V <sub>EN</sub> ≤ 0.4 V (Legacy Chip)                                                                                                          |                  | 1                        | 50    | μΑ    |  |
| I <sub>SHDN</sub>                       |                                                                 | V <sub>EN</sub> ≤ 0.4 V (New Chip)                                                                                                             |                  | 0.85                     | 2.75  |       |  |
| I <sub>FB</sub>                         | Feedback pin current                                            | (Legacy Chip)                                                                                                                                  | -1               | 0.15                     | 1     | μA    |  |
|                                         |                                                                 | (New Chip)                                                                                                                                     | -30              | 0.15                     | 30    | nA    |  |
|                                         | Power-supply rejection (V <sub>IN</sub> to V <sub>OUT</sub> )   | 1 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.8 V, V <sub>OUT</sub> = 1.5 V                                                             |                  | 60                       |       |       |  |
|                                         |                                                                 | 300 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.8 V, V <sub>OUT</sub> = 1.5 V                                                           |                  | 30                       |       | dB    |  |
|                                         | Power-supply rejection (V <sub>BIAS</sub> to V <sub>OUT</sub> ) | 1 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.8 V, V <sub>OUT</sub> = 1.5 V<br>(Legacy Chip)                                            |                  | 50                       |       |       |  |
| PSRR                                    |                                                                 | 1 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.8 V, V <sub>OUT</sub> = 1.5 V (New Chip)                                                  |                  | 59                       |       |       |  |
|                                         |                                                                 | 300 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.8 V, V <sub>OUT</sub> = 1.5 V<br>(Legacy Chip)                                          |                  | 30                       |       |       |  |
|                                         |                                                                 | 300 kHz, I <sub>OUT</sub> = 1.5 A, V <sub>IN</sub> = 1.8 V, V <sub>OUT</sub> = 1.5 V (New Chip)                                                |                  | 50                       |       |       |  |
| V <sub>n</sub>                          | Output noise voltage                                            | BW = 100 Hz to 100 kHz, I <sub>OUT</sub> = 1.5 A, C <sub>SS</sub> = 1 nF (Legacy Chip)                                                         |                  | 25 ×<br>V <sub>OUT</sub> |       | μVrms |  |
| v <sub>n</sub>                          | Output noise voitage                                            | BW = 100 Hz to 100 kHz, I <sub>OUT</sub> = 1.5 A, C <sub>SS</sub> = 1 nF (New Chip)                                                            |                  | 20 ×<br>V <sub>OUT</sub> |       |       |  |
| t                                       | Minimum startup time                                            | R <sub>LOAD</sub> for I <sub>OUT</sub> = 1.0 A, C <sub>SS</sub> = open (Legacy Chip)                                                           |                  | 200                      |       | μs    |  |
| <sup>t</sup> STR                        | Williman Startup time                                           | R <sub>LOAD</sub> for I <sub>OUT</sub> = 1.0 A, C <sub>SS</sub> = open (New Chip)                                                              |                  | 250                      |       | μο    |  |
| laa                                     | Soft-start charging                                             | V <sub>SS</sub> = 0.4 V (Legacy Chip)                                                                                                          |                  | 440                      |       | nA    |  |
| I <sub>SS</sub>                         | current                                                         | V <sub>SS</sub> = 0.4 V (New Chip)                                                                                                             |                  | 530                      |       | шА    |  |
| V <sub>EN(hi)</sub>                     | Enable input high level                                         |                                                                                                                                                | 1.1              |                          | 5.5   | V     |  |
| V <sub>EN(lo)</sub>                     | Enable input low level                                          |                                                                                                                                                | 0                |                          | 0.4   | V     |  |
| Vena                                    | Enable pin hysteresis                                           | (Legacy Chip)                                                                                                                                  |                  | 50                       |       | mV    |  |
| V <sub>EN(hys)</sub>                    | Enable bill Hystelesis                                          | (New Chip)                                                                                                                                     |                  | 55                       |       | 111V  |  |
| V <sub>EN(dg)</sub>                     | Enable pin deglitch time                                        |                                                                                                                                                | <u> </u>         | 20                       |       | μs    |  |

Copyright © 2024 Texas Instruments Incorporated

6



# 5.5 Electrical Characteristics (続き)

at  $V_{EN}$  = 1.1 V,  $V_{IN}$  =  $V_{OUT}$  + 0.3 V,  $C_{BIAS}$  = 0.1  $\mu$ F,  $C_{IN}$  =  $C_{OUT}$  = 10  $\mu$ F,  $C_{NR}$  = 1 nF,  $I_{OUT}$  = 50 mA,  $V_{BIAS}$  = 5.0 V, and  $T_J$  =  $-40^{\circ}$ C to 125 °C (unless otherwise noted); typical values are at  $T_J$  = 25 °C

|                       | PARAMETER                 | TEST CONDITIONS                                                                    | MIN | TYP   | MAX   | UNIT              |
|-----------------------|---------------------------|------------------------------------------------------------------------------------|-----|-------|-------|-------------------|
| 1                     | Enable pin current        | V <sub>EN</sub> = 5 V (Legacy Chip)                                                |     | 0.1   | 1     | ^                 |
| I <sub>EN</sub>       | Enable pin current        | V <sub>EN</sub> = 5 V (New Chip)                                                   |     | 0.1   | 0.3   | μA                |
| V <sub>IT</sub>       | PG trip threshold         | V <sub>OUT</sub> decreasing                                                        | 85  | 90    | 94    | %V <sub>OUT</sub> |
| V <sub>HYS</sub>      | PG trip hysteresis        |                                                                                    |     | 3     |       | %V <sub>OUT</sub> |
| V <sub>PG(lo)</sub>   | PG output low voltage     | I <sub>PG</sub> = 1 mA (sinking), V <sub>OUT</sub> < V <sub>IT</sub> (Legacy Chip) |     |       | 0.3   | V                 |
|                       |                           | I <sub>PG</sub> = 1 mA (sinking), V <sub>OUT</sub> < V <sub>IT</sub> (New Chip)    |     |       | 0.125 |                   |
|                       | PG leakage current        | V <sub>PG</sub> = 5.25 V, V <sub>OUT</sub> > V <sub>IT</sub> (Legacy Chip)         |     | 0.1   | 1     | μΑ                |
| I <sub>PG(lkg)</sub>  |                           | V <sub>PG</sub> = 5.25 V, V <sub>OUT</sub> > V <sub>IT</sub> (New Chip)            |     | 0.001 | 0.05  |                   |
| т                     | Thermal shutdown          | Shutdown, temperature increasing                                                   |     | 165   |       | °C                |
| $T_{SD}$              | temperature               | Reset, temperature decreasing                                                      |     | 140   |       |                   |
| R <sub>PULLDOWN</sub> | Output pulldown resitance | V <sub>BIAS</sub> = 5V, V <sub>EN</sub> = 0V                                       |     | 0.83  | 1     | kΩ                |

<sup>(1)</sup> Adjustable devices tested at 0.8 V; resistor tolerance is not taken into account.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

1

<sup>2)</sup> Dropout is defined as the voltage from V<sub>IN</sub> to V<sub>OUT</sub> when V<sub>OUT</sub> is 3% below nominal.

<sup>(3) 3.25</sup> V is a test condition of this device and can be adjusted by referring to Figure 5-11.



# 5.6 Typical Characteristics: I<sub>OUT</sub> = 50 mA



























# 5.7 Typical Characteristics: $I_{OUT} = 1 A$







# **6 Detailed Description**

#### 6.1 Overview

The TPS748 is a low-dropout regulator that features soft-start capability. This regulator uses a low current bias input to power all internal control circuitry, allowing the NMOS pass transistor to regulate very low input and output voltages.

The use of an NMOS-pass transistor offers several critical advantages for many applications. Unlike a PMOS topology device, the output capacitor has little effect on loop stability. This architecture allows the TPS748 to be stable with any capacitor type of value 2.2  $\mu F$  or greater. Transient response is also superior to PMOS topologies, particularly for low  $V_{IN}$  applications.

The TPS748 features a programmable voltage-controlled soft-start circuit that provides a smooth, monotonic start-up and limits start-up inrush currents that may be caused by large capacitive loads. A power-good (PG) output is available to allow supply monitoring and sequencing of other supplies. An enable (EN) pin with hysteresis and deglitch allows slow-ramping signals to be used for sequencing the device. The low  $V_{IN}$  and  $V_{OUT}$  capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often required by processor-intensive systems.

### **6.2 Functional Block Diagrams**



図 6-1. Legacy Chip Functional Block Diagram

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated



図 6-2. New Chip Functional Block Diagram

### 6.3 Feature Description

#### 6.3.1 Enable/Shutdown

The enable (EN) pin is active high and is compatible with standard digital signaling levels.  $V_{EN}$  below 0.4 V turns the regulator off, while  $V_{EN}$  above 1.1 V turns the regulator on. Unlike many regulators, the enable circuitry has hysteresis and deglitching for use with relatively slowly ramping analog signals. This configuration allows the TPS748 to be enabled by connecting the output of another supply to the EN pin. The enable circuitry typically has 50 mV of hysteresis and a deglitch circuit to help avoid on-off cycling as a result of small glitches in the  $V_{EN}$  signal.

The enable threshold is typically 0.8 V and varies with temperature and process variations. Temperature variation is approximately –1 mV/°C; process variation accounts for most of the rest of the variation to the 0.4-V and 1.1-V limits. If precise turn-on timing is required, a fast rise-time signal must be used to enable the TPS748.

If not used, EN can be connected to either IN or BIAS. If EN is connected to IN, connect this pin as close as possible to the largest capacitance on the input to prevent voltage droops on that line from triggering the enable circuit.

The TPS748 has an internal active pulldown circuit that connects the output to GND through an 833- $\Omega$  resistor when the device is disabled. This resistor discharges the output with a time constant of:

$$\tau = \left(\frac{833 \times R_L}{833 + R_L}\right) \times C_{OUT} \tag{1}$$

### 6.3.2 Power Good

The power-good (PG) pin is an open-drain output and can be connected to any 5.5-V or lower rail through an external pullup resistor. This pin requires at least 1.1 V on  $V_{BIAS}$  in order to have a valid output. The PG output is high-impedance when  $V_{OUT}$  is greater than  $V_{IT} + V_{HYS}$ . If  $V_{OUT}$  drops below  $V_{IT}$  or if  $V_{BIAS}$  drops below 1.9 V, the open-drain output turns on and pulls the PG output low. The PG pin also asserts when the device is disabled. The recommended operating condition of PG pin sink current is up to 1 mA, so the pullup resistor for PG must be in the range of 10 k $\Omega$  to 1 M $\Omega$ . If output voltage monitoring is not needed, the PG pin can be left floating.



#### 6.3.3 Internal Current Limit

The TPS748 features a factory-trimmed current limit that is flat over temperature and supply voltage. The current limit allows the device to supply surges of up to 2 A and maintain regulation. The current limit responds in approximately 10 µs to reduce the current during a short-circuit fault.

The internal current limit protection circuitry of the TPS748 is designed to protect against overload conditions. This circuitry is not intended to allow operation above the rated current of the device. Continuously running the TPS748 above the rated current degrades device reliability.

#### 6.3.4 Thermal Protection

Thermal protection disables the output when the junction temperature rises to approximately 160°C, allowing the device to cool. When the junction temperature cools to approximately 140°C, the output circuitry is enabled. Depending on power dissipation, thermal resistance, and ambient temperature the thermal protection circuit can cycle on and off. This cycling limits the dissipation of the regulator, protecting the regulator from damage as a result of overheating.

Activation of the thermal protection circuit indicates excessive power dissipation or inadequate heat sinking. For reliable operation, limit junction temperature to 125°C maximum. To estimate the margin of safety in a complete design (including heat sink), increase the ambient temperature until thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection must trigger at least 40°C above the maximum expected ambient condition of the application. This condition produces a worst-case junction temperature of 125°C at the highest expected ambient temperature and worst-case load.

The internal protection circuitry of the TPS748 is designed to protect against overload conditions. This circuitry is not intended to replace proper heat sinking. Continuously running the TPS748 into thermal shutdown degrades device reliability.

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated



#### **6.4 Device Functional Modes**

表 6-1 shows the conditions that lead to the different modes of operation.

#### 表 6-1. Device Functional Mode Comparison

| OPERATING MODE                                         | PARAMETER                                 |                                        |                                              |                                    |                        |  |
|--------------------------------------------------------|-------------------------------------------|----------------------------------------|----------------------------------------------|------------------------------------|------------------------|--|
| OPERATING MODE                                         | V <sub>IN</sub>                           | V <sub>EN</sub>                        | V <sub>BIAS</sub>                            | Іоит                               | TJ                     |  |
| Normal mode                                            | $V_{IN} > V_{OUT(nom)} + V_{DO} (V_{IN})$ | $V_{EN} > V_{EN(high)}$                | $V_{BIAS} \ge V_{OUT} + 1.6 \text{ V}$       | I <sub>OUT</sub> < I <sub>CL</sub> | T <sub>J</sub> < 125°C |  |
| Dropout mode                                           | $V_{IN} < V_{OUT(nom)} + V_{DO} (V_{IN})$ | $V_{EN} > V_{EN(high)}$                | V <sub>BIAS</sub> < V <sub>OUT</sub> + 1.6 V | _                                  | T <sub>J</sub> < 125°C |  |
| Disabled mode (any true condition disables the device) | V <sub>IN</sub> < V <sub>IN(min)</sub>    | V <sub>EN</sub> < V <sub>EN(low)</sub> | V <sub>BIAS</sub> < V <sub>BIAS(min)</sub>   | _                                  | T <sub>J</sub> > 165°C |  |

#### 6.4.1 Normal Operation

The device regulates to the nominal output voltage under the following conditions:

- · The input voltage and bias voltage are both at least at the respective minimum specifications
- The enable voltage has previously exceeded the enable rising threshold voltage and has not decreased below the enable falling threshold
- The output current is less than the current limit
- The device junction temperature is less than the maximum specified junction temperature

#### 6.4.2 Dropout Operation

If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this condition, the output voltage is the same as the input voltage minus the dropout voltage. The transient performance of the device is significantly degraded because the pass transistor is in a triode state and no longer controls the current through the LDO. Line or load transients in dropout can result in large output voltage deviations.

#### 6.4.3 Disabled

The device is disabled under the following conditions:

- The input or bias voltages are below the respective minimum specifications
- The enable voltage is less than the enable falling threshold voltage or has not yet exceeded the enable rising threshold
- The device junction temperature is greater than the thermal shutdown temperature

資料に関するフィードバック(ご意見やお問い合わせ)を送信

19

# 6.5 Programming

### 6.5.1 Programmable Soft-Start

The TPS74801 features a programmable, monotonic, voltage-controlled soft-start that is set with an external capacitor ( $C_{SS}$ ). This feature is important for many applications because soft-start eliminates power-up initialization problems when powering FPGAs, DSPs, or other processors. The controlled voltage ramp of the output also reduces peak inrush current during start-up, minimizing start-up transient events to the input power bus.

To achieve a linear and monotonic soft-start, the TPS74801 error amplifier tracks the voltage ramp of the external soft-start capacitor until the voltage exceeds the internal reference. The soft-start ramp time depends on the soft-start charging current ( $I_{SS}$ ), soft-start capacitance ( $C_{SS}$ ), and the internal reference voltage ( $V_{REF}$ ), and can be calculated using  $\not\equiv 2$ :

$$t_{SS} = \frac{(V_{REF} \times C_{SS})}{I_{SS}}$$
 (2)

If large output capacitors are used, the device current limit ( $I_{CL}$ ) and the output capacitor can set the start-up time. In this case, the start-up time is given by  $\pm 3$ :

$$t_{SSCL} = \frac{(V_{OUT(NOM)} \times C_{OUT})}{I_{CL(MIN)}}$$
(3)

#### where:

- V<sub>OUT(nom)</sub> is the nominal output voltage
- C<sub>OUT</sub> is the output capacitance
- I<sub>CL(min)</sub> is the minimum current limit for the device

In applications where monotonic start up is required, the soft-start time given by  $\pm 2$  must be set greater than  $\pm 3$ .

The maximum recommended soft-start capacitor is 15 nF. Larger soft-start capacitors can be used and do not damage the device; however, the soft-start capacitor discharge circuit can possibly be unable to fully discharge the soft-start capacitor when enabled. Soft-start capacitors larger than 15 nF can be a problem in applications where the enable pin must be rapidly pulsed and with the device still required to soft-start from ground.  $C_{SS}$  must be low-leakage; X7R, X5R, or C0G dielectric materials are preferred. See  $\frac{1}{2}$  6-2 for suggested soft-start capacitor values.

表 6-2. Standard Capacitor Values for Programming the Soft-Start Time

| C <sub>SS</sub> | SOFT-START TIME <sup>(1)</sup><br>(Legacy Chip) | SOFT-START TIME <sup>(1)</sup><br>(New Chip) |
|-----------------|-------------------------------------------------|----------------------------------------------|
| Open            | 0.1 ms                                          | 0.25ms                                       |
| 270 pF          | 0.5 ms                                          | 0.4ms                                        |
| 560 pF          | 1 ms                                            | 0.8ms                                        |
| 2.7 nF          | 5 ms                                            | 4.1ms                                        |
| 5.6 nF          | 10 ms                                           | 8.5ms                                        |
| 10 nF           | 18 ms                                           | 15ms                                         |

(1)  $t_{SS}(s) = 0.8 \times C_{SS}(F) / I_{SS}$ , where  $t_{SS}(s) = soft-start$  time in seconds.

Another option to set the start-up rate is to use a feedforward capacitor; see the *Pros and Cons of Using a Feedforward Capacitor with a Low-Dropout Regulator* application note for more information.

資料に関するフィードバック (ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated



#### 6.5.2 Sequencing Requirements

 $V_{IN}$ ,  $V_{BIAS}$ , and  $V_{EN}$  can be sequenced in any order without causing damage to the device. However, for the soft-start function to work as intended, certain sequencing rules must be applied. Connecting EN to IN is acceptable for most applications, as long as  $V_{IN}$  is greater than 1.1 V and the ramp rate of  $V_{IN}$  and  $V_{BIAS}$  is faster than the set soft-start ramp rate.

There are several different start-up responses that are possible, but not typical:

- If the ramp rate of the input sources is slower than the set soft-start time, the output tracks the slower supply
  minus the dropout voltage until reaching the set output voltage
- If EN is connected to BIAS, the device soft-starts as programmed, provided that  $V_{IN}$  is present before  $V_{BIAS}$
- If V<sub>BIAS</sub> and V<sub>EN</sub> are present before V<sub>IN</sub> is applied and the set soft-start time has expired, then V<sub>OUT</sub> tracks V<sub>IN</sub>
- If the soft-start time has not expired, the output tracks V<sub>IN</sub> until V<sub>OUT</sub> reaches the value set by the charging soft-start capacitor

 $\boxtimes$  6-3 shows the use of an RC-delay circuit to hold off  $V_{EN}$  until  $V_{BIAS}$  has ramped. This technique can also be used to drive EN from  $V_{IN}$ . An external control signal can also be used to enable the device after  $V_{IN}$  and  $V_{BIAS}$  are present.



図 6-3. Soft-Start Delay Using an RC Circuit to Enable the Device

21

# 7 Application and Implementation

注

以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。

# 7.1 Application Information

The TPS748 is a low-dropout regulator that features soft-start capability. This regulator uses a low current bias input to power all internal control circuitry, allowing the NMOS pass transistor to regulate very low input and output voltages.

The use of an NMOS-pass transistor offers several critical advantages for many applications. Unlike a PMOS topology device, the output capacitor has little effect on loop stability. This architecture allows the TPS748 to be stable with any capacitor type of value 2.2  $\mu F$  or greater. Transient response is also superior to PMOS topologies, particularly for low  $V_{IN}$  applications.

The TPS748 features a programmable voltage-controlled soft-start circuit that provides a smooth, monotonic start-up and limits start-up inrush currents that can be caused by large capacitive loads. A power-good (PG) output is available to allow supply monitoring and sequencing of other supplies. An enable (EN) pin with hysteresis and deglitch allows slow-ramping signals to be used for sequencing the device. The low  $V_{IN}$  and  $V_{OUT}$  capability allows for inexpensive, easy-to-design, and efficient linear regulation between the multiple supply voltages often required by processor-intensive systems.

### 7.1.1 Adjusting the Output Voltage

☑ 7-1 shows the typical application circuit for the TPS748 adjustable output device.



図 7-1. Typical Application Circuit for the TPS748 (Adjustable)

2.5

3.3



 $R_1$  and  $R_2$  can be calculated for any output voltage using the formula shown in 2.7-1. 4.7-1 lists sample resistor values of common output voltages. In order to achieve the maximum accuracy specifications,  $R_2$  must be  $\le 4.99$  kΩ.

|                     |                     | 3 1 3 -              |
|---------------------|---------------------|----------------------|
| R <sub>1</sub> (kΩ) | R <sub>2</sub> (kΩ) | V <sub>OUT</sub> (V) |
| Short               | Open                | 0.8                  |
| 0.619               | 4.99                | 0.9                  |
| 1.13                | 4.53                | 1.0                  |
| 1.37                | 4.42                | 1.05                 |
| 1.87                | 4.99                | 1.1                  |
| 2.49                | 4.99                | 1.2                  |
| 4.12                | 4.75                | 1.5                  |
| 3.57                | 2.87                | 1.8                  |

1.69

1.15

表 7-1. Standard 1% Resistor Values for Programming the Output Voltage<sup>(1)</sup>

3.57

3.57

注

When  $V_{BIAS}$  and  $V_{EN}$  are present and  $V_{IN}$  is not supplied, this device outputs approximately 50  $\mu$ A of current from OUT. Although this condition does not cause any damage to the device, the output current can charge up the OUT node if total resistance between OUT and GND (including external feedback resistors) is greater than 10 k $\Omega$ .

#### 7.1.2 Input, Output, and Bias Capacitor Requirements

The device is designed to be stable for all available types and values of output capacitors  $\geq$  2.2  $\mu$ F. The device is also stable with multiple capacitors in parallel, which can be of any type or value.

The capacitance required on the IN and BIAS pins strongly depends on the input supply source impedance. To counteract any inductance in the input, the minimum recommended capacitor for  $V_{IN}$  is 1  $\mu$ F and minimum recommended capacitor for  $V_{BIAS}$  is 0.1  $\mu$ F. If  $V_{IN}$  and  $V_{BIAS}$  are connected to the same supply, the recommended minimum capacitor for  $V_{BIAS}$  is 4.7  $\mu$ F. Use good-quality, low-ESR capacitors on the input; ceramic X5R and X7R capacitors are preferred. Place these capacitors as close to the pins as possible for optimum performance.

#### 7.1.3 Transient Response

The TPS748 was designed to have excellent transient response for most applications with a small amount of output capacitance. In some cases, the transient response can be limited by the transient response of the input supply. This limitation is especially true in applications where the difference between the input and output is less than 300 mV. In this case, adding additional input capacitance improves the transient response much more than just adding additional output capacitance does. With a solid input supply, adding additional output capacitance reduces undershoot and overshoot during a transient event; see  $\boxtimes$  5-37 in the *Typical Characteristics* section. Because the TPS748 is stable with output capacitors as low as 2.2  $\mu$ F, many applications can then need very little capacitance at the LDO output. For these applications, local bypass capacitance for the powered device can be sufficient to meet the transient requirements of the application. This design reduces the total solution cost by avoiding the need to use expensive, high-value capacitors at the LDO output.

<sup>(1)</sup>  $V_{OUT} = 0.8 \times (1 + R_1 / R_2)$ .



#### 7.1.4 Dropout Voltage

The TPS748 offers very low dropout performance, making the device designed for high-current, low  $V_{IN}$ , low  $V_{OUT}$  applications. The low dropout of the TPS748 allows the device to be used in place of a dc/dc converter and still achieve good efficiency.  $\pm 4$  provides a quick estimate of the efficiency.

Efficiency 
$$\approx \frac{V_{\text{OUT}} \times I_{\text{OUT}}}{\left[V_{\text{IN}} \times (I_{\text{IN}} + I_{\text{Q}})\right]} \approx \frac{V_{\text{OUT}}}{V_{\text{IN}}} \text{ at } I_{\text{OUT}} >> I_{\text{Q}}$$
(4)

This efficiency provides designers with the power architecture for their applications to achieve the smallest, simplest, and lowest cost solutions.

There are two different specifications for dropout voltage with the TPS748. The first specification (see  $\boxtimes$  7-2) is referred to as  $V_{IN}$  dropout and is used when an external bias voltage is applied to achieve low dropout. This specification assumes that  $V_{BIAS}$  is at least 3.25  $V^1$  above  $V_{OUT}$ , which is the case for  $V_{BIAS}$  when powered by a 5.0-V rail with 5% tolerance and with  $V_{OUT}$  = 1.5 V. If  $V_{BIAS}$  is higher than  $V_{OUT}$  +3.25  $V^1$ ,  $V_{IN}$  dropout is less than specified.<sup>1</sup>

The second specification (illustrated in  $\boxtimes$  7-8) is referred to as  $V_{BIAS}$  dropout and applies to applications where IN and BIAS are tied together. This option allows the device to be used in applications where an auxiliary bias voltage is not available or low dropout is not required. Dropout is limited by BIAS in these applications because  $V_{BIAS}$  provides the gate drive to the pass transistor; therefore,  $V_{BIAS}$  must be 1.6 V above  $V_{OUT}$ . Because of this usage, IN and BIAS tied together become a highly inefficient solution that can consume large amounts of power. Pay attention not to exceed the power rating of the device package.

#### 7.1.5 Output Noise

The TPS748 provides low output noise when a soft-start capacitor is used. When the device reaches the end of the soft-start cycle, the soft-start capacitor serves as a filter for the internal reference. By using a 1-nF soft-start capacitor, the output noise is reduced by half and is typically 30  $\mu V_{RMS}$  for a 1.2-V output (10 Hz to 100 kHz). Further increasing  $C_{SS}$  has little effect on noise. Because most of the output noise is generated by the internal reference, the noise is a function of the set output voltage. The RMS noise with a 1-nF soft-start capacitor is given in  $\pm$  5:

$$V_{N}(\mu V_{RMS}) = 25 \left(\frac{\mu V_{RMS}}{V}\right) \times V_{OUT}(V)$$
(5)

The low output noise of the TPS748 makes the device a good choice for powering transceivers, PLLs, or other noise-sensitive circuitry.

Copyright © 2024 Texas Instruments Incorporated

<sup>3.25</sup> V is a test condition of this device and can be adjusted by referring to 

Solution 5-11.



### 7.2 Typical Applications

### 7.2.1 FPGA I/O Supply at 1.5 V With a Bias Rail



図 7-2. Typical Application of the TPS748 Using an Auxiliary Bias Rail

#### 7.2.1.1 Design Requirements

This application powers the I/O rails of an FPGA , at  $V_{OUT(nom)}$  = 1.5 V and  $I_{OUT(dc)}$  = 1.5 A. The available external supply voltages are 1.8 V, 3.3 V, and 5 V.

### 7.2.1.2 Detailed Design Procedure

First, determine what supplies to use for the input and bias rails. A 1.8-V input can be stepped down to 1.5 V at 1.5 A if an external bias is provided, because the maximum dropout voltage is 165 mV if  $V_{BIAS}$  is at least 3.25 V higher than  $V_{OUT}$ . To achieve this voltage step, the bias rail is supplied by the 5-V supply. The approximation in  $\pm$  4 estimates the efficiency at 83.3%.

The output voltage then must be set to 1.5 V. As  $\gtrsim$  7-1 describes, set R<sub>1</sub> = 4.12 kΩ and R<sub>2</sub>= 4.75 kΩ to obtain the required output voltage. The minimum capacitor sizing is desired to reduce the total solution size footprint; see the *Input, Output, and Bias Capacitor Requirements* section for C<sub>IN</sub> = 1 μF, C<sub>BIAS</sub> = 1 μF, and C<sub>OUT</sub> = 2.2 μF. Use C<sub>SS</sub> = 1 nF for a typical 1.8-ms start-up time.



### 7.2.1.3 Application Curves





# 7.2.2 FPGA I/O Supply at 1.5 V Without a Bias Rail



図 7-8. Typical Application of the TPS748 Without an Auxiliary Bias Rail

### 7.2.2.1 Design Requirements

The application powers the I/O rails of an FPGA, at  $V_{OUT(nom)}$  = 1.5 V and  $I_{OUT(max)}$  = 1.5 A. The only available rail is 3.3 V. The I/O pins are driven for only short durations with a 5% duty cycle, so thermal issues are not a concern.

### 7.2.2.2 Detailed Design Procedure

There is only one available rail; therefore, the input supply and the bias supply are connected together on the 3.3-V input supply.

The output voltage must be set to 1.5 V. As  $\pm$  7-1 describes, set R<sub>1</sub> = 4.12 kΩ and R<sub>2</sub> = 4.75 kΩ to obtain the required output voltage. The minimum capacitor sizing is desired to reduce the total solution size footprint; see the *Input, Output, and Bias Capacitor Requirements* section for C<sub>IN</sub> = C<sub>BIAS</sub> = 4.7 μF, and C<sub>OUT</sub> = 2.2 μF. Use C<sub>SS</sub> = 1 nF for a typical 1.8-ms start-up time.

27



#### 7.2.2.3 Application Curves



# 7.3 Power Supply Recommendations

The TPS748 is designed to operate from an input voltage up to 5.5 V, provided the bias rail is at least 1.62 V higher than the input supply and dropout requirements are met. The bias rail and the input supply must both provide adequate headroom and current for the device to operate normally. Connect a low output impedance power supply directly to the IN pin of the TPS748. This supply must have at least 1  $\mu$ F of capacitance near the IN pin for optimal performance. A supply with similar requirements must also be connected directly to the bias rail with a separate 1- $\mu$ F or larger capacitor. If the IN pin is tied to the bias pin, a minimum 4.7  $\mu$ F of capacitance is needed for performance. To increase the overall PSRR of the solution at higher frequencies, use a pi-filter or ferrite bead before the input capacitor.

### 7.4 Layout

### 7.4.1 Layout Guidelines

An optimal layout can greatly improve transient performance, PSR, and noise. To minimize the voltage drop on the input of the device during load transients, the capacitance on IN and BIAS must be connected as close as possible to the device. This capacitance also minimizes the effects of parasitic inductance and resistance of the input source and can, therefore, improve stability. To achieve optimal transient performance and accuracy, the top side of  $R_1$  in  $\boxtimes$  7-1 must be connected as close as possible to the load. If BIAS is connected to IN, connect

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated



BIAS as close to the sense point of the input supply as possible. This connection minimizes the voltage drop on BIAS during transient conditions and can improve the turn-on response.

Knowing the device power dissipation and proper sizing of the thermal plane that is connected to the thermal pad is critical to avoiding thermal shutdown and ensuring reliable operation. Power dissipation of the device depends on input voltage and load conditions and can be calculated using 式 6:

$$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$
(6)

Power dissipation can be minimized and greater efficiency can be achieved by using the lowest possible input voltage necessary to achieve the required output voltage regulation.

On both the VSON (DRC) and VQFN (RGW) packages, the primary conduction path for heat is through the exposed pad to the printed circuit board (PCB). The pad can be connected to ground or be left floating; however, the pad be attached to an appropriate amount of copper PCB area to ensure the device does not overheat. The maximum junction-to-ambient thermal resistance depends on the maximum ambient temperature, maximum device junction temperature, and power dissipation of the device and can be calculated using 式 7:

$$R_{\theta JA} = \frac{(+125^{\circ}C - T_{A})}{P_{D}}$$
 (7)

Knowing the maximum  $R_{\theta JA}$ , the minimum amount of PCB copper area needed for appropriate heat sinking can be estimated using  $\boxtimes$  7-13.



 $R_{\theta,JA}$  value at board size of 9 in<sup>2</sup> (that is, 3 in × 3i n) is a JEDEC standard.

### 図 7-13. $R_{\theta JA}$ vs Board Size

 $\boxtimes$  7-13 shows the variation of  $R_{\theta JA}$  as a function of ground plane copper area in the board. This figure is intended only as a guideline to demonstrate the effects of heat spreading in the ground plane and is not intended to be used to estimate actual thermal performance in real application environments.

注

When the device is mounted on an application PCB, TI strongly recommends using  $\Psi_{JT}$  and  $\Psi_{JB}$ , as explained in the *Estimating Junction Temperature* section.

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

29



#### 7.4.1.1 Estimating Junction Temperature

Using the thermal metrics  $\Psi_{JT}$  and  $\Psi_{JB}$ , as shown in the *Thermal Information* table, the junction temperature can be estimated with corresponding formulas (given in  $\not\equiv$  8). For backwards compatibility, an older  $\theta_{JC}$ , *Top* parameter is listed as well.

$$\Psi_{JT}: \quad T_{J} = T_{T} + \Psi_{JT} \bullet P_{D}$$

$$\Psi_{JB}: \quad T_{J} = T_{B} + \Psi_{JB} \bullet P_{D}$$
(8)

Where  $P_D$  is the power dissipation shown by  $\not \equiv 6$ ,  $T_T$  is the temperature at the center-top of the device package, and  $T_B$  is the PCB temperature measured 1 mm away from the device package *on the PCB surface* ( $\boxtimes$  7-14).

注

Both  $T_T$  and  $T_B$  can be measured on actual application boards using a thermo-gun (an infrared thermometer).

For more information about measuring  $T_T$  and  $T_B$ , see the *Using New Thermal Metrics* application note, available for download at www.ti.com.



(a) Example DRC (SON) Package Measurement

(b) Example RGW (QFN) Package Measurement

27-14. Measuring Points for  $T_T$  and  $T_B$ 

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated



By looking at  $\boxtimes$  7-15, the new thermal metrics ( $\Psi_{JT}$  and  $\Psi_{JB}$ ) have very little dependency on board size. That is, using  $\Psi_{JT}$  or  $\Psi_{JB}$  with  $\not\equiv$  8 is a good way to estimate  $T_J$  by simply measuring  $T_T$  or  $T_B$ , regardless of the application board size.



図 7-15.  $\Psi_{JT}$  and  $\Psi_{JB}$  vs Board Size

For a more detailed discussion of why TI does not recommend using  $\theta_{JC(top)}$  to determine thermal characteristics, see the *Using New Thermal Metrics* application note, available for download at www.ti.com. For further information, see the *IC Package Thermal Metrics* application note, also available on the TI website.



# 7.4.2 Layout Example



図 7-16. Layout Example (RGW Package)



# 8 Device and Documentation Support

### 8.1 Device Support

#### 8.1.1 Device Nomenclature

#### 表 8-1. Device Nomenclature

| PRODUCT <sup>(1)</sup> | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TPS74801 <b>yyyzM3</b> | yyy is the package designator. z is the package quantity.  M3 is a suffix designator for devices that only use the latest manufacturing flow (CSO: RFB). Devices without this suffix ship with the legacy chip (CSO: DLN) or the new chip (CSO: RFB). The reel packaging label provides CSO information to distinguish which chip is being used. The device performance for new and legacy chips is denoted throughout the document. |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

#### 8.1.2 Development Support

#### 8.1.2.1 Evaluation Modules

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS48. The TPS74801EVM-177 evaluation module (and related user's guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

#### 8.1.2.2 Spice Models

Computer simulation of circuit performance using SPICE is often useful when analyzing the performance of analog circuits and systems. A SPICE model for the TPS748 is available through the product folders under Tools & Software.

### 8.2 Documentation Support

### 8.2.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, *Using New Thermal Metrics* application note
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application note
- Texas Instruments, Ultimate Regulation with Fixed Output Versions of TPS742xx, TPS743xx, and TPS744xx application note
- Texas Instruments, Pros and Cons of Using a Feed-Forward Capacitor with a Low Dropout Regulator application note
- Texas Instruments, TPS74701EVM-177 and TPS74801EVM-177 user's guide

# 8.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

# 8.4 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。

Product Folder Links: TPS748

#### 8.5 Trademarks

テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments.

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

33



すべての商標は、それぞれの所有者に帰属します。

### 8.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 8.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

### 9 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| Changes from Revision M (April 2023) to Revision N (June 2024)               |                             |  |  |  |  |
|------------------------------------------------------------------------------|-----------------------------|--|--|--|--|
| • M3 への参照を新しいチップに変更                                                          | 1                           |  |  |  |  |
| • 「概要」セクションの精度 2% を精度 1% (新チップ) に変更                                          | 1                           |  |  |  |  |
| Added new chip plots to <i>Typical Characteristics</i> sections              |                             |  |  |  |  |
| · Added New Chip Functional Block Diagram to Functional Block Diagrams s     | ection 16                   |  |  |  |  |
| · Changed Standard Capacitor Values for Programming the Soft-Start Time to   | able: corrected equation in |  |  |  |  |
| footnote and added soft-start time column for new chip                       | 20                          |  |  |  |  |
| · Changed both Application Curves sections in Typical Applications to use ne | w chip curves26             |  |  |  |  |
| Added Device Nomenclature section                                            | 33                          |  |  |  |  |
| Changes from Revision L (March 2017) to Revision M (April 2023)              | Page                        |  |  |  |  |
| ・ ドキュメント全体にわたって表、図、相互参照の採番方法を更新                                              |                             |  |  |  |  |
| <ul><li>ドキュメント全体を通して QFN を VQFN に変更</li></ul>                                |                             |  |  |  |  |
| • M3 デバイスをドキュメントに追加し、M3 固有の「電気的特性」表と「代表的特性」                                  |                             |  |  |  |  |
| - 「マーパルト」 こくこくいき カンマン オアロン・カナン自由ロ                                            | 4                           |  |  |  |  |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

た) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS748* 

# 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com

23-May-2025

### **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS74801DRCR          | Active     | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | ВТО              |
| TPS74801DRCR.A        | Active     | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | вто              |
| TPS74801DRCRG4        | Active     | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | вто              |
| TPS74801DRCRM3        | Active     | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | ВТО              |
| TPS74801DRCRM3.A      | Active     | Production    | VSON (DRC)   10 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | вто              |
| TPS74801DRCT          | Active     | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | вто              |
| TPS74801DRCT.A        | Active     | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | вто              |
| TPS74801DRCTG4        | Active     | Production    | VSON (DRC)   10 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | вто              |
| TPS74801RGWR          | Active     | Production    | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU   NIPDAU               | Level-2-260C-1 YEAR        | -40 to 125   | TPS<br>74801     |
| TPS74801RGWR.A        | Active     | Production    | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TPS<br>74801     |
| TPS74801RGWRG4        | Active     | Production    | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TPS<br>74801     |
| TPS74801RGWRM3        | Active     | Production    | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TPS<br>74801     |
| TPS74801RGWRM3.A      | Active     | Production    | VQFN (RGW)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TPS<br>74801     |
| TPS74801RGWT          | Active     | Production    | VQFN (RGW)   20 | 250   SMALL T&R       | Yes             | NIPDAU   NIPDAU               | Level-2-260C-1 YEAR        | -40 to 125   | TPS<br>74801     |
| TPS74801RGWT.A        | Active     | Production    | VQFN (RGW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TPS<br>74801     |
| TPS74801RGWTG4        | Active     | Production    | VQFN (RGW)   20 | 250   SMALL T&R       | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | TPS<br>74801     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

# PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

### OTHER QUALIFIED VERSIONS OF TPS74801:

Automotive: TPS74801-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

www.ti.com 11-Jun-2025

# TAPE AND REEL INFORMATION

# REEL DIMENSIONS Reel Diameter Reel Width (W1)



| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device         | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS74801DRCR   | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74801DRCRM3 | VSON            | DRC                | 10 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74801DRCT   | VSON            | DRC                | 10 | 250  | 180.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74801RGWR   | VQFN            | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74801RGWRM3 | VQFN            | RGW                | 20 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| TPS74801RGWT   | VQFN            | RGW                | 20 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 11-Jun-2025



# \*All dimensions are nominal

| Device         | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS74801DRCR   | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74801DRCRM3 | VSON         | DRC             | 10   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74801DRCT   | VSON         | DRC             | 10   | 250  | 210.0       | 185.0      | 35.0        |
| TPS74801RGWR   | VQFN         | RGW             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74801RGWRM3 | VQFN         | RGW             | 20   | 3000 | 367.0       | 367.0      | 35.0        |
| TPS74801RGWT   | VQFN         | RGW             | 20   | 250  | 210.0       | 185.0      | 35.0        |

5 x 5, 0.65 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK-NO LEAD



# NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



3 x 3, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



INSTRUMENTS www.ti.com



PLASTIC SMALL OUTLINE - NO LEAD



## NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありませ ん。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated