**TPS65218** JAJSGJ5E - NOVEMBER 2014 - REVISED FEBRUARY 2021 # TPS65218 Arm® Cortex™-A8/A9 SoC および FPGA 向けパワー・マネージメント # 1 特長 - スイッチング FET を内蔵した可変降圧型コンバータ ×3 (DCDC1, DCDC2, DCDC3): - DCDC1:デフォルト 1.1V で最大 1.8A - DCDC2: デフォルト 1.1V で最大 1.8A - DCDC3:デフォルト 1.2V で最大 1.8A - VIN 範囲:2.7V~5.5V - 可変出力電圧範囲:0.85V~1.675V (DCDC1 お よび DCDC2) - 可変出力電圧範囲:0.9V~3.4V (DCDC3) - 軽負荷電流時のパワー・セーブ・モード - 100% デューティ・サイクル動作による最小のドロッ プアウト電圧 - ディセーブル時のアクティブな出力放電 - スイッチング FET を内蔵した可変昇降圧コンバータ ×1 (DCDC4): - DCDC4:デフォルト3.3V で最大1.6A - VIN 範囲:2.7V~5.5V - 可変出力電圧範囲:1.175V~3.4V - ディセーブル時のアクティブな出力放電 - バッテリ・バックアップ・ドメイン用の低静止電流・高効 率の降圧型コンバータ ×2 (DCDC5、DCDC6) - DCDC5:1V 出力 - DCDC6:1.8V 出力 - VIN 範囲:2.2V~5.5V - システム電源またはコイン電池バックアップ・バッテ リから供給 - 可変汎用 LDO (LDO1) - LDO1: デフォルト 1.8V で最大 400mA - VIN 範囲:1.8V~5.5V - 可変出力電圧範囲:0.9V~3.4V - ディセーブル時のアクティブな出力放電 - 350mA の電流制限付き低電圧負荷スイッチ (LS1) - VIN 範囲:1.2V~3.6V - 1.35V 時のスイッチ・インピーダンス:110mΩ (最大 - 電流制限を 100mA または 500mA に選択できる 5V 負荷スイッチ (LS2) - VIN 範囲:4V~5.5V - 5V 時のスイッチ・インピーダンス:500mΩ (最大値) - 電流制限を 100mA または 500mA に選択できる高電 圧負荷スイッチ (LS3) - VIN 範囲:1.8V~10V - スイッチ・インピーダンス:500m $\Omega$ (最大値) - スーパーバイザ機能モニタを内蔵したスーパーバイザ - DCDC1、DCDC2 ±4% 精度 - DCDC3、DCDC4 ±5% 精度 - LDO1 ±5% 精度 - 保護、診断、制御: - 低電圧誤動作防止 (UVLO) - 常時オンのプッシュボタン・モニタ - 過熱警告とシャットダウン - バックアップ電源およびメイン電源用の個別のパワ ー・グッド出力 - $I^2C$ インターフェイス (アドレスは 0x24) (400kHz時の I<sup>2</sup>C の動作については、タイミング要件を参 照) # 2 アプリケーション - ヒューマン・マシン・インターフェイス (HMI) - 産業用オートメーション - 電子 POS (ePOS) - 試験/測定機器 - パーソナル・ナビゲーション #### 3 概要 TPS65218 は、携帯型 (リチウムイオン・バッテリ) と据置 型 (5V アダプタ) のいずれのアプリケーションでもサポート するように設計された、シングル・チップのパワー・マネー ジメント IC (PMIC) です。このデバイスは、-40℃~ +105℃の温度範囲で動作することが特長で、幅広い産業 用アプリケーションに適しています。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |----------|------------|-----------------| | TPS65218 | VQFN (48) | 6.00mm × 6.00mm | | TPS65218 | HTQFP (48) | 7.00mm × 7.00mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 # 3.1 概略回路図 # **Table of Contents** | 1 特長 7.4 Device Functional Modes 2 アプリケーション 1 7.5 Register Maps 3 概要 8 Application and Implementation 3.1 概略回路図 2 8.1 Application Information | 80<br>82<br>86<br>86 | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | 3 概要 | 80<br>82<br>86 | | 3.1 概略回路図2 8.1 Application Information | 82<br>86<br>86 | | | 86 | | 4 Revision History 3 8.2 Typical Application | 86 | | 5 Pin Configuration and Functions | | | 6 Specifications9 10 Layout9 | | | 6.1 Absolute Maximum Ratings9 10.1 Layout Guidelines | 86 | | 6.2 ESD Ratings | 86 | | 6.3 Recommended Operating Conditions | 88 | | 6.4 Thermal Information10 | 88 | | 6.5 Electrical Characteristics 11.2 Receiving Notification of Documentation Update | | | 6.6 Timing Requirements20 11.3 サポート・リソース | 88 | | 6.7 Typical Characteristics | 88 | | 7 Detailed Description | 88 | | 7.1 Overview | | | 7.2 Functional Block Diagram | | | 7.3 Feature Description | 88 | | ······································ | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision D (January 2018) | to Revision E (February 2021) Page | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------| | <ul><li>文書全体の表、図、相互参照の採番方法を</li></ul> | • • • • • • • • • • • • • • • • • • • • | | | )末尾にある「メカニカル、パッケージ、および注文情報」を参照。 | | Changes from Revision C (August 2017) | o Revision D (January 2018) Page | | ・ データシートに「新規設計に非推奨」の記述 | を追加 | | Changes from Revision B (February 2016 | ) to Revision C (May 2017) Page | | <ul><li>「特長」セクションの DCDC1、DCDC2、DCI</li></ul> | DC3 の個別の値を示すように可変出力電圧範囲を変更 | | | 1.0A から 1.6A に変更 | | <ul> <li>「特長」セクションの DCDC4 の可変出力電</li> </ul> | 王の最小値を 0.85V から 1.175V に変更 | | | 範囲の最小値を 3.0V から 4V に変更 | | | | | Added updates to Description column in the second sec | he Pin Functions table | | <ul> <li>Changed input voltage for LS1 max value</li> </ul> | from 3.3 V : to 3.6 V in the Recommended Operating Conditions | | section | 11 | | · Added individual output voltage values for | r DCDC1, DCDC2, DCDC3, DCDC4 in the Recommended | | | 10 | | | 1.0 V (MAX) and 1.1 V (MIN) : to 1 V (TYP) in the Recommended | | | 10 | | | 1.8 V (MAX) and 1.8 V (MIN) : to 1.8 V (TYP) in the Recommended | | | 1 | | | tput current for DCDC4 in the Recommended Operating Conditions | | | | | • | PC6 max value from 10 mA : to 25 mA in the Recommended | | | | | | 2 from 1000 mA: to 920 mA in the Recommended Operating | | | | | <ul> <li>Added voltage conditions to output currer</li> <li>Deleted Note 2 in the Flectrical Characte</li> </ul> | nt for LS3 in the Recommended Operating Conditions section 10 | | • | Added SYS_BU subsection in the <i>Electrical Characteristics</i> section | |---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | • | Added additional test conditions to t <sub>HOLD</sub> in the <i>Electrical Characteristics</i> section11 | | • | Added typ value to INT_LDO C <sub>OUT</sub> in the <i>Electrical Characteristics</i> section11 | | • | Changed output voltage range max value for V <sub>DCDC1,2</sub> from 1.65 V : to 1.675 V in the <i>Electrical Characteristics</i> section | | • | Changed test condition for DCDC1, DCDC2 (1.1-V BUCK) and DCDC3 (1.2-V BUCK) I <sub>OUT</sub> from < 2.8 V : to < 2.7 V in the <i>Electrical Characteristics</i> section | | • | Changed power-good threshold, V <sub>OUT</sub> falling values for DCDC1, DCDC2 (1.1-V BUCK) V <sub>PG</sub> from 96% MIN and 97% MAX : to 95.9% MIN and 97.1% MAX in the <i>Electrical Characteristics</i> section | | • | Added STRICT = 1 test condition for all V <sub>OV</sub> parameters in the <i>Electrical Characteristics</i> section | | • | Changed overvoltage detection threshold for DCDC1, DCDC2 (1.1-V BUCK) V <sub>OV</sub> from 103% MIN and 104% | | | MAX: to 102.9% MIN and 104.1% MAX in the <i>Electrical Characteristics</i> section | | • | Deleted tolerance for all C <sub>OUT</sub> except INT_LDO C <sub>OUT</sub> in the <i>Electrical Characteristics</i> section | | • | Added min and typ values for DCDC1, DCDC2 (1.1-V BUCK) C <sub>OUT</sub> in the <i>Electrical Characteristics</i> section | | • | Changed max value for DCDC1, DCDC2 (1.1-V BUCK) C <sub>OUT</sub> from 500 µF : to 100 µF in the <i>Electrical Characteristics</i> section | | • | Added additional test condition to DCDC3 (1.2-V BUCK) DC accuracy in the <i>Electrical Characteristics</i> section | | • | Added typ value for DCDC3 (1.2-V BUCK) C <sub>OUT</sub> in the <i>Electrical Characteristics</i> section11 | | • | Added additional test condition to V <sub>DCDC4</sub> output voltage ripple in the Electrical Characteristics section 11 | | • | Changed power-good threshold, V <sub>OUT</sub> falling values for DCDC4 (3.3-V BUCK-BOOST) V <sub>PG</sub> from 96% MIN and 97% MAX : to 95.9% MIN and 97.1% MAX in the <i>Electrical Characteristics</i> section | | • | Changed overvoltage detection threshold for DCDC4 (3.3-V BUCK-BOOST) V <sub>OV</sub> from 104% MIN and 105% | | | MAX: to 103.9% MIN and 105.1% MAX in the <i>Electrical Characteristics</i> section | | • | Added typ value for DCDC4 (3.3-V BUCK-BOOST) C <sub>OUT</sub> in the <i>Electrical Characteristics</i> section11 | | • | Deleted V <sub>CC</sub> voltage range test conditions from V <sub>IN BU</sub> in the <i>Electrical Characteristics</i> section | | • | Added additional test condition to t <sub>RISE</sub> in the <i>Electrical Characteristics</i> section | | • | Added Q <sub>INRUSH</sub> to the DCDC5, 6 POWER PATH in the <i>Electrical Characteristics</i> section11 | | • | Changed DC accuracy values for $V_{DCDC5}$ from $-1.5\%$ (MIN) and $1.5\%$ (MAX) : to $-2\%$ (MIN) and $4\%$ (MAX) 11 | | • | Added and updated test conditions for V <sub>DCDC5</sub> DC accuracy in the <i>Electrical Characteristics</i> section11 | | • | Changed operators in test conditions for DCDC5 (1-V BATTERY BACKUP SUPPLY) and DCDC6 (1.8-V BATTERY BACKUP SUPPLY) I <sub>OUT</sub> from < : to ≤ in the <i>Electrical Characteristics</i> section | | • | Deleted I <sub>INRUSH</sub> from DCDC5 (1.0-V BATTERY BACKUP SUPPLY) and DCDC6 (1.8-V BATTERY BACKUP | | | SUPPLY) in the <i>Electrical Characteristics</i> section | | • | Changed DC accuracy values for V <sub>DCDC6</sub> from –1.5% and 1.5% : to –2% and 2% in the <i>Electrical</i> | | | Characteristics section | | • | Changed DC accuracy min value for V <sub>DCDC6</sub> from -10%: to -5% in the <i>Electrical Characteristics</i> section 11 | | • | Added test conditions for I <sub>OUT</sub> when device is on IN_BU in the <i>Electrical Characteristics</i> section11 | | • | Changed short circuit limit min value for LDO1 (1.8-V LDO) I <sub>LIMIT</sub> from 490 mA: to 445 mA in the <i>Electrical</i> | | | Characteristics section | | • | Added test condition to all R <sub>DIS</sub> internal discharge resistor at output parameters in the <i>Electrical</i> | | _ | Characteristics section | | • | Characteristics section | | • | Changed min value for $I_{LIMIT}$ , LS2ILIM[1:0] = 00 from 100 mA : to 94 mA in the <i>Electrical Characteristics</i> | | | Section | | • | Changed min value for I <sub>LIMIT</sub> , LS2ILIM[1:0] = 10 from 200 mA : to 188 mA in the <i>Electrical Characteristics</i> section | | • | Changed min value for I <sub>LIMIT</sub> , LS2ILIM[1:0] = 01 from 500 mA : to 465 mA in the <i>Electrical Characteristics</i> | | | section11 | | Changed min value for I <sub>LIMIT</sub> , LS2ILIM[1:0] = 11 from 1000 mA : to 922 mA in the <i>Electrical Characteristics</i> | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | The state of s | | | section | 11 | |----|--------------------------------------------------------------------------------------------------------------------------------------|-----------------| | | Changed min value for $I_{LIMIT}$ , $V_{IN\ LS3} > 2.3\ V$ , LS3ILIM[1:0] = 00 from 100 mA : to 98 mA in the <i>Electrical</i> | | | | <u>-</u> | 11 | | | Changed min value for $I_{LIMIT}$ , $V_{IN\_LS3} > 2.3$ V, LS3ILIM[1:0] = 10 from 200 mA: to 194 mA in the <i>Electric</i> | | | | | 11 | | | Changed min value for $I_{LIMIT}$ , $V_{IN\_LS3} > 2.3$ V, LS3ILIM[1:0] = 01 from 500 mA: to 475 mA in the <i>Electrica</i> | | | • | | aı<br>11 | | | Changed min value for $I_{LIMIT}$ , $V_{IN\_LS3} > 2.3$ V, LS3ILIM[1:0] = 11 from 950 mA : to 900 mA in the <i>Electrica</i> | | | ٠ | | aı<br>11 | | | Changed min value for $I_{LIMIT}$ , $V_{IN\_LS3} \le 2.3$ V, LS3ILIM[1:0] = 00 from 100 mA : to 98 mA in the <i>Electrical</i> | | | ٠ | | ,<br>11 | | | Changed min value for $I_{LIMIT}$ , $V_{IN\_LS3} \le 2.3$ V, LS3ILIM[1:0] = 10 from 200 mA : to 194 mA in the <i>Electrica</i> | | | • | | 11 | | | Changed min value for $I_{LIMIT}$ , $V_{IN\_LS3} \le 2.3$ V, LS3ILIM[1:0] = 01 from 500 mA : to 475 mA in the <i>Electrica</i> | | | • | | аі<br>11 | | | Changed high level output voltage, PGOOD_BU min value in V <sub>OH</sub> from (VDD_1 8 – 10 mV): to (V <sub>DCDC6</sub> · | | | • | | | | _ | mV) in the <i>Electrical Characteristics</i> section. | | | • | Changed test condition in V <sub>OH</sub> from GPO2_CNF: to GPO2_BUF in the <i>Electrical Characteristics</i> section | | | • | Added test conditions to V <sub>OL</sub> for nPFO in the <i>Electrical Characteristics</i> section | | | • | Added new Note 2 in the Electrical Characteristics section | | | • | Added updates to Overview section | | | • | Changed the Functional Block Diagram | | | • | Added updates to Power-Up Sequencing section | <mark>24</mark> | | • | Added updates to Power-Down Sequencing section | 26 | | • | Added updates to Supply Voltage Supervisor and Power Good (PGOOD) section | 28 | | • | Added updates and changes to Internal LDO (INT_LDO) section | | | • | Added updates and changes to Current Limited Load Switches section | | | • | Changed Typical Application of Load Switch 2 figure in the Load Switch 2 (LS2) section | | | • | Added updates to Load Switch 3 (LS3) section | | | | Added updates and changes to UVLO section. | | | | Added updates to Battery-Backup Supply Power-Path section | | | | Added updates to Push Button Input (PB) section | | | • | Added updates to AC_DET Input (AC_DET) section | | | | Changed Modes of Operation Diagram in Device Functional Modes section | | | | | | | • | Changed description for Bit 5 in the STATUS Register Field Descriptions table | | | • | Added updates to the CONFIG2 Register Field Descriptions table | | | • | Changed description for Bits 2-0 in the SLEW Register Field Descriptions table | | | • | Added updates to Layout section | 86 | | • | Added Receiving Notification of Documentation Updates section to Device and Documentation Support | | | | section | | | • | Added the Documentation Support section | | | • | Changed the Electrostatic Discharge Caution statement | 88 | | _ | hannes from Davisian A (Cantombar 2045) to Davisian D (Eshanson 2040) | | | C | · · · · · · · · · · · · · · · · · · · | Page | | • | Updated description for PGOOD to clarify that the output can be configured as open drain | | | • | Added V <sub>IN_LS3</sub> conditions to I <sub>LIMIT</sub> for Load Switch 3 and updated the values | 11 | | CI | hanges from Revision * (November 2014) to Revision A (September 2015) | Page | | | | | | • | 部品番号 TPS65218B101 を追加 | | | • | 低電圧負荷スイッチの VIN 範囲を 350mA の電流制限によって拡大 | | | • | Moved T <sub>stg</sub> to the <i>Absolute Maximum Ratings</i> table and updated <i>Handling Ratings</i> table to an <i>ESD Ratin</i> | | | | tabletable | 9 | Added device part number to *Thermal Information* table......10 # TPS65218 JAJSGJ5E – NOVEMBER 2014 – REVISED FEBRUARY 2021 | • | Added test conditions and values for V <sub>UVLO</sub> hysteresis | 11 | |---|-------------------------------------------------------------------------------------------------------------------------------------|----| | | Changed test conditions for input voltage ranges from "V <sub>IN BIAS</sub> > 2.7 V" to "V <sub>IN BIAS</sub> > V <sub>UVLO</sub> " | | | | Updated values for DCDC1-4 V <sub>OUT</sub> falling and rising | | | | Added more test conditions and values for V <sub>IN DCDC4</sub> | | | | Updated V <sub>DCDC4</sub> test conditions and values and added output voltage ripple specification for PFM mode | | | • | Updated test conditions and added new values for V <sub>DCDC5</sub> , V <sub>DCDC6</sub> DC accuracy | 11 | | | Updated V <sub>IN LS1</sub> max value and added additional test condition for R <sub>DS(ON)</sub> | | | | Added note for t <sub>HIGH</sub> | | | | Updated セクション 7.3.1.18 and added a note | | | | Added note to Application and Implementation | | | | Added Community Resources | | | | • | | # 5 Pin Configuration and Functions ☑ 5-1 shows the 48-pin RSL Plastic Quad Flatpack No-Lead. ☑ 5-2 shows the 48-pin PHP PowerPAD™ Plastic Quad Flatpack. 図 5-1. 48-Pin RSL VQFN With Exposed Thermal Pad (Top View, 6 mm × 6 mm × 1 mm With 0.4-mm Pitch) 図 5-2. 48-Pin PHP PowerPAD™ HTQFP (Top View, 7 mm × 7 mm × 1 mm With 0.5-mm Pitch) 表 5-1. Pin Functions | | PIN | | DESCRIPTION | | | |-----|----------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | TYPE | DESCRIPTION | | | | 1 | IN_DCDC1 | Р | Input supply pin for DCDC1. | | | | 2 | SDA | I/O | line for the I <sup>2</sup> C interface. Connect to pullup resistor. | | | | 3 | SCL | I | Clock input for the I <sup>2</sup> C interface. Connect to pullup resistor. | | | | 4 | LDO1 | 0 | Output voltage pin for LDO1. Connect to capacitor. | | | | 5 | IN_LDO1 | Р | Input supply pin for LDO1. | | | | 6 | IN_LS3 | Р | Input supply pin for load switch 3. | | | | 7 | LS3 | 0 | Output voltage pin for load switch 3. Connect to capacitor. | | | | 8 | PGOOD | 0 | rer-good output (configured as open drain). Pulled low when either DCDC1-4 or LDO1 are out of salation. Load switches and DCDC5-6 do not affect PGOOD pin. | | | | 9 | AC_DET | I | monitor input and enable for DCDC1-4, LDO1 and load switches. See セクション 7.4.1 for details. Tie pin N_BIAS if not used. | | | | 10 | nPFO | 0 | ver-fail comparator output, deglitched (open drain). Pin is pulled low when PFI input is below power-fail shold. | | | | 11 | GPIO1 | I/O | Pin configured as DDR reset-input (driving GPO2) or as general-purpose, open-drain output. See セクション 7.3.1.14 for more information. | | | | 12 | IN_DCDC4 | Р | Input supply pin for DCDC4. | | | | 13 | L4A | Р | witch pin for DCDC4. Connect to inductor. | | | | 14 | L4B | Р | Switch pin for DCDC4. Connect to inductor. | | | | 15 | DCDC4 | Р | Output voltage pin for DCDC4. Connect to capacitor. | | | | 16 | PFI | I | Power-fail comparator input. Connect to resistor divider. | | | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 表 5-1. Pin Functions (continued) | PIN TYPE | | | | | | | | |----------|-------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NO. | O. NAME | | DESCRIPTION | | | | | | 17 | DC34_SEL | I | Power-up default selection pin for DCDC3 or DCDC4. Power-up default is programmed by a resistor connected to ground. See セクション 7.3.1.13 for resistor options. | | | | | | 18 | IN_nCC | 0 | Output pin indicates if DCDC5 and DCDC6 are powered from main supply (IN_BU) or coin-cell battery (CC). Pin is push-pull output. Pulled low when PMIC is powered from coin cell battery. Pulled high when PMIC is powered from main supply (IN_BU). | | | | | | 19 | PGOOD_BU | 0 | Power-good, push-pull output for DCDC5 and DCDC6. Pulled low when either DCDC5 or DCDC6 is out of regulation. Pulled high (to DCDC6 output voltage) when both rails are in regulation. | | | | | | 20 | L5 | Р | Switch pin for DCDC5. Connect to inductor. | | | | | | 21 | FB5 | I | edback voltage pin for DCDC5. Connect to output capacitor. | | | | | | 22 | FB6 | I | Feedback voltage pin for DCDC6. Connect to output capacitor. | | | | | | 23 | L6 | Р | Switch pin for DCDC6. Connect to inductor. | | | | | | 24 | SYS_BU | Р | System voltage pin for battery-backup supply power path. Connect to 1-µF capacitor. Connecting any external load to this pin is not recommended. | | | | | | 25 | СС | Р | Coin cell battery input. Serves as the supply to DCDC5 and DCDC6 if no voltage is applied to IN_BU. Tie this pin to ground if it is not in use. | | | | | | 26 | GPIO3 | I/O | Pin can be configured as warm reset (negative edge) for DCDC1 and DCDC2 or as a general-purpose, opendrain output. See セクション 7.3.1.14 for more details. | | | | | | 27 | IN_BU | Р | Default input supply pin for battery backup supplies (DCDC5 and DCDC6). | | | | | | 28 | N/C | | No connect. Leave pin floating. | | | | | | 29 | N/C | _ | No connect. Leave pin noating. | | | | | | 30 | LS1 | 0 | tput voltage pin for load switch 1. Connect to capacitor. | | | | | | 31 | IN_LS1 | Р | put supply pin for load switch 1. | | | | | | 32 | IN_LS2 | Р | ut supply pin for load switch 2. | | | | | | 33 | LS2 | 0 | tput voltage pin for load switch 2. Connect to capacitor. | | | | | | 34 | GPO2 | 0 | Pin configured as DDR reset signal (controlled by GPIO1) or as general-purpose output. Buffer can be configured as push-pull or open-drain. | | | | | | 35 | INT_LDO | Р | Internal bias voltage. Connecting any external load to this pin is not recommended. | | | | | | 36 | IN_BIAS | Р | Input supply pin for reference system. | | | | | | 37 | IN_DCDC3 | Р | Input supply pin for DCDC3. | | | | | | 38 | L3 | Р | Switch pin for DCDC3. Connect to inductor. | | | | | | 39 | FB3 | I | Feedback voltage pin for DCDC3. Connect to output capacitor. | | | | | | 40 | nWAKEUP | 0 | Signal to SOC to indicate a power on event (active low, open-drain output). | | | | | | 41 | FB2 | ı | Feedback voltage pin for DCDC2. Connect to output capacitor. | | | | | | 42 | L2 | Р | Switch pin for DCDC2. Connect to inductor. | | | | | | 43 | IN_DCDC2 | Р | Input supply pin for DCDC2. | | | | | | 44 | РВ | I | Push-button monitor input. Typically connected to a momentary switch to ground (active low). See セクション 7.4.1 for details. | | | | | | 45 | nINT | 0 | Interrupt output (active low, open drain). Pin is pulled low if an interrupt bit is set. The pin returns to Hi-Z state after the bit causing the interrupt has been read. Interrupts can be masked. | | | | | | 46 | PWR_EN | I | Power enable input for DCDC1-4, LDO1 and load switches. See セクション 7.4.1 for details. | | | | | | 47 | FB1 | I | Feedback voltage pin for DCDC1. Connect to output capacitor. | | | | | | 48 | L1 | P Switch pin for DCDC1. Connect to inductor. | | | | | | | _ | Thermal Pad | Р | Power ground and thermal relief. Connect to ground plane. | | | | | | | 1 | 1 | ı | | | | | # **6 Specifications** #### 6.1 Absolute Maximum Ratings Operating under free-air temperature range (unless otherwise noted).(1) | | | | MIN | MAX | UNIT | |----------|------------------------|------------------------------------------------------------------|------|------|------| | | | IN_BIAS, IN_LDO1, IN_LS2, IN_DCDC1, IN_DCDC2, IN_DCDC3, IN_DCDC4 | -0.3 | 7 | | | | Supply voltage | IN_LS1, CC | -0.3 | 3.6 | V | | | | IN_LS3 | -0.3 | 11.2 | | | | | IN_BU | -0.3 | 5.8 | | | | Input voltage | DC34_SEL | -0.3 | 3.6 | V | | | Input voltage | All pins unless specified separately | -0.3 | 7 | V | | | Output valtage | DC34_SEL | -0.3 | 3.6 | V | | | Output voltage | All pins unless specified separately | -0.3 | 7 | V | | | Source or sink current | GPO2 | | 6 | mA | | | | PGOOD_BU, IN_nCC | | 1 | | | | Sink current | PGOOD, nWAKEUP, nINT, nPFO, SDA, GPIO1, GPIO3 | | 6 | mA | | Α | Operating ambien | t temperature | -40 | 105 | °C | | J | Junction temperat | ure | -40 | 125 | °C | | -<br>stg | Storage temperati | ıre | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESI</sub> | <sup>D)</sup> discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted). | | | MIN | NOM MAX | UNIT | |------------------------------------|--------------------|-------|---------|------| | Supply voltage, IN_BIAS | | 2.7 | 5.5 | V | | Input voltage for DCDC1, DCDC2 | , DCDC3, and DCDC4 | 2.7 | 5.5 | V | | Supply voltage, IN_BU | | 2.2 | 5.5 | V | | Supply voltage, CC | | 2.2 | 3.3 | V | | Input voltage for LDO1 | | 1.8 | 5.5 | V | | Input voltage for LS1 | | 1.2 | 3.6 | V | | Input voltage for LS2 | | 3 | 5.5 | V | | Input voltage for LS3 | | 1.8 | 10 | V | | Output voltage for DCDC1 | | 0.85 | 1.675 | V | | Output voltage for DCDC2 | | 0.85 | 1.675 | V | | Output voltage for DCDC3 | | 0.9 | 3.4 | V | | Output voltage for DCDC4 | | 1.175 | 3.4 | V | | Output voltage for DCDC5 | | | 1 | V | | Output voltage for DCDC6 | | | 1.8 | V | | Output voltage for LDO1 | | 0.9 | 3.4 | V | | Output current for DCDC1, DCDC | 2, and DCDC3 | 0 | 1.8 | Α | | | VIN_DCDC4 = 2.8 V | | 1 | | | Output current for DCDC4 | VIN_DCDC4 = 3.6 V | | 1.3 | Α | | | VIN_DCDC4 = 5 V | | 1.6 | | | Output current for DCDC5 and DCDC6 | | 0 | 25 | mA | | Output current for LDO1 | | 0 | 400 | mA | | Output current for LS1 | | 0 | 300 | mA | | Output current for LS2 | | 0 | 920 | mA | | Output current for LS3 | VIN_LS3 > 2.3 V | 0 | 900 | mA | | Output current for £33 | VIN_LS3 ≤ 2.3 V | 0 | 475 | ] " | #### **6.4 Thermal Information** | | | TPS6 | | | |-----------------------|-----------------------------------------------------------------------|------------|-------------|------| | | THERMAL METRIC(1) | RSL (VQFN) | PHP (HTQFP) | UNIT | | | | 48 PINS | 48 PINS | | | R <sub>0JC(top)</sub> | Junction-to-case (top) | 17.2 | 13.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board | 5.8 | 7.9 | °C/W | | $R_{\theta JA}$ | Thermal resistance, junction-to-ambient. JEDEC 4-layer, high-K board. | 30.6 | 26.7 | °C/W | | $\Psi_{JT}$ | Junction-to-package top | 0.2 | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board | 5.6 | 7.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) | 1.5 | 0.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. Product Folder Links: TPS65218 #### **6.5 Electrical Characteristics** | | PARAMETER | TEST CONDIT | TIONS | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|------|-------|------| | INPUT VOL | TAGE AND CURRENTS | | | | | | | | ., | | Normal operation | | 2.7 | | 5.5 | | | $V_{IN\_BIAS}$ | Input supply voltage range | EEPROM programming | | 4.5 | | 5.5 | V | | | | | UVLO[1:0] = 00b | 2.7 | 2.75 | 2.8 | V | | | | Supply falling; measured in | UVLO[1:0] = 01b | 2.85 | 2.95 | 3.05 | V | | $V_{UVLO}$ | Undervoltage lockout | respect to V <sub>IN_BIAS</sub> | UVLO[1:0] = 10b | 3.15 | 3.25 | 3.35 | V | | | | | UVLO[1:0] = 11b | 3.25 | 3.35 | 3.45 | V | | | | Supply rising; V <sub>IN BIAS</sub> slew | UVLOHYS = 0b(8) | | 200 | | mV | | | | rate < 30 V/s | UVLOHYS = 1b | | 400 | | mV | | $V_{UVLO}$ | Hysteresis | Supply rising; V <sub>IN_BIAS</sub> slew | UVLOHYS = 0b(8) | | 0 | | mV | | | | rate > 30 V/s UVLOHYS = 1b | | | 0 | | mV | | | Deglitch time | | | - | 5 | | ms | | I <sub>OFF</sub> | OFF state current, total current into IN_BIAS, IN_DCDCx, IN_LDO1, IN_LSx, IN_BU | V <sub>IN</sub> = 3.6 V; All rails disabled.<br>T <sub>J</sub> = 0°C to 85°C | | | 5 | | μA | | I <sub>SUSPEND</sub> | SUSPEND current, total current into IN_BIAS, IN_DCDCx, IN_LDO1, IN_LSx, IN_BU | V <sub>IN</sub> = 3.6 V; DCDC3 enabled, load. All other rails disabled. T <sub>J</sub> = 0°C to 105°C | | 220 | | μA | | | SYS_BU | | | | | | | | | V <sub>SYS_BU</sub> | SYS_BU voltage range | Powered from V <sub>IN_BU</sub> or V <sub>CC</sub> | | 2.2 | | 5.5 | V | | C <sub>SYS_BU</sub> | Recommended SYS_BU capacitor | Ceramic, X5R or X7R, see 表 8-2. | | | 1 | | μF | | | Tolerance | Ceramic, X5R or X7R, rated vo | oltage ≥ 6.3 V | -20% | | 20% | | | INT_LDO | | | ' | | | | | | \/ | Output voltage | | | | 2.5 | | V | | $V_{INT\_LDO}$ | DC accuracy | I <sub>OUT</sub> < 10 mA | | -2% | | 2% | | | I <sub>OUT</sub> | Output current range | Maximum allowable external lo | ad | 0 | | 10 | mA | | I <sub>LIMIT</sub> | Short circuit current limit | Output shorted to GND | | | 23 | | mA | | t <sub>HOLD</sub> | Hold-up time | Measured from $V_{\text{INT\_LDO}} = 2.5$ All rails enabled before power of $V_{\text{IN\_BIAS}} = 2.8$ V to 0 V in < 1 $\mu$ No external load on INT_LDO $C_{\text{INT\_LDO}} = 22$ $\mu$ F, see 表 8-2. | off, | 150 | | | ms | | | Nominal output capacitor value | Ceramic, X5R or X7R, see 表 8 | 3-2 | 0.1 | 1 | 22 | μF | | C <sub>OUT</sub> | Tolerance | Ceramic, X5R or X7R, rated vo | | -20% | | 20% | • | | DCDC1 (1.1 | | , : :::::,::::: | <b>5</b> | | | | | | V <sub>IN_DCDC1</sub> | Input voltage range | V <sub>IN BIAS</sub> > V <sub>UVLO</sub> | | 2.7 | | 5.5 | V | | 114_00001 | Output voltage range | Adjustable through I <sup>2</sup> C | | 0.85 | | 1.675 | V | | $V_{DCDC1}$ | DC accuracy | 2.7 V ≤ V <sub>IN</sub> ≤ 5.5 V; 0 A ≤ I <sub>OUT</sub> | ≤ 1.8 A | -2% | | 2% | | | I <sub>OUT</sub> | Continuous output current | V <sub>IN DCDC1</sub> > 2.7 V | | | | 1.8 | Α | | IQ | Quiescent current | Total current from I <sub>N_DCDC1</sub> pin: | ; Device not switching, | | 25 | 50 | μA | | | High-side FET on resistance | V <sub>IN_DCDC1</sub> = 3.6 V | | | 230 | 355 | | | $R_{DS(ON)}$ | Low-side FET on resistance | V <sub>IN DCDC1</sub> = 3.6 V | | | 90 | 145 | mΩ | | | High-side current limit | V <sub>IN DCDC1</sub> = 3.6 V | | | 2.8 | | | | I <sub>LIMIT</sub> | Low-side current limit | V <sub>IN DCDC1</sub> = 3.6 V | | | 3.1 | | Α | | | | "4_DODO1 | | | | | | Over operating free-air temperature range (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------------------|---------------------------------|-----------------------------------------------------------------------------|----------------------------|--------|--------|--------------------|------| | | | | STRICT = 0b | 88.5% | 90% | 91.5% | | | | Power-good threshold | V <sub>OUT</sub> falling | STRICT = 1b | 95.9% | 96.5% | 97.1% | | | | | | STRICT = 0b | 3.8% | 4.1% | 4.4% | | | | Hysteresis | V <sub>OUT</sub> rising | STRICT = 1b | | 0.25% | | | | $V_{PG}$ | | | STRICT = 0b | | 1 | | ms | | . 0 | | V <sub>OUT</sub> falling | STRICT = 1b | - | 50 | | μs | | | Deglitch | | STRICT = 0b | | 10 | | μs | | | | V <sub>OUT</sub> rising | STRICT = 1b | | 10 | | μs | | | Time-out | | | | 5 | | ms | | | Overvoltage detection threshold | V <sub>OUT</sub> rising, STRICT = 1 | b | 102.9% | 103.5% | 104.1% | | | V <sub>OV</sub> | Hysteresis | V <sub>OUT</sub> falling, STRICT = 1 | | | 0.25% | | | | | Deglitch | V <sub>OUT</sub> rising, STRICT = 1b | | | 50 | | μs | | I <sub>INRUSH</sub> | Inrush current | V <sub>IN DCDC1</sub> = 3.6 V; C <sub>OUT</sub> | | | | 500 | mA | | R <sub>DIS</sub> | Discharge resistor | | | | 250 | 350 | Ω | | | Nominal inductor value | See 表 8-1. | | 1 | 1.5 | 2.2 | μH | | L | Tolerance | | | -30% | | 30% | • | | C <sub>OUT</sub> | Output capacitance value | Ceramic, X5R or X7R, see 表 8-2. | | 10 | 22 | 100 <sup>(9)</sup> | μF | | DCDC2 (1. | | 00.0 | | | | | | | V <sub>IN_DCDC2</sub> | Input voltage range | V <sub>IN BIAS</sub> > V <sub>UVLO</sub> | | 2.7 | | 5.5 | V | | · IN_DCDC2 | Output voltage range | Adjustable through I <sup>2</sup> C | | 0.85 | | 1.675 | V | | $V_{DCDC2}$ | DC accuracy | $2.7 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}; 0 \text{ A} \le$ | ≤ I <sub>OUT</sub> ≤ 1.8 A | -2% | | 2% | | | I <sub>OUT</sub> | Continuous output current | $V_{\text{IN DCDC2}} > 2.7 \text{ V}$ | - 1001 - 11071 | | | 1.8 | Α | | | | Total current from I <sub>N DCDC2</sub> pin; device not switching, | | | | | | | IQ | Quiescent current | no load | | 25 | 50 | μA | | | В | High-side FET on resistance | V <sub>IN_DCDC2</sub> = 3.6 V | | | 230 | 355 | | | R <sub>DS(ON)</sub> | Low-side FET on resistance | V <sub>IN_DCDC2</sub> = 3.6 V | | | 90 | 145 | mΩ | | 1 | High-side current limit | V <sub>IN_DCDC2</sub> = 3.6 V | | | 2.8 | | Α | | I <sub>LIMIT</sub> | Low-side current limit | V <sub>IN_DCDC2</sub> = 3.6 V | | | 3.1 | | ^ | | | Dower good threshold | \/ folling | STRICT = 0b | 88.5% | 90% | 91.5% | | | | Power-good threshold | V <sub>OUT</sub> falling | STRICT = 1b | 95.9% | 96.5% | 97.1% | | | | Lhatarasia | V riging | STRICT = 0b | 3.8% | 4.1% | 4.4% | | | | Hysteresis | V <sub>OUT</sub> rising | STRICT = 1b | | 0.25% | | | | $V_{PG}$ | | \/ folling | STRICT = 0b | | 1 | | ms | | | Doglitah | V <sub>OUT</sub> falling | STRICT = 1b | | 50 | | μs | | | Deglitch | V riging | STRICT = 0b | | 10 | | μs | | | | V <sub>OUT</sub> rising | STRICT = 1b | | 10 | | μs | | | Time-out | | | | 5 | | ms | | | Overvoltage detection threshold | V <sub>OUT</sub> rising, STRICT = 1b | | 102.9% | 103.5% | 104.1% | | | V <sub>OV</sub> | Hysteresis | V <sub>OUT</sub> falling, STRICT = 1 | b | , | 0.25% | | | | | Deglitch | V <sub>OUT</sub> rising, STRICT = 1 | b | | 50 | | μs | | I <sub>INRUSH</sub> | Inrush current | V <sub>IN_DCDC2</sub> = 3.6 V; C <sub>OUT</sub> | = 10 μF to 100 μF | | | 500 | mA | | R <sub>DIS</sub> | Discharge resistor | | | 150 | 250 | 350 | Ω | | | Nominal inductor value | See 表 8-1. | | 1 | 1.5 | 2.2 | μH | | L | Tolerance | | | -30% | | 30% | | | | | 1 | | | | | 1 | Product Folder Links: TPS65218 Submit Document Feedback | | PARAMETER | TEST CON | DITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|--------|--------------------|------------------| | C <sub>OUT</sub> | Output capacitance value | Ceramic, X5R or X7R, see | 表 <b>8-2</b> . | 10 | 22 | 100 <sup>(9)</sup> | μF | | DCDC3 (1.2 | 2-V BUCK) | | | | | | | | V <sub>IN_DCDC3</sub> | Input voltage range | V <sub>IN BIAS</sub> > V <sub>UVLO</sub> | | 2.7 | | 5.5 | V | | | Output voltage range | Adjustable through I <sup>2</sup> C | | 0.9 | | 3.4 | V | | V <sub>DCDC3</sub> | DC accuracy | | $7 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V}; 0 \text{ A} \le \text{I}_{\text{OUT}} \le 1.8 \text{ A}, \\ \text{N_DCDC3} \ge (\text{V}_{\text{DCDC3}} + 700 \text{ mV})$ | | | 2% | | | I <sub>OUT</sub> | Continuous output current | V <sub>IN DCDC3</sub> > 2.7 V | <sub>N_DCDC3</sub> > 2.7 V | | | 1.8 | Α | | IQ | Quiescent current | otal current from IN_DCDC3 pin;<br>levice not switching, no load | | | 25 | 50 | μA | | _ | High-side FET on resistance | V <sub>IN DCDC3</sub> = 3.6 V | | | 230 | 345 | _ | | $R_{DS(ON)}$ | Low-side FET on resistance | V <sub>IN DCDC3</sub> = 3.6 V | | | 100 | 150 | mΩ | | | High-side current limit | V <sub>IN DCDC3</sub> = 3.6 V | _ | | 2.8 | | | | I <sub>LIMIT</sub> | Low-side current limit | V <sub>IN DCDC3</sub> = 3.6 V | | | 3 | | A | | | | _ | STRICT = 0b | 88.5% | 90% | 91.5% | | | | Power-good threshold | V <sub>OUT</sub> falling | STRICT = 1b | 95% | 95.5% | 96% | | | | | | STRICT = 0b | 3.8% | 4.1% | 4.4% | | | | Hysteresis | V <sub>OUT</sub> rising | STRICT = 1b | | 0.25% | | | | $V_{PG}$ | | | STRICT = 0b | | 1 | | ms | | • FG | | V <sub>OUT</sub> falling | STRICT = 1b | | 50 | | μs | | | Deglitch | | STRICT = 0b | | 10 | | μs | | | | V <sub>OUT</sub> rising | STRICT = 1b | | 10 | | μs | | | Time-out | | 311(101 - 10 | | 5 | | ms | | | Overvoltage detection threshold | V <sub>OUT</sub> rising, STRICT = 1b | | 104% | 104.5% | 105% | 1113 | | Vov | | $V_{OUT}$ falling, STRICT = 1b | | 10470 | 0.25% | 105% | | | V <sub>OV</sub> | Hysteresis | | | | | | | | | Deglitch | V <sub>OUT</sub> rising, STRICT = 1b | 10 100 5 | | 50 | 500 | μs | | I <sub>INRUSH</sub> | Inrush current | $V_{IN\_DCDC3} = 3.6 \text{ V; } C_{OUT} = 7$ | 10 με το 100 με | 450 | 050 | 500 | mA | | R <sub>DIS</sub> | Discharge resistor | | | 150 | 250 | 350 | Ω | | L | Nominal inductor value | See 表 8-1. | | 1.0 | 1.5 | 2.2 | μH | | | Tolerance | | | -30% | | 30% | | | C <sub>OUT</sub> | Output capacitance value | Ceramic, X5R or X7R, see | 表 8-2. | 10 | 22 | 100 | μF | | DCDC4 (3.3 | B-V BUCK-BOOST) / ANALOG AN | D I/O | | | | | | | | Input voltage soft-start range | $V_{IN\_BIAS} > V_{UVLO}, -40$ °C to | | 3.4 | | | V | | $V_{IN\_DCDC4}$ | put tottage cost otalit railige | V <sub>IN_BIAS</sub> > V <sub>UVLO</sub> , 56°C to 1 | | 3.8 | | | | | | Input voltage operating range | $V_{IN\_BIAS} > V_{UVLO}, -40$ °C to | +105°C | 2.7 | | 5.5 | V | | | Output voltage range | Adjustable through I <sup>2</sup> C | | 1.175 | | 3.4 | V | | $V_{DCDC4}$ | DC accuracy | $2.7 \text{ V} \le \text{V}_{\text{IN}} \le 5.5 \text{ V};$<br>$0 \text{ A} \le \text{I}_{\text{OUT}} \le 1 \text{ A}$ | | -2% | | 2% | | | | Output voltage ripple | PFM mode enabled;<br>$4.2 \text{ V} \leq \text{V}_{\text{IN}} \leq 5.5 \text{ V};$<br>$0 \text{ A} \leq \text{I}_{\text{OUT}} \leq 1 \text{ A}$<br>$C_{\text{OUT}} = 80 \mu\text{F}$<br>$V_{\text{OUT}} = 3.3 \text{ V}$ | | | | 200 | mV <sub>pp</sub> | | | Minimum duty cycle in step-<br>down mode | | | | | 18% | | | | | V <sub>IN_DCDC4</sub> = 2.8 V, V <sub>OUT</sub> = 3 | 3.3 V | | | 1 | | | l <sub>OUT</sub> | Continuous output current | V <sub>IN_DCDC4</sub> = 3.6 V, V <sub>OUT</sub> = 3 | 3.3 V | | | 1.3 | Α | | -001 | | V <sub>IN_DCDC4</sub> = 5 V, V <sub>OUT</sub> = 3.3 | : V | | | 1.6 | | Over operating free-air temperature range (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------|-------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|--------|--------|------| | IQ | Quiescent current | Total current from IN_DCDC switching, no load. | 24 pin; Device not | | 25 | 50 | μA | | f <sub>SW</sub> | Switching frequency | | | | 2400 | | kHz | | | Lligh side FFT on registeres | V -26V | IN_DCDC4 to L4A | | 166 | | | | D | High-side FET on resistance | V <sub>IN_DCDC3</sub> = 3.6 V | L4B to DCDC4 | | 149 | | m0 | | R <sub>DS(ON)</sub> | Low side FFT on registance | V -26V | L4A to GND | | 142 | 190 | mΩ | | | Low-side FET on resistance | V <sub>IN_DCDC3</sub> = 3.6 V | L4B to GND | | 144 | 190 | | | I <sub>LIMIT</sub> | Average switch current limit | V <sub>IN_DCDC4</sub> = 3.6 V | V <sub>IN_DCDC4</sub> = 3.6 V | | 3000 | | mA | | | Power-good threshold | V folling | STRICT = 0b | 88.5% | 90% | 91.5% | | | | Power-good threshold | V <sub>OUT</sub> falling | STRICT = 1b | 94.9% | 95.5% | 96.1% | | | | Liveteracie | V riging | STRICT = 0b | 3.8% | 4.1% | 4.4% | | | | Hysteresis | V <sub>OUT</sub> rising | STRICT = 1b | | 0.25% | | | | $V_{PG}$ | | V falling | STRICT = 0b | | 1 | | ms | | | D and the la | V <sub>OUT</sub> falling | STRICT = 1b | | 50 | | μs | | | Deglitch | M. states | STRICT = 0b | | 10 | | μs | | | | V <sub>OUT</sub> rising | STRICT = 1b | | 10 | | μs | | | Time-out | | | | 5 | | ms | | | Overvoltage detection threshold | V <sub>OUT</sub> rising, STRICT = 1b | | 103.9% | 104.5% | 105.1% | | | $V_{OV}$ | Hysteresis | V <sub>OUT</sub> falling, STRICT = 1b | | | 0.25% | | | | | Deglitch | V <sub>OUT</sub> rising, STRICT = 1b | | | 50 | | μs | | I <sub>INRUSH</sub> | Inrush current | V <sub>IN DCDC4</sub> = 3.6 V; C <sub>OUT</sub> = 10 μF to 100 μF | | | | 500 | mA | | R <sub>DIS</sub> | Discharge resistor | - | | 150 | 250 | 350 | Ω | | | Nominal inductor value | See 表 8-1. | | 1.2 | 1.5 | 2.2 | μH | | L | Tolerance | | | | | 30% | - | | C <sub>OUT</sub> | Output capacitance value | Ceramic, X5R or X7R, see | 表 <b>8-2</b> . | 40 | 80 | 100 | μF | | | d DCDC6 POWER PATH | | | | | | • | | V <sub>CC</sub> | DCDC5 and DCDC6 input voltage range. | V <sub>IN_BU</sub> = 0 V | | 2.2 | | 3.3 | V | | V <sub>IN_BU</sub> | DCDC5 and DCDC6 input voltage range <sup>(1)</sup> | | | 2.2 | | 5.5 | V | | t <sub>RISE</sub> | V <sub>CC</sub> , V <sub>IN BU</sub> rise time | V <sub>CC</sub> = 0 V to 3.3 V, V <sub>IN BU</sub> = | 0 V to 5.5 V | 30 | | | μs | | <u> </u> | Power path switch impedance | CC to SYS_BU<br>V <sub>CC</sub> = 2.4 V, V <sub>IN_BU</sub> = 0 V | | | 14.5 | | | | R <sub>DS(ON)</sub> | Power path switch impedance | IN_BU to SYS_BU<br>V <sub>IN_BU</sub> = 3.6 V | | | 10.5 | | Ω | | I <sub>LEAK</sub> | Forward leakage current | Into CC pin; $V_{CC}$ = 3.3 V, $V_{IN\_BU}$ = 0 V; OFF state; FSEĀL = 0b; over full temperature range | | | 50 | 300 | nA | | L | Reverse leakage current | Out of CC pin;<br>$V_{CC}$ = 1.5 V; $V_{IN\_BU}$ = 5.5 V;<br>over full temperature range | | | 500 | | | | R <sub>CC</sub> | Acceptable CC source impedance | I <sub>OUT, DCDC5</sub> < 10 μA;<br>I <sub>OUT, DCDC6</sub> < 10 μA | | | | 1000 | Ω | | IQ | Quiescent current | POWER_OFF state; V <sub>IN_BU</sub> | Average current into CC pin; RECOVERY or POWER_OFF state; V <sub>IN_BU</sub> = 0 V; V <sub>CC</sub> = 2.4 V; DCDC5 and DCDC6 enabled, no load T <sub>.I</sub> = 25°C | | 350 | | nA | Submit Document Feedback | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----|--------|------------------| | Q <sub>INRUSH</sub> | Inrush charge | $V_{\text{IN\_BIAS}}$ = decaying; CC = 3 V; $C_{\text{SYS\_BU}}$ = 1 μF; SYS_BU = 2.5 V to 3 V; $CC_{\text{series\_resist}}$ = 10 $\Omega$ $C_{\text{CC}}$ = 4.7 μF | | 720 | | nC | | DCDC5 (1 | -V BATTERY BACKUP SUPPLY) | | | | | | | | Output voltage | | | 1 | | V | | | | 2.7 V ≤ $V_{\text{IN\_BU}}$ ≤ 5.5 V;<br>$I_{\text{OUT}}$ ≥ 1 $\mu$ A at -40°C ≤ $T_{\text{A}}$ ≤ 35°C<br>$I_{\text{OUT}}$ ≥ 4 $\mu$ A at 35°C < $T_{\text{A}}$ ≤ 65°C<br>$I_{\text{OUT}}$ ≥ 7 $\mu$ A at $T_{\text{A}}$ > 65°C | -2% | | 4% | | | V <sub>DCDC5</sub> | DC accuracy | $2.2 \text{ V} \le \text{V}_{\text{CC}} \le 3.3 \text{ V};$ $I_{\text{OUT}} \ge 1 \mu\text{A} \text{ at }-40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 35^{\circ}\text{C}$ $I_{\text{OUT}} \ge 4 \mu\text{A} \text{ at }35^{\circ}\text{C} < \text{T}_{\text{A}} \le 65^{\circ}\text{C}$ $I_{\text{OUT}} \ge 7 \mu\text{A} \text{ at }\text{T}_{\text{A}} > 65^{\circ}\text{C}$ $V_{\text{IN\_BIAS}} \text{ decay rate during CC transition } > 150 \text{ V/s}$ | -2% | | 4% | | | | | $2.2 \text{ V} \le \text{V}_{\text{CC}} \le 3.3 \text{ V};$ $\text{I}_{\text{OUT}} \ge 1 \mu\text{A} \text{ at } -40^{\circ}\text{C} \le \text{T}_{\text{A}} \le 35^{\circ}\text{C}$ $\text{I}_{\text{OUT}} \ge 4 \mu\text{A} \text{ at } 35^{\circ}\text{C} < \text{T}_{\text{A}} \le 65^{\circ}\text{C}$ $\text{I}_{\text{OUT}} \ge 7 \mu\text{A} \text{ at } \text{T}_{\text{A}} > 65^{\circ}\text{C}$ $\text{V}_{\text{IN\_BIAS}} \text{ decay rate during CC transition } < 150 \text{ V/s}$ | -10% | | 5% | | | | Output voltage ripple | L = 10 μH; C <sub>OUT</sub> = 22 μF; 100-μA load | | | 32(10) | mV <sub>pp</sub> | | I <sub>OUT</sub> | Continuous output current | $2.2 \text{ V} \le \text{V}_{CC} \le 3.3 \text{ V}$<br>$\text{V}_{\text{IN\_BU}} = 0 \text{ V}$ | | 10 | 100 | μA | | | | $2.7 \text{ V} \leq \text{V}_{\text{IN\_BU}} \leq 5.5 \text{ V}$ | | | 25 | mA | | R | High-side FET on resistance | V <sub>IN_BU</sub> = 2.8 V | | 2.5 | 3.5 | Ω | | R <sub>DS(ON)</sub> | Low-side FET on resistance | V <sub>IN_BU</sub> = 2.8 V | | 2 | 3 | 12 | | I <sub>LIMIT</sub> | High-side current limit | V <sub>IN_BU</sub> = 2.8 V | | 50 | | mA | | $V_{PG}$ | Power-good threshold | V <sub>OUT</sub> falling | 79% | 85% | 91% | | | * PG | Hysteresis | V <sub>OUT</sub> rising | | 6% | | | | L | Nominal inductor value | Chip inductor, see 表 8-2. | 4.7 | 10 | 22 | μH | | _ | Tolerance | | -30% | | 30% | | | Cour | Output capacitance value | Ceramic, X5R or X7R, see 表 8-2. | 20 <sup>(11)</sup> | | 47 | μF | | C <sub>OUT</sub> | Tolerance | | -20% | | 20% | | | DCDC6 (1 | .8-V BATTERY BACKUP SUPPLY | 7) | | | | | | V <sub>DCDC6</sub> | Output voltage | | | 1.8 | | V | | | | $2.7 \text{ V} \le V_{\text{IN\_BU}} \le 5.5 \text{ V};$<br>1 $\mu$ A $\le$ I <sub>OUT</sub> $\le$ 25 mA | -2% | | 2% | | | $V_{DCDC6}$ | DC accuracy | $2.2 \text{ V} \le \text{V}_{\text{CC}} \le 3.3 \text{ V};$<br>$1 \mu \text{A} \le \text{I}_{\text{OUT}} \le 100 \mu \text{A}$<br>$\text{V}_{\text{IN\_BIAS}}$ decay rate during CC transition > 150 V/s | -2% | | 2% | | | | | 2.2 V $\leq$ V <sub>CC</sub> $\leq$ 3.3 V;<br>1 $\mu$ A $\leq$ I <sub>OUT</sub> $\leq$ 100 $\mu$ A<br>V <sub>IN_BIAS</sub> decay rate during CC transition $<$ 150 V/s | -5% | | 5% | | | V <sub>DCDC6</sub> | Output voltage ripple | L = 10 μH; C <sub>OUT</sub> = 22 μF; 100-μA load | | | 30(10) | mV <sub>pp</sub> | | I <sub>OUT</sub> | Continuous output current | $2.2 \text{ V} \le \text{V}_{\text{CC}} \le 3.3 \text{ V}$<br>$\text{V}_{\text{IN\_BU}} = 0 \text{ V}$ | | 10 | 100 | μA | | | | 2.7 V ≤ V <sub>IN_BU</sub> ≤ 5.5 V | | | 25 | mA | | Roover | High-side FET on resistance | V <sub>IN_BU</sub> = 3 V | | 2.5 | 3.5 | Ω | | R <sub>DS(ON)</sub> | Low-side FET on resistance | V <sub>IN_BU</sub> = 3 V | | 2 | 3 | 3.2 | | I <sub>LIMIT</sub> | High-side current limit | V <sub>IN_BU</sub> = 3 V | | 50 | | mA | Over operating free-air temperature range (unless otherwise noted). | | PARAMETER | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | |----------------------|----------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------|--------|------|------| | \ / | Power-good threshold | V <sub>OUT</sub> falling | | 87% | 91% | 95% | | | $V_{PG}$ | Hysteresis | V <sub>OUT</sub> rising | | | 3% | | | | | Nominal inductor value | Chip inductor, see 表 8-2 | | 4.7 | 10 | 22 | μH | | L | Tolerance | | | -30% | | 30% | | | • | Output capacitance value | Ceramic, X5R or X7R, see 3 | 長 8-2 | 20 <sup>(11)</sup> | | 47 | μF | | C <sub>OUT</sub> | Tolerance | | | -20% | | 20% | | | LDO1 (1.8 | -V LDO) | | | | | | | | V <sub>IN_LDO1</sub> | Input voltage range | V <sub>IN BIAS</sub> > V <sub>UVLO</sub> | | 1.8 | | 5.5 | V | | I <sub>Q</sub> | Quiescent current | No load | | | 35 | | μA | | ., | Output voltage range | Adjustable through I <sup>2</sup> C | Adjustable through I <sup>2</sup> C | | | 3.4 | V | | V <sub>OUT</sub> | DC accuracy | $V_{OUT} + 0.2 \text{ V} \le V_{IN} \le 5.5 \text{ V}; 0 \text{ A} \le I_{OUT} \le 200 \text{ mA}$ | | -2% | | 2% | | | | <b>2</b> 1 1 1 | $V_{IN\_LDO1} - V_{DO} = V_{OUT}$ | $V_{\text{IN\_LDO1}} - V_{\text{DO}} = V_{\text{OUT}}$ | | | 200 | | | I <sub>OUT</sub> | Output current range | V <sub>IN LDO1</sub> > 2.7 V, V <sub>OUT</sub> = 1.8 V | | 0 | | 400 | mA | | I <sub>LIMIT</sub> | Short circuit current limit | Output shorted to GND | _ | | 550 | | mA | | V <sub>DO</sub> | Dropout voltage | I <sub>OUT</sub> = 100 mA, V <sub>IN</sub> = 3.6 V | | | | 200 | mV | | | | V | STRICT = 0b | 86% | 90% | 94% | | | | | V <sub>OUT</sub> falling | STRICT = 1b | 95% | 95.5% | 96% | | | | Power-good threshold | Herete was in Manager and in a | STRICT = 0b | 3% | 4% | 5% | | | | | Hysteresis, V <sub>OUT</sub> rising | STRICT = 1b | | 0.25% | | | | $V_{PG}$ | | \/ | STRICT = 0b | | 1 | | ms | | | Desilitate | V <sub>OUT</sub> falling | STRICT = 1b | , | 50 | | μs | | | Deglitch | M. state a | STRICT = 0b | | 10 | | μs | | | | V <sub>OUT</sub> rising | STRICT = 1b | - | 10 | | μs | | | Time-out | | | | 5 | | ms | | | Overvoltage detection threshold | V <sub>OUT</sub> rising, STRICT = 1b | V <sub>OUT</sub> rising, STRICT = 1b | | 104.5% | 105% | | | V | Hysteresis | V <sub>OUT</sub> falling, STRICT = 1b | | | 0.25% | | | | V <sub>OV</sub> | Doglitch | V <sub>OUT</sub> rising, STRICT = 1b | | | 50 | | μs | | | Deglitch | V <sub>OUT</sub> falling, STRICT = 1b | | | 1 | | ms | | R <sub>DIS</sub> | Discharge resistor | | | 150 | 250 | 350 | Ω | | C <sub>OUT</sub> | Nominal output capacitance value | Ceramic, X5R or X7R | | 10 | | 100 | μF | | LOAD SW | /ITCH 1 (LS1) | | | | | | | | V <sub>IN_LS1</sub> | Input voltage range | V <sub>IN_BIAS</sub> > V <sub>UVLO</sub> | | 1.2 | | 3.6 | V | | | | V <sub>IN_LS1</sub> = 3.3 V, I <sub>OUT</sub> = 300 n<br>range | nA, over full temperature | | | 110 | | | | | V <sub>IN_LS1</sub> = 1.8 V, I <sub>OUT</sub> = 300 n<br>DDR2, LPDDR, MDDR at 26<br>temperature range | | | | 110 | | | R <sub>DS(ON)</sub> | Static on resistance | V <sub>IN_LS1</sub> = 1.5 V, I <sub>OUT</sub> = 300 n<br>DDR3 at 333 MHz over full t | | | | 110 | mΩ | | | | V <sub>IN_LS1</sub> = 1.35 V, I <sub>OUT</sub> = 300 mA, DDR3L at 333 MHz over full temperature range | | | | 110 | | | | | V <sub>IN_LS1</sub> = 1.2 V, I <sub>OUT</sub> = 200 mA,<br>LPDDR2 at 333 MHz over full temperature range | | | | 150 | | | I <sub>LIMIT</sub> | Short circuit current limit | Output shorted to GND | | 350 | | | mA | | t <sub>BLANK</sub> | Interrupt blanking time | Output shorted to GND until | interrupt is triggered | | 15 | | ms | Submit Document Feedback | | PARAMETER | TEST CONDITI | ONS | MIN | TYP | MAX | UNIT | |---------------------|------------------------------------------------------|-------------------------------------------------------------------------------------|-----------------------|------|------|------|------| | R <sub>DIS</sub> | Internal discharge resistor at output <sup>(2)</sup> | LS1DCHRG = 1 | | 150 | 250 | 350 | Ω | | <b>-</b> | Overtemperature shutdown <sup>(3)</sup> | | | 125 | 132 | 139 | ·c | | T <sub>OTS</sub> | Hysteresis | | | | 10 | | °C | | C <sub>OUT</sub> | Nominal output capacitance value | Ceramic, X5R or X7R, see 表 8- | -2. | 10 | | 100 | μF | | LOAD SW | TCH 2 (LS2) | | | | | | | | V <sub>IN_LS2</sub> | Input voltage range | V <sub>IN_BIAS</sub> > V <sub>UVLO</sub> | | 4 | | 5.5 | V | | V <sub>UVLO</sub> | Undervoltage lockout | Measured at IN_LS2. Supply fal | ling <sup>(4)</sup> | 2.48 | 2.6 | 2.7 | V | | VUVLO | Hysteresis | Input voltage rising | | | 170 | | mV | | R <sub>DS(ON)</sub> | Static on resistance | V <sub>IN_LS2</sub> = 5 V, I <sub>OUT</sub> = 500 mA, over full temperature range | | | | 500 | mΩ | | | | | LS2ILIM[1:0] = 00b | 94 | | 126 | | | l | Short circuit current limit | Output shorted to GND; V <sub>IN_LS2</sub> | LS2ILIM[1:0] = 01b | 188 | | 251 | mA | | I <sub>LIMIT</sub> | Short Gircuit Gurrent iiriit | ≥ 4 V | LS2ILIM[1:0] = 10b | 465 | | 631 | | | | | | LS2ILIM[1:0] = 11b | 922 | | 1290 | | | I <sub>LEAK</sub> | Reverse leakage current | V <sub>LS2</sub> > V <sub>IN_LS2</sub> + 1 V | | | 12 | 30 | μA | | t <sub>BLANK</sub> | Interrupt blanking time | Output shorted to GND until interrupt is triggered | | | 15 | | ms | | R <sub>DIS</sub> | Internal discharge resistor at output <sup>(2)</sup> | LS2DCHRG = 1b | | 150 | 250 | 380 | Ω | | т | Overtemperature shutdown <sup>(4)</sup> | | | 125 | 132 | 139 | °C | | T <sub>OTS</sub> | Hysteresis | | | | 10 | | | | C <sub>OUT</sub> | Nominal output capacitance value | Ceramic, X5R or X7R, see 表 8-2. | | 1 | | 100 | μF | | LOAD SW | TCH 3 (LS3) | | | | | | | | V <sub>IN_LS3</sub> | Input voltage range | V <sub>IN BIAS</sub> > V <sub>UVLO</sub> | | 1.8 | | 10 | V | | | | V <sub>IN_LS3</sub> = 9 V, I <sub>OUT</sub> = 500 mA, over full temperature range | | | | 440 | | | | 0 | V <sub>IN_LS3</sub> = 5 V, I <sub>OUT</sub> = 500 mA, over full temperature range | | | | 526 | | | R <sub>DS(ON)</sub> | Static on resistance | V <sub>IN_LS3</sub> = 2.8 V, I <sub>OUT</sub> = 200 mA, over full temperature range | | | | 656 | mΩ | | | | $V_{IN\_LS3}$ = 1.8 V, $I_{OUT}$ = 200 mA, $\sigma$ | over full temperature | | | 910 | | | | | | LS3ILIM[1:0] = 00b | 98 | | 126 | | | | | V <sub>IN LS3</sub> > 2.3 V, | LS3ILIM[1:0] = 01b | 194 | | 253 | | | | | Output shorted to GND | LS3ILIM[1:0] = 10b | 475 | | 738 | | | I <sub>LIMIT</sub> | Short circuit current limit | | LS3ILIM[1:0] = 11b | 900 | | 1234 | mA | | | | | LS3ILIM[1:0] = 00b | 98 | , | 126 | | | | | V <sub>IN_LS3</sub> ≤ 2.3 V,<br>Output shorted to GND | LS3ILIM[1:0] = 01b | 194 | | 253 | | | | | | LS3ILIM[1:0] = 10b | 475 | | 738 | | | t <sub>BLANK</sub> | Interrupt blanking time | Output shorted to GND until interrupt is triggered. | | | 15 | | ms | | R <sub>DIS</sub> | Internal discharge resistor at output <sup>(2)</sup> | LS3DCHRG = 1 | | 650 | 1000 | 1500 | Ω | | т | Overtemperature shutdown <sup>(4)</sup> | | | 125 | 132 | 139 | °C | | T <sub>OTS</sub> | Hysteresis | | | | 10 | | °C | | C <sub>OUT</sub> | Nominal output capacitance value | Ceramic, X5R or X7R, see 表 8-2. | | 1 | 100 | 220 | μF | | DADAMETER | TEOT 00 | d). | PAINT | TVD 111 | V 11411- | |---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|-------------------------------|--------------------|--------------------------------------------------------------------------------------| | | TEST CO | INDITIONS | MIN | IYP MA | X UNIT | | SATTERY MONITOR | I | | | | | | | | | | | V | | Comparator threshold | Good level | | | 2.6 | V | | | Low level | | | 2.3 | V | | Accuracy | | | -3% | 30 | 6 | | Load impedance | Applied from CC to GND | during comparison. | 70 | 100 13 | 0 kΩ | | Measurement delay | | | 600 | ms | | | S AND TIMING CHARACTERISTIC | S | | | | | | | PGDLY[1:0] = 00b | | | 10 | | | PGOOD dolay time | PGDLY[1:0] = 01b | | | 20 | ms | | rgood delay time | PGDLY[1:0] = 10b | | | 50 | 1115 | | | PGDLY[1:0] = 11b | | | 150 | | | | Rising edge | | | 100 | ms | | Deglitch time | PB input | Falling edge | | 50 | ms | | | | Rising edge | | 100 | μs | | | AC_DET input | Falling edge | | 10 | ms | | | | | | 10 | ms | | | PWR_EN input | | | 100 | μs | | | | | | 1 | ms | | | GPIO1 | | | | ms | | | | | | | μs | | | GPIO3 | | | | μs | | | | | | <b>—</b> | | | Reset time | PB input held low | TRST = 1b | | 15 | s | | | SCL, SDA, GPIO1, and GPIO3 | | 1.3 | | | | High level input voltage | AC_DET, PB | | 0.66 ×<br>IN_BIAS | | V | | | PWR_EN | | 1.3 | | | | Low level input voltage | SCL, SDA, PWR_EN, AC<br>GPIO3 | _DET, PB, GPIO1, and | 0 | 0. | 4 V | | High level output voltage | GPO2; I <sub>SOURCE</sub> = 5 mA; G | SPO2_BUF = 1 | V <sub>IN_LS1</sub> - 0.3 | V <sub>IN_LS</sub> | 51 V | | riigirievel output voitage | PGOOD_BU; I <sub>SOURCE</sub> = 1 | 00 μΑ | V <sub>DCDC6</sub> –<br>10 mV | | | | | nWAKEUP, nINT, SDA, PO<br>GPIO3; I <sub>SINK</sub> = 2 mA | GOOD, GPIO1, GPO2, and | 0 | 0. | | | Low level output voltage | nPFO; I <sub>SINK</sub> = 2 mA | | 0 | 0.3 | 5 V | | | PGOOD_BU; I <sub>SINK</sub> = 100 µA | | 0 | 0. | 3 | | Power-fail comparator threshold | Input falling | | | 800 | mV | | Hysteresis | Input rising | | | 40 | mV | | Accuracy | | | -4% | 40 | 6 | | · | Input falling | | | 25 | μs | | Deglitch | | | | 10 | ms | | DC34_SEL bias current | Enabled only at power-up | | | 10 | μA | | | Accuracy Load impedance Measurement delay S AND TIMING CHARACTERISTIC PGOOD delay time Deglitch time Reset time High level input voltage Low level input voltage Low level output voltage Power-fail comparator threshold Hysteresis Accuracy | ACUTERY MONITOR Ideal level Good level Low level | ACTIERY MONITOR | ATTERY MONITOR | ACTERY MONITOR Ideal level 3 3 3 3 4 4 4 4 5 5 5 5 5 5 | | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |-----------------------|------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|----------|------|------|------|--| | | | Threshold 1 | | 100 | | | | | | | Threshold 2 | | 163 | | | | | | | Threshold 3 | | 275 | | | | | V <sub>DC34_SEL</sub> | DCDC3 and DCDC4 power-up default selection thresholds | Threshold 4 | | 400 | | mV | | | | deladit selection thesholds | Threshold 5 | | 575 | | | | | | | Threshold 6 | | 825 | | | | | | | Threshold 7 | | 1200 | | | | | | | Setting 0 | 0 | 0 | 7.7 | | | | R <sub>DC34_SEL</sub> | | Setting 1 | 11.3 | 12.1 | 13 | | | | | | Setting 2 | 18.1 | 20 | 22 | | | | | DCDC3 and DCDC4 power-up default selection resistor values | Setting 3 | 30.9 | 31.6 | 32.3 | 1:0 | | | | | Setting 4 | 44.8 | 45.3 | 46.4 | kΩ | | | | | Setting 5 | 64.2 | 64.9 | | | | | | | Setting 6 | 92.9 | 95.3 | 96.9 | | | | | | Setting 7 | 135.3 | 150 | | | | | | | SCL, SDA, GPIO1 <sup>(5)</sup> , GPIO3 <sup>(5)</sup> ; V <sub>IN</sub> = 3.3 V | | 0.01 | 1 | μA | | | I <sub>BIAS</sub> | Input bias current | PB, AC_DET, PFI; V <sub>IN</sub> = 3.3 V | | | 500 | nA | | | I <sub>LEAK</sub> | Pin leakage current | nINT, nWAKEUP, nPFO, PGOOD, PWR_EN,<br>GPIO1 <sup>(6)</sup> , GPO2 <sup>(7)</sup> , GPIO3 <sup>(6)</sup><br>V <sub>OUT</sub> = 3.3 V | | | 500 | nA | | | OSCILLATO | OR | | <u> </u> | | | | | | | Oscillator frequency | | | 2400 | | kHz | | | fosc | Frequency accuracy | $T_J = -40^{\circ}\text{C to } +105^{\circ}\text{C}$ | -12% | | 12% | | | | OVERTEMI | PERATURE SHUTDOWN | 1 | | | | | | | <b>T</b> | Overtemperature shutdown | Increasing junction temperature | 135 | 145 | 155 | °C | | | T <sub>OTS</sub> | Hysteresis | Decreasing junction temperature | | 20 | | °C | | | <b>T</b> | High-temperature warning | Increasing junction temperature | 90 | 100 | 110 | | | | T <sub>WARN</sub> | Hysteresis | Decreasing junction temperature | | 15 | | °C | | - IN\_BU has priority over CC input. (1) - Discharge function disabled by default. - (2) Discharge function disabled by default. (3) Switch is temporarily turned OFF if temperature exceeds OTS threshold. - (4) Switch is temporarily turned OFF if input voltage drops below UVLO threshold. - Configured as input. (5) - (6) Configured as output. - (7) Configured as open-drain output. - 200-mV hysteresis option is available for the TPS65218B101 device option. (8) - (9) 500-μF of remote capacitance can be supported for DCDC1 and DCDC2. - (10) For PHP package: 160 mVpp at -40°C, and 120 mVpp from 25°C to 105°C. - (11) For PHP package: 40 μF. # **6.6 Timing Requirements** | | | | MIN | NOM | MAX | UNIT | |---------------------|--------------------------------------------------------------|------------------------------|-----|-----|------|------| | f | Serial clock frequency | | | 100 | | kHz | | f <sub>SCL</sub> | Serial clock frequency | | | 400 | | KIZ | | | Hold time (repeated) START condition. After this period, the | SCL = 100 kHz | 4 | | | μs | | t <sub>HD;STA</sub> | first clock pulse is generated. | SCL = 400 kHz | 600 | | | ns | | | LOW period of the SCL clock | SCL = 100 kHz | 4.7 | | | | | $t_{LOW}$ | LOW period of the SCL Glock | SCL = 400 kHz | 1.3 | | | μs | | | LICH paried of the SCI plack | SCL = 100 kHz | 4 | | | | | t <sub>HIGH</sub> | HIGH period of the SCL clock | SCL = 400 kHz <sup>(1)</sup> | 1 | | | μs | | | Cat up time for a remarked CTART condition | SCL = 100 kHz | 4.7 | | | μs | | t <sub>SU;STA</sub> | Set-up time for a repeated START condition | SCL = 400 kHz | 600 | | | ns | | | Data hold time | SCL = 100 kHz | 0 | | 3.45 | μs | | t <sub>HD;DAT</sub> | Data noid time | SCL = 400 kHz | 0 | | 900 | ns | | | Data set-up time | SCL = 100 kHz | 250 | | | | | t <sub>SU;DAT</sub> | | SCL = 400 kHz | 100 | | | ns | | | Di di (1 di 0DA 100) | SCL = 100 kHz | | | 1000 | | | t <sub>r</sub> | Rise time of both SDA and SCL signals | SCL = 400 kHz | | | 300 | ns | | + | Fall time of both SDA and SCL signals | SCL = 100 kHz | | | 300 | no | | t <sub>f</sub> | rail time of both SDA and SCL signals | SCL = 400 kHz | | | 300 | ns | | 4 | Cat up time for CTOD condition | SCL = 100 kHz | 4 | | | μs | | t <sub>SU;STO</sub> | Set-up time for STOP condition | SCL = 400 kHz | 600 | | | ns | | + | Bus free time between STOP and START condition | SCL = 100 kHz | 4.7 | | | | | t <sub>BUF</sub> | bus free time between STOP and START condition | SCL = 400 kHz | 1.3 | | | μs | | 4 | Pulse width of spikes which must be suppressed by the input | SCL = 100 kHz | (2) | | (2) | 20 | | t <sub>SP</sub> | filter | SCL = 400 kHz | 0 | | 50 | ns | | <u> </u> | Conscitive load for each bus line | SCL = 100 kHz | | | 400 | "r | | C <sub>b</sub> | Capacitive load for each bus line | SCL = 400 kHz | | | 400 | pF | Submit Document Feedback The SCL duty cycle at 400 kHz must be > 40%. The inputs of $\rm I^2C$ devices in Standard-mode do not require spike suppression. (2) # **6.7 Typical Characteristics** At $T_J = 25$ °C unless otherwise noted. #### 7 Detailed Description #### 7.1 Overview The TPS65218 provides three step-down converters, three load switches, three general-purpose I/Os, two battery backup supplies, one buck-boost converter, and one LDO. The system can be supplied by a single cell Li-lon battery or regulated 5-V supply. The device is characterized across a –40°C to +105°C temperature range, which makes it suitable for various industrial applications. The $I^2C$ interface provides comprehensive features for using TPS65218. All rails, load switches , and GPIOs can be enabled and disabled. Voltage thresholds for the UVLO and supervisor can be customized. Power-up and power-down sequences can also be programmed through $I^2C$ . Interrupts for overtemperature, overcurrent, and undervoltage can be monitored for the load-switches (LSx). The integrated voltage supervisor monitors DCDC 1-4 and LDO1. It has two settings; the standard settings only monitor for undervoltage, while the strict settings implement tight tolerances on both undervoltage and overvoltage. A power-good signal is provided to report the regulation state of the five rails. The three hysteretic step-down converters can each supply up to 1.8 A of current. The default output voltages for each converter can be adjusted through the I<sup>2</sup>C interface. DCDC1 and DCDC2 features dynamic voltage scaling with an adjustable slew rate. The step-down converters operate in a low power mode at light load, and can be forced into power mode (PWM) operation for noise sensitive applications. The battery backup supplies consist of two low power step-down converters optimized for very light loads and are monitored with a separate power-good signal (PGOOD\_BU). The converters can be configured to operate as always-on supplies with the addition of a coin cell battery. The state of the battery can be monitored over I<sup>2</sup>C. Product Folder Links: TPS65218 #### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Wake-Up and Power-Up and Power-Down Sequencing The TPS65218 has a predefined power-up and power-down sequence, which does not change in a typical application. The user can define custom sequences with $I^2C$ . The power-up sequence is defined by a series of ten strobes and nine delay times. Each output rail is assigned to a strobe to determine the order of enabling rails. A single rail is assigned to only one strobe, but multiple rails can be assigned to the same strobe. The delay times between strobes are between 2 ms and 5 ms. #### 7.3.1.1 Power-Up Sequencing When the power-up sequence initiates, STROBE 1 occurs, and any rail assigned to this strobe is enabled. After a delay time of DLY1, STROBE 2 occurs and the rail assigned to this strobe is powered up. The sequence continues until all strobes occur and all DLYx times execute. Strobe assignments and delay times are defined in the SEQx registers, and are changed under I<sup>2</sup>C control. The power-up sequence executes if one of the following events occurs: - · From the OFF state: - The push-button (PB) is pressed (falling edge on PB) or - The AC DET pin is pulled low (falling edge) or - The PWR\_EN is asserted (driven to high-level) or - The main power is connected (IN\_BIAS) and AC\_DET is grounded and - The device is not in undervoltage lockout (UVLO) or overtemperature shutdown (OTS). - · From the PRE OFF state: - The PB is pressed (falling edge on PB) or - The AC\_DET pin is pulled low (falling edge) or - The PWR EN is asserted (driven to high-level) and - The device is not in UVLO or OTS. - · From the SUSPEND state: - The PB is pressed (falling edge on PB) or - The AC DET pin is pulled low (falling edge) or - The PWR\_EN pin is pulled high (level sensitive) and - The device is not in UVLO or OTS. When a power-up event is detected, the device enters a WAIT\_PWR\_EN state and triggers the power-up sequence. The device remains in WAIT\_PWR\_EN as long as the PWR\_EN and either the PB or AC\_DET pin are held low. If both, the PB and AC\_DET return to logic-high state and the PWR\_EN pin has not been asserted within 20 s of entering WAIT\_PWR\_EN state, the power-down sequence is triggered and the device returns to OFF state. Once PWR\_EN is asserted, the device advances to ACTIVE state, which is functionally equivalent to WAIT\_PWR\_EN. However, the AC\_DET pin is ignored and power-down is controlled by the PWR\_EN pin only. Rails not assigned to a strobe (SEQ = 0000b) are not affected by power-up and power-down sequencing and remain in their current ON or OFF state regardless of the sequencer. A rail can be enabled and disabled at any time by setting the corresponding enable bit in the ENABLEx register, with the exception that the ENABLEx register cannot be accessed while the sequencer is active. Enable bits always reflect the current enable state of the rail. For example, the sequencer sets and resets the enable bits for the rails under its control. 注 The power-up sequence is defined by strobes and delay times, and can be triggered by the PB, AC\_DET (not shown, same as PB), or PWR\_EN pin. Push-button deglitch time is not shown. #### 図 7-1. Power-Up Sequences from OFF or SUSPEND State; PB is Power-Up Event 図 7-2. Power-Up Sequences from SUSPEND State; PWR\_EN is Power-Up Event 図 7-3. Power-Up Sequences from RECOVERY State Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 7.3.1.2 Power-Down Sequencing By default, the power-down sequence follows the reverse of the power-up sequence. When the power-down sequence is triggered, STROBE 10 occurs and any rail assigned to STROBE 10 is shut down and its discharge circuit is enabled. After a delay time of DLY9, STROBE 9 occurs and any rail assigned to it is shut down and its discharge circuit is enabled. The sequence continues until all strobes occur and all DLYx times execute. The DLYx times are extended by a factor of 10x to provide ample time for discharge, and preventing output voltages from crossing during shut-down. The DLYFCTR bit is applied globally to all power-down delay times. Regardless of the DLYx and DLYFCTR settings, the PMIC enters OFF, SUSPEND, or RECOVERY state 500 ms after the power-down sequence initiates, to ensure that the discharge circuits remain enabled for a minimum of 150 ms before the next power-up sequence starts. A power-down sequence executes if one of the following events occurs: - The device is in the WAIT\_PWR\_EN state, the PB and AC\_DET pins are high, PWR\_EN is low, and the 20-s timer has expired. - The device is in the ACTIVE state and the PWR EN pin is pulled low. - The device is in the WAIT\_PWR\_EN, ACTIVE, or SUSPEND state and the push-button is held low for > 8 s (15 s if TRST = 1b). - · A fault occurs in the device (OTS, UVLO, PGOOD failure). When transitioning from ACTIVE to SUSPEND state, the rails not controlled by the power-down sequencer maintains the same ON/OFF state in SUSPEND state that it had in ACTIVE state. This allows for the selected power rails to remain powered up when in the SUSPEND state. When transitioning to the OFF or RECOVERY state, rails not under sequencer control are shut-down as follows: - DCDC1, DCDC2, DCDC3, DCDC4, LDO1, and LS1 shut down at the beginning of the power-down sequence, if not under sequencer control (SEQ = 0b). - LS2 and LS3 shut down as the state machine enters an OFF or RECOVERY state; 500 ms after the power-down sequence is triggered. If the supply voltage on IN\_BIAS drops below 2.5 V, the digital core is reset and all power rails are shut down instantaneously and are pulled low to ground by their internal discharge circuitry (DCDC1-4, and LDO1). The amount of time the discharge circuitry remains active is a function of the INT\_LDO hold up time (see セクション 7.3.1.6 for more details). #### 7.3.1.3 Strobe 1 and Strobe 2 STROBE 1 and STROBE 2 are dedicated to DCDC5 and DCDC6 which are *always-on*; powered up as soon as the device exits the OFF state, and ON in any other state. STROBE 1 and STROBE 2 options are available only for DCDC5 and DCDC6, not for any other rails. STROBE 1 and STROBE 2 occur in every power-up sequence, regardless if the rail is already powered up. If the rail is not to be powered up, its respective strobe setting must be set to 0x00. When a power-down sequence initiates, STROBE 1 and STROBE 2 occur only if the FSEAL bit is 0b. Otherwise, both strobes are omitted and DCDC5 and DCDC6 maintain state. 注 The power-down sequence follows the reverse of the power-up sequence. STROBE2 and STROBE1 are executed only if FSEAL bit is 0b. Submit Document Feedback 図 7-4. Power-Down Sequences to OFF State; PWR\_EN is Power-Down Event; FSEAL = 0b STROBE2 and STROBE1 are not shown. 図 7-5. Power-Down Sequences to SUSPEND State; PWR\_EN is Power-Down Event; FSEAL = 1b STROBE2 and STROBE1 are not shown. 図 7-6. Power-Down Sequences to RECOVERY State; TSD or UV is Power-Down Event; FSEAL = 1b Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 7.3.1.4 Supply Voltage Supervisor and Power-Good (PGOOD) Power-good (PGOOD) is an open-drain output of the built-in voltage supervisor that monitors DCDC1, DCDC2, DCDC3, DCDC4, and LDO1. The output is Hi-Z when all enabled rails are in regulation and driven low when one or more rails encounter a fault which brings the output voltage outside the specified tolerance range. In a typical application PGOOD drives the reset signal of the SOC. The supervisor has two modes of operation, controlled by the STRICT bit. With the STRICT bit set to 0, all enabled rails of the five regulators are monitored for undervoltage only with relaxed thresholds and deglitch times. With the STRCT bit set to 1, all enabled rails of the five regulators are monitored for undervoltage and overvoltage with tight limits and short deglitch times. $\gtrsim$ 7-1 summarizes these details. | 表 7-1. Supervisor Characteristics Controlled by the STRICT Bit | | | | | | | | | |----------------------------------------------------------------|----------------------------|-------------------|----------------------------------------------------------------|--|--|--|--|--| | PA | RAMETER | STRICT = 0b (TYP) | STRICT =1b (TYP) | | | | | | | Undervoltage | Threshold (output falling) | 90% | 96.5% (DCDC1 and DCDC2)<br>95.5% (DCDC3, DCDC4, and LDO1) | | | | | | | monitoring | Deglitch (output falling) | 1 ms | 50 µs | | | | | | | | Deglitch (output rising) | 10 µs | 10 µs | | | | | | | Overvoltage | Threshold (output falling) | N/A | 103.5% (DCDC1 and DCDC2)<br>104.5% (DCDC3, DCDC4, and<br>LDO1) | | | | | | | monitoring | Deglitch (output falling) | N/A | 1 ms | | | | | | | | Deglitch (output rising) | N/A | 50 μs | | | | | | 表 7-1. Supervisor Characteristics Controlled by the STRICT Bit 図 7-7. Definition of Undervoltage, Overvoltage Thresholds, Hysteresis, and Deglitch Times The following rules apply to the PGOOD output: - The power-up default state for THE PGOOD is low. When all rails are disabled, the PGOOD output is driven low. - Only enabled rails are monitored. Disabled rails are ignored. - Power-good monitoring of a particular rail starts 5 ms after the rail is enabled and is continuously monitored thereafter. This allows the rail to power-up. - The PGOOD is delayed by PGDLY time after the sequencer is finished and the last rail is enabled. - If an enabled rail is continuously outside the monitoring threshold for longer than the deglitch time, then the PGOOD is pulled low, and all rails are shut-down following the power-down sequence. PGDLY does not apply. - Disabling a rail manually by resetting the DCx\_EN or LDO1\_EN bit has no effect on the PGOOD pin. If all rails are disabled, the PGOOD is driven low as the last rail is disabled. - · If the power-down sequencer is triggered, PGOOD is driven low. - The PGOOD is driven low in the SUSPEND state, regardless of the number of rails that are enabled. Product Folder Links: TPS65218 #### ▼ 7-8 shows a typical power-up sequence and PGOOD timing. 図 7-8. Typical Power-Up Sequence of the Main Output Rails #### 7.3.1.5 Backup Supply Power-Good (PGOOD BU) PGOOD\_BU is a push-pull output indicating if DCDC5 and DCDC6 are in regulation. The output is driven to high when both rails are in regulation, and driven low if at least one of the rails is below the power-good threshold. The output-high level is equal to the output voltage of DCDC6. PGOOD\_BU is the logical *and* between PGOOD (DCDC5) and PGOOD (DCDC6), and has no delay time built-in. Unlike the main power-good, a fault on DCDC5 or DCDC6 does not trigger the power-down sequencer, does not disable any of the rails in the system, and has no effect on the PGOOD pin. DCDC5 and DCDC6 recover automatically once the fault is removed. 注 In this example, the power-down is triggered by a fault on DCDC3. #### 7.3.1.6 Internal LDO (INT LDO) The internal LDO provides a regulated voltage to the internal digital core and analog circuitry. The internal LDO has a nominal output voltage of 2.5 V and can support up to 10 mA of external load. When system power fails, the UVLO comparator triggers the power-down sequence. If system power drops below 2.5 V, the digital core is reset and all remaining power rails are shut down instantaneously and are pulled low to ground by their internal discharge circuitry (DCDC1-4 and LDO1). The internal LDO reverse blocks to prevent the discharging of the output capacitor ( $C_{INT\_LDO}$ ) on the INT\_LDO pin. The remaining charge on the INT\_LDO output capacitor provides a supply for the power rail discharge circuitry to ensure the outputs are discharged to ground even if the system supply has failed. The amount of hold-up time specified in 222266.5 is a function of the output capacitor value ( $C_{INT\_LDO}$ ) and the amount of external load on the INT\_LDO pin, if any. The design allows for enough hold-up time to sufficiently discharge DCDC1-4, and LDO1 to ensure proper processor power-down sequencing. The amount of hold-up time is a function of the output capacitor value, which should not exceed 22 $\mu$ F and the amount of external load, if any. 図 7-9. Internal LDO and UVLO Sensing #### 7.3.1.7 Current Limited Load Switches The TPS65218 provides three current limited load switches with individual inputs, outputs, and enable control. Each switch provides the following control and diagnostic features: - The ON or OFF state of the switch is controlled by the corresponding LSx EN bit in the ENABLE register. - LS1 can be controlled by the sequencer or through I<sup>2</sup>C communication. - LS2 and LS3 can only be controlled through I<sup>2</sup>C communication. The sequencer has no control over LS2 and LS3. - Each switch has an active discharge function, disabled by default, and enabled through the LSxDCHRG bit. When enabled, the switch output is discharged to ground whenever the switch is disabled. - When the PFI input drops below the power-fail threshold (the power-fail comparator trips), the load switches are automatically disabled to shed system load. This function must be individually enabled for each switch through the corresponding LSxnPFO bit. The switches do not turn back on automatically as the system voltage recovers, and must be manually re-enabled. - An interrupt (LSx\_I) issues whenever a load switch actively limits the output current, such as when the output load exceeds the current limit value. The switch remains ON and provides current to the load according to the current-limit setting. - All three load switches have local overtemperature sensors which disable the corresponding switch if the power dissipation and junction temperature exceeds the safe operating value. The switch automatically recovers once the temperature drops below the OTS threshold value minus hysteresis. The LSx\_F (fault) interrupt bit is set while the switch is held OFF by the OTS function. #### 7.3.1.7.1 Load Switch 1 (LS1) LS1 is a non-reverse blocking, low-voltage (< 3.6 V), low-impedance switch intended to support DDRx self-refresh mode by cutting off the DDRx supply to the SOC DDRx interface during SUSPEND mode. In a typical application, the input of LS1 is tied to the output of DCDC3 while the output of LS1 is connected to the memory-interface supply pin of the SOC. LS1 can be controlled by the internal sequencer, just as any power rail. 図 7-10. Typical Application of Load Switch 1 Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 7.3.1.7.2 Load Switch 2 (LS2) LS2 is a reverse-blocking, 5 V, low-impedance switch. Load switch 2 provides four different current limit values (100/200/500/1000 mA) that are selectable through LS2ILIM[1:0] bits. Overcurrent is reported through the LS2\_I interrupt. LS2 has its own input-undervoltage protection which forces the switch OFF if the switch input voltage ( $V_{IN\_LS2}$ ) is <2.7 V. Similar to OTS, the LS2\_F interrupt is set when the switch is held OFF by the local UVLO function, and the switch recovers automatically when the input voltage rises above the UVLO threshold. 図 7-11. Typical Application of Load Switch 2 #### 7.3.1.7.3 Load Switch 3 (LS3) LS3 is a non-reverse blocking, medium-voltage (< 10 V), low-impedance switch that can be used to provide 1.8-V to 10-V power to an auxiliary port. LS3 has four selectable current limit values that are selectable through LS3ILIM[1:0]. 図 7-12. Typical Application of Load Switch 3 #### 7.3.1.8 LDO1 LDO1 is a general-purpose LDO intended to provide power to analog circuitry on the SOC. LDO1 has an input voltage range from 1.8 V to 5.5 V, and can be connected either directly to the system power or the output of a DCDC converter. The output voltage is programmable in the range of 0.9 V to 3.4 V with a default of 1.8 V. LDO1 supports up to 200 mA at the minimum specified headroom voltage, and up to 400 mA at the typical operating condition of $V_{OUT} = 1.8 \text{ V}$ , $V_{IN \ LDO1} > 2.7 \text{ V}$ . Submit Document Feedback #### 7.3.1.9 Coin Cell Battery Voltage Acquisition 図 7-13. Left: Flow Chart for Acquiring Coin Cell Battery Voltage Right: Comparator Circuit #### 7.3.1.10 UVLO Depending on the slew rate of the input voltage into the IN\_BIAS pin, the power rails of TPS65218 will be enabled at either $V_{ULVO}$ or $V_{ULVO} + V_{HYS}$ . If the slew rate of the IN\_BIAS voltage is greater than 30 V/s, then TPS65218 will power up at $V_{ULVO}$ . Once the input voltage rises above this level, the input voltage may drop to the $V_{UVLO}$ level before the PMIC shuts down. In this scenario, if the input voltage were to fall below $V_{UVLO}$ but above 2.55 V, the input voltage would have to recover above $V_{UVLO}$ in less than 5 ms for the device to remain active. If the slew rate of the IN\_BIAS voltage is less than 30 V/s, then TPS65218 will power up at $V_{ULVO} + V_{HYS}$ . Once the input voltage rises above this level, the input voltage may drop to the $V_{UVLO}$ level before the PMIC shuts down. In this scenario, if the input voltage were to fall below $V_{UVLO}$ but above 2.5 V, the input voltage would have to recover above $V_{UVLO} + V_{HYS}$ in less than 5 ms for the device to remain active. In either slew rate scenario, if the input voltage were to fall below 2.5 V, the digital core is reset and all remaining power rails are shut down instantaneously and are pulled low to ground by their internal discharge circuitry (DCDC1-4 and LDO1). Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback 図 7-14. Definition of UVLO and Hysteresis, IN\_BIAS Slew Rate > 30 V/s 図 7-15. Definition of UVLO and Hysteresis, IN\_BIAS Slew Rate < 30 V/s After the UVLO triggers, the internal LDO blocks current flow from its output capacitor back to the IN\_BIAS pin, allowing the digital core and the discharge circuits to remain powered for a limited amount of time to properly shut-down and discharge the output rails. The hold-up time is determined by the value of the capacitor connected to INT LDO. See セクション 7.3.1.6 for more details. #### 7.3.1.11 Power-Fail Comparator The power-fail comparator notifies the system host if the system supply voltage drops and the system is at risk of shutting down. The comparator has an internal 800-mV threshold and the trip-point is adjusted by an external resistor divider. By default, the power-fail comparator has no impact on any of the power rails or load switches. Load switches are configured individually, to be disabled when the PFI comparator trips to shed system load and extend hold-up time as described in $brac{abc}{2} 7.3.1.7$ . The power-fail comparator also triggers the power-down sequencer, such that all or selective rails power-down when the system voltage fails. To tie the power-fail comparator into the power-down sequence, the OFFnPFO bit in the CONTROL register must be set to 1. The power-fail comparator cannot be monitored by software, such that no interrupt or status bit is associated to this function. 図 7-16. Power-Fail Comparator Simplified Circuit and Timing Diagram #### 7.3.1.12 Battery-Backup Supply Power-Path DCDC5 and DCDC6 are supplied from either the CC (coin-cell battery) input or IN\_BU (main system supply). The power-path is designed to prioritize IN\_BU to maximize coin-cell battery life. Whenever the PMIC is powered-up (WAIT\_PWR\_EN, ACTIVE, SUSPEND, and RECOVERY state), the power-path is forced to select the IN\_BU input. In OFF mode the power-path selects the higher of the two inputs with a built-in hysteresis of 150 mV as shown in $\boxtimes$ 7-17. 図 7-17. Switching Behavior of the Battery-Backup-Supply Power-Path; Power-Path Hysteresis - System is supplied by Li-lon battery with a fresh coin-cell backup battery. - B. (VIN\_BIAS slow decay) 図 7-19. Switching Behavior of the Battery-Backup-Supply Power-Path; Weakening Main Battery, Strong Coin-Cell - A. Main Supply is disconnected or decays rapidly. - B. Rapid decay of VIN BIAS (preregulator) ☑ 7-18. Switching Behavior of the Battery-Backup-Supply Power-Path; Main Power Supply Removal - System is supplied by Li-lon battery with a weak coin-cell backup battery. - B. VIN BIAS slow decay 図 7-20. Switching Behavior of the Battery-Backup-Supply Power-Path; Weakening Main Battery, Weak Coin-Cell When $V_{IN\_BIAS}$ drops below the UVLO threshold, the PMIC shuts down all rails and enters OFF mode. At this point the power-path selects the higher of the two input supplies. If the coin-cell battery is less than 150 mV above the UVLO threshold, SYS\_BU remains connected to IN\_BU (see $\boxtimes$ 7-19). If the coin-cell is >150 mV above the UVLO threshold, the power-path switches to the CC input as shown in $\boxtimes$ 7-20. With no load on the main supply, the input voltage may recover over time to a value greater than the coin-cell voltage and the power-path switches back to IN\_BU. This is a typical behavior in a Li-Ion battery powered system. Depending on the system load, $V_{IN\_BIAS}$ may drop below $V_{INT\_LDO}$ before the power-down sequence is completed. In that case, INT\_LDO is turned OFF and the digital core is reset forcing the unit into OFF mode and the power-path switches to IN\_BU as shown in $\boxtimes$ 7-18. ### 7.3.1.13 DCDC3 and DCDC4 Power-Up Default Selection 図 7-21. Left: Flow Chart for Selecting DCDC Power-Up Default Voltage Right: Comparator Circuit 表 7-2. Power-Up Default Values of DCDC3 and DCDC4 | R | SEL [KΩ] | | POWER-UP DEFAULT | | | | | | |----------------|----------|-----------------|----------------------------|----------------------------|--|--|--|--| | MIN | TYP | MAX | DCDC3[5:0] | DCDC4[5:0] | | | | | | 0 | 0 | 7.7 | Programmed default (1.2 V) | Programmed default (3.3 V) | | | | | | 11.3 | 12.1 | 13 | 0x12 (1.35 V) | Programmed default (3.3 V) | | | | | | 18.1 | 20 | 22 | 0x18 (1.5 V) | Programmed default (3.3 V) | | | | | | 30.9 | 31.6 | 32.3 | 0x1F (1.8 V) | Programmed default (3.3 V) | | | | | | 44.8 | 45.3 | 46.4 | 0x3D (3.3 V) | 0x01 (1.2 V) | | | | | | 64.2 | 64.9 | | Programmed default (1.2 V) | 0x07 (1.35 V) | | | | | | 92.9 95.3 96.9 | | 96.9 | Programmed default (1.2 V) | 0x0D (1.5 V) | | | | | | 135.3 | 150 | Tied to INT_LDO | Programmed default (1.2 V) | 0x14 (1.8 V) | | | | | #### 7.3.1.14 I/O Configuration The device has two GPIOs and one GPO pin, which are configured as follows: - GPIO1: - General-purpose, open-drain output is controlled by the GPO1 user bit or sequencer. - DDR3 reset input signal from SOC. The signal is either latched or passed-through to the GPO2 pin. See 表 7-3 for details. - GPO2: - General-purpose output is controlled by the GPO2 user bit. - DDR3 reset output signal. Signal is controlled by GPIO1 and PGOOD. See 表 7-4 for details. - Output buffer is configured as open-drain or push-pull. - GPIO3: - General-purpose, open-drain output id controlled by the GPO3 user bit or sequencer. - Reset input-signal for DCDC1 and DCDC2. #### 表 7-3. GPIO1 Configuration | IO1_SEL<br>(EEPROM) | GPO1<br>(USER BIT) | PGOOD<br>(PMIC SIGNAL) | GPIO1<br>(I/O PIN) | COMMENTS | | |---------------------|--------------------|------------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | 0 | X | 0 | Open-drain output, driving low | | | 0 | 1 | X | HiZ | Open-drain output, HiZ | | | 1 | Х | 0 | х | Pin is configured as input and intended as DDR RESET signal. Coming out of POR, GPO2 is driven low. Otherwise, GPO2 status is latched at falling edge of PGOOD. See X7-24. | | | 1 | Х | 1 | 0 | Pin is configured as input and intended as DDR RESET signal. GPO2 is driven low. | | | 1 | Х | 1 | 1 | Pin is configured as input and intended as DDR RESET signal. GPO2 is driven high. | | #### 表 7-4. GPO2 Configuration | 27 4 Cl O2 Comiguration | | | | | | | | |-------------------------|-------|---|----------------------------------------------------------------------|--|--|--|--| | IO1_SEL<br>(EEPROM) | _ | | COMMENTS | | | | | | 0 | 0 | 0 | GPO2 is open drain output controlled by GPO2 user bit (driving low). | | | | | | 0 0 1 | | 1 | GPO2 is open drain output controlled by GPO2 user bit (HiZ). | | | | | | 0 | 0 1 0 | | GPO2 is push-pull output controlled by GPO2 user bit (driving low). | | | | | | 0 | 1 | 1 | GPO2 is push-pull output controlled by GPO2 user bit (driving high). | | | | | | 1 0 X | | Х | GPO2 is open drain output controlled by GPIO1 and PGOOD. | | | | | | 1 1 X | | X | GPO2 is push-pull output controlled by GPIO1 and PGOOD. | | | | | #### 表 7-5. GPIO3 Configuration | DC12_RST<br>(EEPROM) | GPO3<br>(USER BIT) | GPIO3<br>(I/O PIN) | COMMENTS | |----------------------|--------------------|--------------------|-----------------------------------------------------------------------------------------------------| | 0 | 0 | 0 | Open-drain output, driving low | | 0 | 1 | HiZ | Open-drain output, HiZ | | 1 | Х | Active low | GPIO3 is DCDC1 and DCDC2 reset input signal to PMIC (active low). See セクション 7.3.1.14.2 for details. | #### 7.3.1.14.1 Configuring GPO2 as Open-Drain Output GPO2 may be configured as open-drain or push-pull output. The supply for the push-pull driver is internally connected to the IN\_LS1 input pin, whereas an external pull-up resistor and supply are required in the open-drain configuration. Because of the internal connection to IN\_LS1, the external pull-up supply must not exceed the voltage on the IN\_LS1 pin, otherwise leakage current may be observed from GPO2 to IN\_LS1 as shown in $\mathbb{Z}$ 7-22. 図 7-22. GPO2 as Open-Drain Output When configured as open-drain output, the external pull-up supply must not exceed the voltage level on IN\_LS1 pin. #### 7.3.1.14.2 Using GPIO3 as Reset Signal to DCDC1 and DCDC2 The GPIO3 is an edge-sensitive reset input to the PMIC, when the DC12\_RST bit set to 1. The reset signal affects DCDC1 and DCDC2 only, so that only those two registers are reset to the power-up default whenever GPIO3 input transitions from high to low, while all other registers maintain their current values. DCDC1 and DCDC2 transition back to the default value following the SLEW settings, and are not power cycled. This function recovers the processor from reset events while in low-power mode. 図 7-23. I/O Pin Logic 図 7-24. DDR3 Reset Timing Diagram GPIO must be configured as input (IO1\_SEL = 1b). GPO2 is automatically configured as output. #### 7.3.1.15 Push Button Input (PB) The PB pin is a CMOS-type input used to power-up the PMIC. Typically, the PB pin is connected to a momentary switch to ground and an external pullup resistor. The power-up sequence is triggered if the PB input is held low for 600 ms. 図 7-25. Left: Typical PB Input Circuit Right: Push-Button Input (PB) Deglitch and Power-Up Timing In ACTIVE mode, the TPS65218 monitors the PB input and issues an interrupt when the pin status changes, such as when it drops below or rises above the PB input-low or input-high thresholds. The interrupt is masked by the PBM bit in the INT MASK1 register. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated 図 7-26. PB Input-Low or Input-High Thresholds Interrupts are issued whenever the PB pin status changes. The PB\_STATE bit reflects the current status of the PB input. nWAKEUP is pulled low for 150 µs on every falling edge of PB. #### 7.3.1.15.1 Signaling PB-Low Event on the nWAKEUP Pin In ACTIVE state, the nWAKEUP pin is pulled low for five 32-kHz clock cycles (approximately 150 $\mu$ s) whenever a falling edge on the PB input is detected. This allows the host processor to wakeup from DEEP SLEEP mode of operation. It is recommended to pull-up the nWAKEUP pin to DCDC6 output through a 1-M $\Omega$ resistor . #### 7.3.1.15.2 Push Button Reset If the PB input is pulled low for 8 s (15 s if TRST = 1b) or longer, then all rails except for DCDC5 and DCDC6 are disabled, and the device enters the RECOVERY state. The device powers up automatically after the 500 ms power-down sequence is complete, regardless of the state of the PB input. Holding the PB pin low for 8 s (15 s if TRST = 1b), only turns off the device temporarily and forces a system restart, and is not a power-down function. If the PB is held low continuously, the device power-cycles in 8-s and 15-s intervals. #### 7.3.1.16 AC DET Input (AC DET) The AC DET pin is a CMOS-type input used in three different ways to control the power-up of the PMIC: - In a battery operated system, AC\_DET is typically connected to an external battery charger with an opendrain power-good output pulled low when a valid charger supply is connected to the system. A falling edge on the AC\_DET pin causes the PMIC to power up. - In a non-portable system, the AC\_DET pin may be shorted to ground and the device powers up whenever system power is applied to the chip. - If none of the above behaviors are desired, AC\_DET may be tied to system power (IN\_BIAS). Power-up is then controlled through the push-button input or PWR\_EN input. - A. Portable Systems - B. Non-portable Systems - C. Disabled #### 図 7-27. AC\_DET Pin Configurations 図 7-28. AC\_DET Input Deglitch and Power-Up Timing (Portable Systems) In ACTIVE state, the TPS65218 monitors the AC\_DET input and issues an interrupt when the pin status changes, such as when it drops below or rises above the AC\_DET input-low or input-high thresholds. The interrupt is masked by the ACM bit in the INT\_MASK1 register. 図 7-29. AC\_STATE Pin Interrupts are issued whenever the AC\_DET pin status changes. The AC\_STATE bit reflects the current status of the AC\_DET input. #### 7.3.1.17 Interrupt Pin (INT) The interrupt pin signals any event or fault condition to the host processor. Whenever a fault or event occurs in the device, the corresponding interrupt bit is set in the INT register, and the open-drain output is pulled low. The INT pin is released (returns to Hi-Z state) and fault bits are cleared when the host reads the INT register. If a failure persists, the corresponding INT bit remains set and the INT pin is pulled low again after a maximum of $32 \, \mu s$ . The MASK register masks events from generating interrupts. The MASK settings affect the INT pin only, and have no impact on the protection and monitor circuits. ### 7.3.1.18 I<sup>2</sup>C Bus Operation The TPS65218 hosts a slave I<sup>2</sup>C interface (address 0x24) that supports data rates up to 400 kbps, auto-increment addressing. <sup>1</sup> ☑ 7-30. Subaddress in I<sup>2</sup>C Transmission The I<sup>2</sup>C bus is a communications link between a controller and a series of slave terminals. The link is established using a two-wired bus consisting of a serial clock signal (SCL) and a serial data signal (SDA). The serial clock is sourced from the controller in all cases where the serial data line is bi-directional for data communication between the controller and the slave terminals. Each device has an open drain output to transmit data on the serial data line. An external pullup resistor must be placed on the serial data line to pull the drain output high during data transmission. Data transmission initiates with a start bit from the controller as shown in $\boxtimes$ 7-32. The start condition is recognized when the SDA line transitions from high to low during the high portion of the SCL signal. Upon reception of a start bit, the device receives serial data on the SDA input and checks for valid address and control information. If the appropriate slave address is set for the device, the device issues an acknowledge pulse and prepares to receive register address and data. Data transmission is completed by either the reception of a stop condition or the reception of the data word sent to the device. A stop condition is recognized as a low to high transition of the SDA input during the high portion of the SCL signal. All other transitions of the SDA line must occur during the low portion of the SCL signal. An acknowledge issues after the reception of valid slave address, register-address, and data words. The I<sup>2</sup>C interfaces an auto-sequence through the register addresses, so that multiple data words can be sent for a given I<sup>2</sup>C transmission. Reference $\boxtimes$ 7-31 and $\boxtimes$ 7-32 for details. 図 7-31, I<sup>2</sup>C Data Protocol Note: The SCL duty cycle at 400 kHz must be >40%. 図 7-32. I<sup>2</sup>C Protocol and Transmission Timing I<sup>2</sup>C Start Stop and Acknowledge Protocol 図 7-33. I<sup>2</sup>C Protocol and Transmission Timing I<sup>2</sup>C Data Transmission Timing #### 7.4 Device Functional Modes #### 7.4.1 Modes of Operation PB ( $\downarrow$ ) has 50 ms debounce. AC\_DET ( $\downarrow$ ) has 10 ms debounce. $(\downarrow)$ = denotes falling edge of signal. 図 7-34. Modes of Operation Diagram Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated #### 7.4.2 OFF In OFF mode, the PMIC is completely shut down with the exception of a few circuits to monitor the AC\_DET, PWR\_EN, and PB input. All power rails are turned off and the registers are reset to their default values. The $I^2C$ communication interface is turned off. This is the lowest-power mode of operation. To exit OFF mode $V_{IN\_BIAS}$ must exceed the UVLO threshold and one of the following wake-up events must occur: - · The PB input is pulled low. - · THE AC DET input is pulled low. - · The PWR EN input is pulled high. To enter the OFF state, ensure that all power rails are assigned to the sequencer, then pull the PWR\_EN pin low. Additionally, if the OFFnPFO bit is set to 1b and the PFI input falls below the power fail threshold the device transitions to the OFF state. If the freshness seal is broken, DCDC5 and DCDC6 remains on in the OFF state. If a PGOOD or OTS fault occurs while in the ACTIVE state, TPS65218 will transition to the RESET state. #### **7.4.3 ACTIVE** This is the typical mode of operation when the system is up and running. All DCDC converters, LDOs, and load switches are operational and can be controlled through the I<sup>2</sup>C interface. After a wake-up event, the PMIC enables all rails controlled by the sequencer and pulls the nWAKEUP pin low to signal the event to the host processor. The device only enters the ACTIVE state if the host asserts the PWR\_EN pin within 20 s after the wake-up event. Otherwise it will enter the OFF state. The nWAKEUP pin returns to HiZ mode after the PWR\_EN pin is asserted. The ACTIVE state can also be directly entered from the SUSPEND state by pulling the PWR\_EN pin high. See the SUSPEND state description for details. To exit the ACTIVE mode, the PWR\_EN pin must be pulled low. #### **7.4.4 SUSPEND** The SUSPEND state is a low-power mode of operation intended to support system standby. Typically all power rails are turned off with the exception of any rail with an SEQ register set to 0h. DCDC5 and DCDC6 also remain enabled if the freshness seal is broken. To enter the SUSPEND state, pull the PWR\_EN pin low. All power rails controlled by the power-down sequencer are shut down, and after 500 ms the device enters the SUSPEND state. All rails not controlled by the power-down sequencer will maintain its state. Note: all register values are reset as the device enters the SUSPEND state. The device enters the ACTIVE state after it detects a wake-up event as described in the previous sections. #### **7.4.5 RESET** The TPS65218 can be reset by holding the PB pin low for more than 8 or 15 s, depending on the value of the TRST bit. All rails are shut down by the sequencer and all register values reset to their default values. Rails not controlled by the sequencer are shut down additionally. Note: the RESET function power-cycles the device and only temporarily shuts down the output rails. Resetting the device does not lead to an OFF state. If the PB\_IN pin is kept low for an extended amount of time, the device continues to cycle between the ACTIVE and RESET state, entering the RESET every 8 or 15 s. The device is also reset if a PGOOD or OTS fault occurs. The TPS65218 remains in the RECOVERY state until the fault is removed, at which time it transitions back to the ACTIVE state. Copyright © 2022 Texas Instruments Incorporated #### 7.5 Register Maps #### 7.5.1 Password Protection Registers 0x11 through 0x26 are protected against accidental write by a 8-bit password. The password must be written prior to writing to a protected register and automatically resets to 0x00 after the next I<sup>2</sup>C transaction, regardless of the register accessed or transaction type (read or write). The password is required for write access only and is not required for read access. To write to a protected register: - 1. Write the address of the destination register, XORed with the protection password (0x7D), to the PASSWORD register (0x10). - 2. Write the data to the password protected register. - 3. If the content of the PASSWORD register is XORed, with an address send that matches 0x7D, then the data transfers to the protected register. Otherwise, the transaction is ignored. In either case the PASSWORD register resets to 0x00 after the transaction. The cycle must be repeated for any other register that is Level1 write protected. #### 7.5.2 Freshness Seal (FSEAL) Bit The FSEAL (freshness seal) bit prevents accidental shut-down of the always-on supplies, DCDC5 and DCDC6. The FSEAL bit exists in a default state of 0b, and can be set to 1b and reset to 0b once for factory testing. The second time the bit is set to 1b, it remains 1b and cannot reset again under software control. Coin-cell battery and main supply must be disconnected from the device to reset the FSEAL bit again. With the FSEAL bit set to 1b, DCDC5 and DCDC6 are forced ON regardless of the state of the DC5\_EN and DC6\_EN bit, and the rails do not turn off when the device enters the OFF state. A consecutive write of [0xB1, 0xFE, and 0xA3] to the password register sets the FSEAL bit to 1b. The three bytes must be written consecutively for the sequence to be valid. No other read or write transactions are allowed between the three bytes, or the sequence is invalid. After a valid sequence, the FSEAL bit in the STATUS register reflects the new setting. After setting the FSEAL bit, the device can enter the OFF state or any other mode of operation without affecting the state of the FSEAL bit, provided the coin-cell supply remains connected to the chip. A second write of [0xB1, 0xFE, and 0xA3] to the password register resets the FSEAL bit to 0b. The three bytes must be written consecutively for the sequence to be valid. A third write of [0xB1, 0xFE, and 0xA3] to the password register sets the FSEAL bit to 1b and locks it into this state for as long as the coin-cell supply (CC) remains connected to the device. #### 7.5.3 FLAG Register The FLAG register contains a bit for each power rail and GPO to keep track of the enable state of the rails while the system is suspended. The following rules apply to the FLAG register: - The power-up default value for any flag bit is 0. - Flag bits are read-only and cannot be written to. - Upon entering a SUSPEND state, the flag bits are set to same value as their corresponding ENABLE bits. Rails and GPOs enabled in a SUSPEND state have flag bits set to 1, while all other flag bits are set to 0. Flag bits are not updated while in the SUSPEND state or when exiting the SUSPEND state. - The FLAG register is static in WAIT\_PWR\_EN and ACTIVE state. The FLAG register reflects the enable state of DCDC1, DCDC2, DCDC3, DCDC4, and LDO1; and, reflects the enable state of GPO1, GPO2, and GPO3 during the last SUSPEND state. The host processor reads the FLAG register to determine if the system powered up from the OFF or SUSPEND state. In the SUSPEND state, typically the DDR memory is kept in self refresh mode and therefore the DC3\_FLG or DC4\_FLG bits are set. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated #### 7.5.4 TPS65218 Registers $\pm$ 7-6 lists the memory-mapped registers for the TPS65218. All register offset addresses not listed in $\pm$ 7-6 should be considered as reserved locations and the register contents should not be modified. 表 7-6. TPS65218 Registers | Ox00 | SUBADDRESS | ACRONYM | REGISTER NAME | R/W | PASSWORD PROTECTED | SECTION | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|-----------|-------------------|-----|--------------------|--------------| | NX02 INT2 INTERRUPT 2 | 0x00 | CHIPID | CHIP ID | R | No | セクション 7.5.5 | | Ox03 | 0x01 | INT1 | INTERRUPT 1 | R | No | セクション 7.5.6 | | No. | 0x02 | INT2 | INTERRUPT 2 | R | No | セクション 7.5.7 | | DX05 STATUS STATUS R No セクション 7.5.10 | 0x03 | INT_MASK1 | INTERRUPT MASK 1 | R/W | No | セクション 7.5.8 | | No セクション 7.5.11 | 0x04 | INT_MASK2 | INTERRUPT MASK 2 | R/W | No | セクション 7.5.9 | | No セグション 7.5.12 | 0x05 | STATUS | STATUS | R | No | セクション 7.5.10 | | Ox10 | 0x06 | CONTROL | CONTROL | R/W | No | セクション 7.5.11 | | Nation | 0x07 | FLAG | FLAG | R | No | セクション 7.5.12 | | Name | 0x10 | PASSWORD | PASSWORD | R/W | No | セクション 7.5.13 | | Ox13 | 0x11 | ENABLE1 | ENABLE 1 | R/W | Yes | セクション 7.5.14 | | Ox14 | 0x12 | ENABLE2 | ENABLE 2 | R/W | Yes | セクション 7.5.15 | | Ox15 | 0x13 | CONFIG1 | CONFIGURATION 1 | R/W | Yes | セクション 7.5.16 | | Ox16 DCDC1 DCDC1 CONTROL R/W Yes セクション 7.5.19 Ox17 DCDC2 DCDC2 CONTROL R/W Yes セクション 7.5.20 Ox18 DCDC3 DCDC3 CONTROL R/W Yes セクション 7.5.21 Ox19 DCDC4 DCDC4 CONTROL R/W Yes セクション 7.5.22 Ox1A SLEW SLEW RATE CONTROL R/W Yes セクション 7.5.23 Ox1B LDO1 LDO1 CONTROL R/W Yes セクション 7.5.24 Ox20 SEQ1 SEQUENCER 1 R/W Yes セクション 7.5.26 Ox21 SEQ2 SEQUENCER 2 R/W Yes セクション 7.5.26 Ox22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 Ox23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 Ox24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 Ox25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x14 | CONFIG2 | CONFIGURATION 2 | R/W | Yes | セクション 7.5.17 | | Ox17 DCDC2 DCDC2 CONTROL R/W Yes セクション 7.5.20 Ox18 DCDC3 DCDC3 CONTROL R/W Yes セクション 7.5.21 Ox19 DCDC4 DCDC4 CONTROL R/W Yes セクション 7.5.22 Ox1A SLEW SLEW RATE CONTROL R/W Yes セクション 7.5.23 Ox1B LDO1 LDO1 CONTROL R/W Yes セクション 7.5.24 Ox20 SEQ1 SEQUENCER 1 R/W Yes セクション 7.5.25 Ox21 SEQ2 SEQUENCER 2 R/W Yes セクション 7.5.26 Ox22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 Ox23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 Ox24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 Ox25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x15 | CONFIG3 | CONFIGURATION 3 | R/W | Yes | セクション 7.5.18 | | Ox18 DCDC3 DCDC3 CONTROL R/W Yes セクション 7.5.21 Ox19 DCDC4 DCDC4 CONTROL R/W Yes セクション 7.5.22 Ox1A SLEW SLEW RATE CONTROL R/W Yes セクション 7.5.23 Ox1B LDO1 LDO1 CONTROL R/W Yes セクション 7.5.24 Ox20 SEQ1 SEQUENCER 1 R/W Yes セクション 7.5.25 Ox21 SEQ2 SEQUENCER 2 R/W Yes セクション 7.5.26 Ox22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 Ox23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 Ox24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 Ox25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x16 | DCDC1 | DCDC1 CONTROL | R/W | Yes | セクション 7.5.19 | | DCDC4 DCDC4 CONTROL R/W Yes セクション 7.5.22 DX1A SLEW SLEW RATE CONTROL R/W Yes セクション 7.5.23 DX1B LDO1 LDO1 CONTROL R/W Yes セクション 7.5.24 DX2O SEQ1 SEQUENCER 1 R/W Yes セクション 7.5.25 DX21 SEQ2 SEQUENCER 2 R/W Yes セクション 7.5.26 DX22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 DX23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 DX24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 DX25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x17 | DCDC2 | DCDC2 CONTROL | R/W | Yes | セクション 7.5.20 | | Ox1A SLEW SLEW RATE CONTROL R/W Yes セクション 7.5.23 Ox1B LDO1 LDO1 CONTROL R/W Yes セクション 7.5.24 Ox20 SEQ1 SEQUENCER 1 R/W Yes セクション 7.5.25 Ox21 SEQ2 SEQUENCER 2 R/W Yes セクション 7.5.26 Ox22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 Ox23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 Ox24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 Ox25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x18 | DCDC3 | DCDC3 CONTROL | R/W | Yes | セクション 7.5.21 | | Ox1B LDO1 LDO1 CONTROL R/W Yes セクション 7.5.24 Ox20 SEQ1 SEQUENCER 1 R/W Yes セクション 7.5.25 Ox21 SEQ2 SEQUENCER 2 R/W Yes セクション 7.5.26 Ox22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 Ox23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 Ox24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 Ox25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x19 | DCDC4 | DCDC4 CONTROL | R/W | Yes | セクション 7.5.22 | | 0x20 SEQ1 SEQUENCER 1 R/W Yes セクション 7.5.25 0x21 SEQ2 SEQUENCER 2 R/W Yes セクション 7.5.26 0x22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 0x23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 0x24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 0x25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x1A | SLEW | SLEW RATE CONTROL | R/W | Yes | セクション 7.5.23 | | 0x21 SEQ2 SEQUENCER 2 R/W Yes セクション 7.5.26 0x22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 0x23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 0x24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 0x25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x1B | LDO1 | LDO1 CONTROL | R/W | Yes | セクション 7.5.24 | | 0x22 SEQ3 SEQUENCER 3 R/W Yes セクション 7.5.27 0x23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 0x24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 0x25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x20 | SEQ1 | SEQUENCER 1 | R/W | Yes | セクション 7.5.25 | | 0x23 SEQ4 SEQUENCER 4 R/W Yes セクション 7.5.28 0x24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 0x25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x21 | SEQ2 | SEQUENCER 2 | R/W | Yes | セクション 7.5.26 | | 0x24 SEQ5 SEQUENCER 5 R/W Yes セクション 7.5.29 0x25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x22 | SEQ3 | SEQUENCER 3 | R/W | Yes | セクション 7.5.27 | | 0x25 SEQ6 SEQUENCER 6 R/W Yes セクション 7.5.30 | 0x23 | SEQ4 | SEQUENCER 4 | R/W | Yes | セクション 7.5.28 | | | 0x24 | SEQ5 | SEQUENCER 5 | R/W | Yes | セクション 7.5.29 | | 0x26 SEQ7 SEQUENCER 7 R/W Yes セクション 7.5.31 | 0x25 | SEQ6 | SEQUENCER 6 | R/W | Yes | セクション 7.5.30 | | | 0x26 | SEQ7 | SEQUENCER 7 | R/W | Yes | セクション 7.5.31 | 表 7-7 explains the common abbreviations used in this section. 表 7-7. Common Abbreviations | Abbreviation | Description | |--------------|------------------------------------------------| | R | Read | | W | Write | | R/W | Read and write capable | | h | Hexadecimal notation of a group of bits | | b | Hexadecimal notation of a bit or group of bits | | X | Do not care reset value | #### 7.5.5 CHIPID Register (subaddress = 0x00) [reset = 0x03] CHIPID is shown in 図 7-30 and described in 表 7-8. Return to 表 7-6. #### 図 7-35. CHIPID Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|---|------|-----|---|---|------|---| | | | | REV | | | | | | | | R-0h | | | | R-3h | | #### 表 7-8. CHIPID Register Field Descriptions | D:4 | Field | | | Pagamintian | |-----|-------|------|-------|------------------------| | Bit | Field | Туре | Reset | Description | | 7-3 | CHIP | R | 0h | Chip ID: | | | | | | 0h = TPS65218 | | | | | | 1h = Future use | | | | | | 2h = TPS6521815 | | | | | | 3h = Future use | | | | | | 4h = TPS6521825 | | | | | | 5h = Future use | | | | | | 6h = TPS6521835 | | | | | | 7h = Future use | | | | | | 8h = TPS6521845 | | | | | | | | | | | | 1Fh = Future use | | 2-0 | REV | R | 3h | Revision code: | | | | | | 0h = Revision 1.0 | | | | | | 1h = Revision 1.1 | | | | | | 2h = Revision 2.0 | | | | | | 3h = Revision 2.1 | | | | | | 4h = Revision 3.0 | | | | | | 5h = Revision 4.0 (D0) | | | | | | 6h = Future use | | | | | | 7h = Future use | | 1 | 1 | 1 | 1 | 1 | ### 7.5.6 INT1 Register (subaddress = 0x01) [reset = 0x00] INT1 is shown in $ext{ } ext{ e$ Return to 表 7-6. #### 図 7-36. INT1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|------|------|------|------|--------|------| | RESE | RVED | VPRG | AC | РВ | НОТ | CC_AQC | PRGC | | R-0 | 00b | R-0b | R-0b | R-0b | R-0b | R-0b | R-0b | #### 表 7-9. INT1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------|--| | 7-6 | RESERVED | R | 00b | | | | 5 | VPRG | R | 0b | Programming voltage interrupt: 0b = No significance. 1b = Input voltage is too low for programming power-up default values. | | 表 7-9. INT1 Register Field Descriptions (continued) | x 1-3. INTT Register Field Descriptions (continued) | | | | | | | | | | |-----------------------------------------------------|--------|-----------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | 4 | AC | R | ОЬ | AC_DET pin status change interrupt. Note: Status information is available in STATUS register. 0b = No change in status. 1b = AC_DET status change (AC_DET pin changed high to low or low to high). | | | | | | | 3 | РВ | R | ОЬ | Push-button status change interrupt. Note: Status information is available in STATUS register 0b = No change in status. 1b = Push-button status change (PB changed high to low or low to high). | | | | | | | 2 | нот | R | Ob | Thermal shutdown early warning: 0b = Chip temperature is below HOT threshold. 1b = Chip temperature exceeds HOT threshold. | | | | | | | 1 | CC_AQC | R | 0b | Coin cell battery voltage acquisition complete interrupt: 0b = No significance. 1b = Backup battery status comparators have settled and results are available in STATUS register. | | | | | | | 0 | PRGC | R 0b EEPROM programming 0b = No significance. | | 1b = Programming of power-up default settings has completed | | | | | | ### 7.5.7 INT2 Register (subaddress = 0x02) [reset = 0x00] INT2 is shown in $ext{ } ext{ e$ Return to 表 7-6. #### 図 7-37. INT2 Register | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-----|-------|-------|-------|-------|-------|-------|------| | RESERVED | | LS3_F | LS2_F | LS1_F | LS3_I | LS2_I | LS1_I | | | | R-C | 00b | R-0b | R-0b | R-0b | R-0b | R-0b | R-0b | ### 表 7-10. INT2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 00b | | | 5 | LS3_F | R | 0b | Load switch 3 fault interrupt: 0b = No fault. Switch is working normally. 1b = Load switch exceeded operating temperature limit and is temporarily disabled. | | 4 | LS2_F | R | Ob | Load switch 2 fault interrupt: 0b = No fault. Switch is working normally. 1b = Load switch exceeded operating temperature limit or input voltage dropped below minimum value. Switch is temporarily disabled. | | 3 | LS1_F | R | 0b | Load switch 1 fault interrupt: 0b = No fault. Switch is working normally. 1b = Load switch exceeded operating temperature limit and is temporarily disabled. | Copyright © 2022 Texas Instruments Incorporated # 表 7-10. INT2 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | LS3_I | R | Ob Load switch 3 current-limit interrupt: Ob = Load switch is disabled or not in current limit. 1b = Load switch is actively limiting the output current (output load exceeding current limit value). | | | 1 | LS2_I | R | 0b | Load switch 2 current-limit interrupt: 0b = Load switch is disabled or not in current limit. 1b = Load switch is actively limiting the output current (output load is exceeding current limit value). | | 0 | LS1_I | R | 0b | Load switch 1 current-limit interrupt: 0b = Load switch is disabled or not in current limit. 1b = Load switch is actively limiting the output current (output load is exceeding current limit value). | #### 7.5.8 INT\_MASK1 Register (subaddress = 0x03) [reset = 0x00] INT\_MASK1 is shown in 図 7-33 and described in 表 7-11. Return to 表 7-6. ### 図 7-38. INT\_MASK1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|-----|--------|--------|--------|--------|---------|--------| | RESER\ | /ED | VPRGM | ACM | PBM | НОТМ | CC_AQCM | PRGCM | | R-00k | ) | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | ### 表 7-11. INT\_MASK1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 00b | | | 5 | VPRGM | R/W | 0b | Programming voltage interrupt mask bit. Note: mask bit has no effect on monitoring function: 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | | 4 | ACM | R/W | Ob | AC_DET interrupt masking bit: 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). Note: mask bit has no effect on monitoring function. | | 3 | PBM | R/W | 0b | PB interrupt masking bit. Note: mask bit has no effect on monitoring function. 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | | 2 | НОТМ | R/W | 0b | HOT interrupt masking bit. Note: mask bit has no effect on monitoring function. 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | | 1 | CC_AQCM | R/W | 0b | C_AQC interrupt masking bit. Note: mask bit has no effect on monitoring function. 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | 表 7-11. INT\_MASK1 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | | |-----|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------|--| | 0 | PRGCM | R/W | Ob | Ob PRGC interrupt masking bit. Note: mask bit has no effect on monitoring function. | | | | | | | 0b = Interrupt is unmasked (interrupt event pulls nINT pin low).<br>1b = Interrupt is masked (interrupt has no effect on nINT pin). | | #### 7.5.9 INT\_MASK2 Register (subaddress = 0x04) [reset = 0x00] INT\_MASK2 is shown in 図 7-34 and described in 表 7-12. Return to 表 7-6. #### 図 7-39. INT\_MASK2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|--------|--------|--------|--------|--------|--------| | RESE | RVED | LS3_FM | LS2_FM | LS1_FM | LS3_IM | LS2_IM | LS1_IM | | R-0 | 0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | # 表 7-12. INT\_MASK2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 00b | | | 5 | LS3_FM | R/W | Ob | LS3 fault interrupt mask bit. Note: mask bit has no effect on monitoring function. 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | | 4 | LS2_FM | R/W | Ob | LS2 fault interrupt mask bit. Note: mask bit has no effect on monitoring function. 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | | 3 | LS1_FM | R/W | Ob | LS1 fault interrupt mask bit. Note: mask bit has no effect on monitoring function. 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | | 2 | LS3_IM | R/W | Ob | LS3 current-limit interrupt mask bit. Note: mask bit has no effect on monitoring function. 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | | 1 | LS2_IM | R/W | Ob | LS2 current-limit interrupt mask bit. Note: mask bit has no effect on monitoring function. Ob = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | | 0 | LS1_IM | R/W | Ob | LS1 current-limit interrupt mask bit. Note: mask bit has no effect on monitoring function. 0b = Interrupt is unmasked (interrupt event pulls nINT pin low). 1b = Interrupt is masked (interrupt has no effect on nINT pin). | ### 7.5.10 STATUS Register (subaddress = 0x05) [reset = 00XXXXXXb] Register mask: C0h STATUS is shown in $\boxtimes$ 7-35 and is described in $\textcircled{\pm}$ 7-13. Return to 表 7-6. # 図 7-40. STATUS Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|----------|----------|-----|----|------|------| | FSEAL | EE | AC_STATE | PB_STATE | STA | TE | CC_S | STAT | | R-0b | R-0b | R-X | R-X | R- | × | R- | X | #### 表 7-13. STATUS Register Field Descriptions | | I | | | ister i leiu Descriptions | | | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Description | | | | 7 | FSEAL | R | Ob | Freshness seal (FSEAL) status. Note: See セクション 7.5.2 for details. 0b = FSEAL is in native state (fresh). 1b = FSEAL is broken. | | | | 6 | EE | R | Ob | EEPROM status: 0b = EEPROM values have not been changed from factory default setting. 1b = EEPROM values have been changed from factory default settings. | | | | 5 | AC_STATE | R | X | AC_DET input status bit: 0b = AC_DET input is inactive (AC_DET input pin is high). 1b = AC_DET input is active (AC_DET input is low). | | | | 4 | PB_STATE | R | X | PB input status bit: 0b = Push Button input is inactive (PB input pin is high). 1b = Push Button input is active (PB input pin is low). | | | | 3-2 | STATE | R | Х | State machine STATE indication: 0h = PMIC is in transitional state. 1h = PMIC is in WAIT_PWR_EN state. 2h = PMIC is in ACTIVE state. 3h = PMIC is in SUSPEND state. | | | | 1-0 | CC_STAT | R | X | Coin cell state of charge. Note: Coin-cell voltage acquisition must be triggered first before status bits are valid. See CC_AQ bit in セクション 7.5.11. Oh = V <sub>CC</sub> < V <sub>LOW_LEVEL</sub> ; Coin cell is not present or approaching end-of-life (EOL). 1h = V <sub>LOW_LEVEL</sub> < V <sub>CC</sub> < V <sub>GOOD_LEVEL</sub> ; Coin cell voltage is LOW. 2h = V <sub>GOOD_LEVEL</sub> < V <sub>CC</sub> < V <sub>IDEAL_LEVEL</sub> ; Coin cell voltage is GOOD. 3h = V <sub>IDEAL</sub> < V <sub>CC</sub> ; Coin cell voltage is IDEAL. | | | # 7.5.11 CONTROL Register (subaddress = 0x06) [reset = 0x00] CONTROL is shown in 図 7-36 and described in 表 7-14. Return to 表 7-6. #### 図 7-41. CONTROL Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|------------|------|------|---|---|---------|--------| | | | RESE | RVED | | | OFFnPFO | CC_AQ | | | R-0000 00b | | | | | | R/W-0b | ### 表 7-14. CONTROL Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|----------|-------------| | 7-2 | RESERVED | R | 0000 00b | | 表 7-14. CONTROL Register Field Descriptions (continued) | St. 14. Continuou ricia Becompacino (contanaca) | | | | | | | | |-------------------------------------------------|---------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 1 | OFFnPFO | R/W | 0b | Power-fail shutdown bit: 0b = nPFO has no effect on PMIC state. 1b = All rails are shut down and PMIC enters OFF state when PFI comparator trips (nPFO is low). | | | | | 0 | CC_AQ | R/W | 0b | Coin Cell battery voltage acquisition start bit: 0b = No significance 1b = Triggers voltage acquisition. Bit is automatically reset to 0. | | | | ### 7.5.12 FLAG Register (subaddress = 0x07) [reset = 0x00] FLAG is shown in 図 7-37 and described in 表 7-15. Return to 表 7-6. #### 図 7-42. FLAG Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|---------|---------|---------|---------| | GPO3_FLG | GPO2_FLG | GPO1_FLG | LDO1_FLG | DC4_FLG | DC3_FLG | DC2_FLG | DC1_FLG | | R-0b ### 表 7-15. FLAG Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | GPO3_FLG | R | Ob | GPO3 Flag bit: 0b = Device powered up from OFF or SUSPEND state and GPO3 was disabled while in SUSPEND. 1b = Device powered up from SUSPEND state and GPO3 was enabled while in SUSPEND. | | 6 | GPO2_FLG | R | Ob | GPO2 Flag bit 0b = Device powered up from OFF or SUSPEND state and GPO2 was disabled while in SUSPEND. 1b = Device powered up from SUSPEND state and GPO2 was enabled while in SUSPEND. | | 5 | GPO1_FLG | R | Ob | GPO1 Flag bit: 0b = Device powered up from OFF or SUSPEND state and GPO1 was disabled while in SUSPEND. 1b = Device powered up from SUSPEND state and GPO1 was enabled while in SUSPEND. | | 4 | LDO1_FLG | R | 0b | LDO1 Flag bit: 0b = Device powered up from OFF or SUSPEND state and LDO1 was disabled while in SUSPEND. 1b = Device powered up from SUSPEND state and LDO1 was enabled while in SUSPEND. | | 3 | DC4_FLG | R | 0b | DCDC4 Flag bit: 0b = Device powered up from OFF or SUSPEND state and DCDC4 was disabled while in SUSPEND. 1b = Device powered up from SUSPEND state and DCDC4 was enabled while in SUSPEND. | Copyright © 2022 Texas Instruments Incorporated ### 表 7-15. FLAG Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 2 | DC3_FLG | R | 0b | DCDC3 Flag bit: 0b = Device powered up from OFF or SUSPEND state and DCDC3 was disabled while in SUSPEND. 1b = Device powered up from SUSPEND state and DCDC3 was enabled while in SUSPEND. | | 1 | DC2_FLG | R | 0b | DCDC2 Flag bit: 0b = Device powered up from OFF or SUSPEND state and DCDC2 was disabled while in SUSPEND. 1b = Device powered up from SUSPEND state and DCDC2 was enabled while in SUSPEND. | | 0 | DC1_FLG | R | 0b | DCDC1 Flag bit: 0b = Device powered up from OFF or SUSPEND state and DCDC1 was disabled while in SUSPEND. 1b = Device powered up from SUSPEND state and GDCDC1PO3 was enabled while in SUSPEND. | ### 7.5.13 PASSWORD Register (subaddress = 0x10) [reset = 0x00] PASSWORD is shown in 図 7-38 and described in 表 7-16. Return to 表 7-6. ### 図 7-43. PASSWORD Register ### 表 7-16. PASSWORD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|---------------------------------------------------------------------| | 7-0 | PWRD | R/W | 00h | Register is used for accessing password protected registers (see ± | | | | | | クション 7.5.1 for details). Breaking the freshness seal (see セクション | | | | | | 7.5.2 for details). Programming power-up default values . Read-back | | | | | | always yields 0x00. | ### 7.5.14 ENABLE1 Register (subaddress = 0x11) [reset = 0x00] ENABLE1 is shown in 図 7-39 and described in 表 7-17. Return to 表 7-6. Password protected. #### 図 7-44. ENABLE1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|--------|--------|--------|--------|--------|--------| | RESE | RVED | DC6_EN | DC5_EN | DC4_EN | DC3_EN | DC2_EN | DC1_EN | | R-0 | 00b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | 表 7-17. ENABLE1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 00b | | | 5 | DC6_EN | R/W | 0b | DCDC6 enable bit. DCDC6 can only be disabled if FSEAL = 0. See<br>セクション 7.5.2 for details.<br>0b = Disabled<br>1b = Enabled | | 4 | DC5_EN | R/W | Ob | DCDC5 enable bit. Note: At power-up and down this bit is automatically updated by the internal power sequencer. DCDC5 can only be disabled if FSEAL = 0. See セクション 7.5.2 for details. 0b = Disabled 1b = Enabled | | 3 | DC4_EN | R/W | 0b | DCDC4 enable bit. Note: At power-up and down this bit is automatically updated by the internal power sequencer. 0b = Disabled 1b = Enabled | | 2 | DC3_EN | R/W | 0b | DCDC3 enable bit. Note: At power-up and down this bit is automatically updated by the internal power sequencer. 0b = Disabled 1b = Enabled | | 1 | DC2_EN | R/W | 0b | DCDC2 enable bit. Note: At power-up and down this bit is automatically updated by the internal power sequencer. 0b = Disabled 1b = Enabled | | 0 | DC1_EN | R/W | 0b | DCDC1 enable bit. Note: At power-up and down this bit is automatically updated by the internal power sequencer. 0b = Disabled 1b = Enabled | ### 7.5.15 ENABLE2 Register (subaddress = 0x12) [reset = 0x00] ENABLE2 is shown in 図 7-40 and described in 表 7-18. Return to 表 7-6. Password protected. #### 図 7-45. ENABLE2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|-------|-------|--------|--------|--------|---------| | RESERVED | GPIO3 | GPIO2 | GPIO1 | LS3_EN | LS2_EN | LS1_EN | LDO1_EN | Copyright © 2022 Texas Instruments Incorporated #### 図 7-45. ENABLE2 Register (continued) R-0b R/W-0b R/W-0b R/W-0b R/W-0b R/W-0b R/W-0b 表 7-18. ENABLE2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0b | | | 6 | GPIO3 | R/W | 0b | General purpose output 3 / reset polarity. Note: If DC12_RST bit (register 0x14) is set to 1 this bit has no function. 0b = GPIO3 output is driven low. 1b = GPIO3 output is HiZ. | | 5 | GPIO2 | R/W | Ob | General purpose output 2. Note: If IO_SEL bit (register 0x13) is set to 1 this bit has no function. 0b = GPO2 output is driven low. 1b = GPO2 output is HiZ. | | 4 | GPIO1 | R/W | 0b | General purpose output 1. Note: If IO_SEL bit (register 0x13) is set to 1 this bit has no function. 0b = GPO1 output is driven low. 1b = GPO1 output is HiZ. | | 3 | LS3_EN | R/W | 0b | Load switch 3 (LS3) enable bit. 0b = Disabled 1b = Enabled | | 2 | LS2_EN | R/W | Ob | Load switch 2 (LS2) enable bit. 0b = Disabled 1b = Enabled | | 1 | LS1_EN | R/W | 0b | Load switch 1 (LS1) enable bit. 0b = Disabled 1b = Enabled Note: At power-up and down this bit is automatically updated by the internal power sequencer. | | 0 | LDO1_EN | R/W | 0b | LDO1 enable bit. 0b = Disabled 1b = Enabled Note: At power-up and down this bit is automatically updated by the internal power sequencer. | ### 7.5.16 CONFIG1 Register (subaddress = 0x13) [reset = 0x048] CONFIG1 is shown in 図 7-41 and described in 表 7-19. Return to 表 7-6. Password protected. ### 図 7-46. CONFIG1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---------|--------|---|--------|------|-----| | TRST | GPO2_BUF | IO1_SEL | PGDL | Y | STRICT | UVL | _0 | | R/W-0b | R/W-1b | R/W-0b | R/W-01 | b | R/W-0b | R/W- | 00b | 表 7-19. CONFIG1 Register Field Descriptions | | 表 7-19. CONFIG1 Register Field Descriptions | | | | | | | | | |-----|---------------------------------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | | | 7 | TRST | R/W | 0b | Push-button reset time constant: 0b = 8 s 1b = 15 s | | | | | | | 6 | GPO2_BUF | R/W | 1b | GPO2 output buffer configuration: 0b = GPO2 buffer is configured as open-drain. 1b = GPO2 buffer is configured as push-pull (high-level is driven to IN_LS1). | | | | | | | 5 | IO1_SEL | R/W | Ob | GPIO1 / GPO2 configuration bit. See セクション 7.3.1.14 for details. 0b = GPIO1 is configured as general-purpose, open-drain output. GPO2 is independent output. 1b = GPIO1 is configured as input, controlling GPO2. Intended for DDR3 reset signal control. | | | | | | | 4-3 | PGDLY | R/W | 01b | Power-Good delay. Note: Power-good delay applies to rising-edge only (power-up), not falling edge (power-down or fault). 00b = 10 ms 01b = 20 ms 10b = 50 ms 11b = 150 ms | | | | | | | 2 | STRICT | R/W | 0b | Supply Voltage Supervisor Sensitivity selection. See セクション 6.5 for details. 0b = Power-good threshold (VOUT falling) has wider limits. Overvoltage is not monitored. 1b = Power-good threshold (VOUT falling) has tight limits. Overvoltage is monitored. | | | | | | | 1-0 | UVLO | R/W | 00b | UVLO setting<br>00b = 2.75 V<br>01b = 2.95 V<br>10b = 3.25 V<br>11b = 3.35 V | | | | | | ### 7.5.17 CONFIG2 Register (subaddress = 0x14) [TPS65218 reset = 0xC0; TPS65218B101 reset = 0x80] CONFIG2 is shown in 図 7-42 and described in 表 7-20. Return to 表 7-6. Password protected. ### 図 7-47. CONFIG2 Register | - 1 | | | | | | | | | |-----|----------|---------|----------|---|---------|------|---------|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | DC12_RST | UVLOHYS | RESERVED | | LS3ILIM | | LS2ILIM | | | | R/W-1b | R/W-1b | R-00b | | R/W | -00b | R/W-00b | | ### 表 7-20. CONFIG2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------------------------------| | 7 | DC12_RST | R/W | 1b | DCDC1 and DCDC2 reset-pin enable: | | | | | | 0b = GPIO3 is configured as general-purpose output. | | | | | | 1b = GPIO3 is configured as warm-reset input to DCDC1 and DCDC2. | Copyright © 2022 Texas Instruments Incorporated # 表 7-20. CONFIG2 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|----------|------|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | UVLOHYS | R/W | TPS65218: 1b<br>TPS65218B101: 0b | UVLO hysteresis:<br>0b = 200 mV <sup>(1)</sup><br>1b = 400 mV | | 5-4 | RESERVED | R | 00b | | | 3-2 | LS3ILIM | R/W | 00Ь | Load switch 3 (LS3) current limit selection: 00b = 100 mA, (MIN = 98 mA) 01b = 200 mA, (MIN = 194 mA) 10b = 500 mA, (MIN = 475 mA) 11b = 1000 mA, (MIN = 900 mA) See the LS3 current limit specification in セクション 6.5 for more details. | | 1-0 | LS2ILIM | R/W | 00b | Load switch 2 (LS2) current limit selection: 00b = 100 mA, (MIN = 94 mA) 01b = 200 mA, (MIN = 188 mA) 10b = 500 mA, (MIN = 465 mA) 11b = 1000 mA, (MIN = 922 mA) See the LS2 current limit specification in セクション 6.5 for more details. | <sup>200-</sup>mV hysteresis option is available for TPS65218B101 (1) ### 7.5.18 CONFIG3 Register (subaddress = 0x15) [reset = 0x0] CONFIG3 is shown in 図 7-43 and described in 表 7-21. Return to 表 7-6. Password protected. #### 図 7-48. CONFIG3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|---------|---------|---------|----------|----------|----------| | RESE | RVED | LS3nPFO | LS2nPFO | LS1nPFO | LS3DCHRG | LS2DCHRG | LS1DCHRG | | R-0 | 0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | R/W-0b | #### 表 7-21. CONFIG3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 00b | | | 5 | LS3nPFO | R/W | 0b | Load switch 3 power-fail disable bit: 0b = Load switch status is not affected by power-fail comparator. 1b = Load switch is disabled if power-fail comparator trips (nPFO is low). | | 4 | LS2nPFO | R/W | 0b | Load switch 2 power-fail disable bit: 0b = Load switch status is not affected by power-fail comparator. 1b = Load switch is disabled if power-fail comparator trips (nPFO is low). | | 3 | LS1nPFO | R/W | 0b | Load switch 1 power-fail disable bit: 0b = Load switch status is not affected by power-fail comparator. 1b = Load switch is disabled if power-fail comparator trips (nPFO is low). | | 2 | LS3DCHRG | R/W | 0b | Load switch 3 discharge enable bit: 0b = Active discharge is disabled. 1b = Active discharge is enabled (load switch output is actively discharged when switch is OFF). | | 1 | LS2DCHRG | R/W | 0b | Load switch 2 discharge enable bit: 0b = Active discharge is disabled. 1b = Active discharge is enabled (load switch output is actively discharged when switch is OFF). | | 0 | LS1DCHRG | R/W | 0b | Load switch 1 discharge enable bit: 0b = Active discharge is disabled. 1b = Active discharge is enabled (load switch output is actively discharged when switch is OFF). | Copyright © 2022 Texas Instruments Incorporated #### 7.5.19 DCDC1 Register (offset = 0x16) [reset = 0x99] DCDC1 is shown in 図 7-44 and described in 表 7-22. Return to 表 7-6. Note 1: This register is password protected. For more information, see セクション 7.5.1. Note 2: A 5-ms blanking time of the over-voltage and under-voltage monitoring occurs when a write is performed on the DCDC1 register. Note 3: To change the output voltage of DCDC1, the GO bit or the GODSBL bit must be set to 1b in register 0x1A. #### 図 7-49. DCDC1 Register ## 表 7-22. DCDC1 Register Field Descriptions | 32 · 12: 2020 · Rogiotor · Rota 2000 · ptiono | | | | | | | | |-----------------------------------------------|----------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 7 | PFM | R/W | 1b | Pulse Frequency Modulation (PFM, also known as pulse-skip-mode) enable. PFM mode improves light-load efficiency. Actual PFM mode operation depends on load condition. 0b = Disabled (forced PWM) 1b = Enabled | | | | | 6 | RESERVED | R | 0b | | | | | # 表 7-22. DCDC1 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description (continued) | |-----|-------|------|-------|-------------------------------| | 5-0 | DCDC1 | R/W | 19h | DCDC1 output voltage setting: | | | | | | 0h = 0.850 | | | | | | 1h = 0.860 | | | | | | 2h = 0.870 | | | | | | 3h = 0.880 | | | | | | 4h = 0.890 | | | | | | 5h = 0.900 | | | | | | 6h = 0.910 | | | | | | 7h = 0.920 | | | | | | 8h = 0.930 | | | | | | 9h = 0.940 | | | | | | Ah = 0.950 | | | | | | Bh = 0.960 | | | | | | Ch = 0.970 | | | | | | Dh = 0.980 | | | | | | Eh = 0.990 | | | | | | Fh = 1.000 | | | | | | 10h = 1.010 | | | | | | 11h = 1.020 | | | | | | 12h = 1.030 | | | | | | 13h = 1.040 | | | | | | 14h = 1.050 | | | | | | 15h = 1.060 | | | | | | 16h = 1.070 | | | | | | 17h = 1.080 | | | | | | 18h = 1.090 | | | | | | 19h = 1.100 | | | | | | 1Ah = 1.110 | | | | | | 1Bh = 1.120 | | | | | | 1Ch = 1.130 | | | | | | 1Dh = 1.140 | | | | | | 1Eh = 1.150 | | | | | | 1Fh = 1.160 | | | | | | 20h = 1.170 | | | | | | 21h = 1.180 | | | | | | 22h = 1.190 | | | | | | 23h = 1.200 | ### 表 7-22. DCDC1 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-------------| | | | | | 24h = 1.210 | | | | | | 25h = 1.220 | | | | | | 26h = 1.230 | | | | | | 27h = 1.240 | | | | | | 28h = 1.250 | | | | | | 29h = 1.260 | | | | | | 2Ah = 1.270 | | | | | | 2Bh = 1.280 | | | | | | 2Ch = 1.290 | | | | | | 2Dh = 1.300 | | | | | | 2Eh = 1.310 | | | | | | 2Fh = 1.320 | | | | | | 30h = 1.330 | | | | | | 31h = 1.340 | | | | | | 32h = 1.350 | | | | | | 33h = 1.375 | | | | | | 34h = 1.400 | | | | | | 35h = 1.425 | | | | | | 36h = 1.450 | | | | | | 37h = 1.475 | | | | | | 38h = 1.500 | | | | | | 39h = 1.525 | | | | | | 3Ah = 1.550 | | | | | | 3Bh = 1.575 | | | | | | 3Ch = 1.600 | | | | | | 3Dh = 1.625 | | | | | | 3Eh = 1.650 | | | | | | 3Fh = 1.675 | # 7.5.20 DCDC2 Register (subaddress = 0x17) [reset = 0x99] DCDC2 is shown in $ext{ <math> ext{ } e$ Return to 表 7-6. Note 1: This register is password protected. For more information, see セクション 7.5.1. Note 2: A 5-ms blanking time of the over-voltage and under-voltage monitoring occurs when a write is performed on the DCDC2 register. Note 3: To change the output voltage of DCDC2, the GO bit or the GODSBL bit must be set to 1b in register 0x1A. #### 図 7-50. DCDC2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|------|------|---|---| | PFM | RESERVED | | | DCI | DC2 | | | | R/W-1b | R-0b | | | R/W- | -19h | | | #### 表 7-23. DCDC2 Register Field Descriptions | Bit | Field | Туре | Reset | Description Descriptions | |-------|----------------|----------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PFM | R/W | 1b | Pulse frequency modulation (PFM, also known as pulse-skip-mode) enable. PFM mode improves light-load efficiency. Actual PFM mode operation depends on load condition. 0b = Disabled (forced PWM) 1b = Enabled | | 6 | RESERVED | R | 0b | | | 6 5-0 | RESERVED DCDC2 | R<br>R/W | 0b<br>19h | DCDC2 output voltage setting: 0h = 0.850 1h = 0.860 2h = 0.870 3h = 0.880 4h = 0.890 5h = 0.900 6h = 0.910 7h = 0.920 8h = 0.930 9h = 0.940 Ah = 0.950 Bh = 0.960 Ch = 0.970 Dh = 0.980 Eh = 0.990 Fh = 1.000 10h = 1.010 11h = 1.020 12h = 1.030 13h = 1.040 14h = 1.050 15h = 1.060 16h = 1.070 17h = 1.080 18h = 1.090 19h = 1.110 18h = 1.120 1Ch = 1.130 1Dh = 1.140 1Eh = 1.150 1Fh = 1.160 20h = 1.170 21h = 1.180 | | | | | | 21h = 1.180<br>22h = 1.190<br>23h = 1.200 | 表 7-23. DCDC2 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description (Scrittings) | |-----|-------|------|-------|--------------------------| | | | | | 24h = 1.210 | | | | | | 25h = 1.220 | | | | | | 26h = 1.230 | | | | | | 27h = 1.240 | | | | | | 28h = 1.250 | | | | | | 29h = 1.260 | | | | | | 2Ah = 1.270 | | | | | | 2Bh = 1.280 | | | | | | 2Ch = 1.290 | | | | | | 2Dh = 1.300 | | | | | | 2Eh = 1.310 | | | | | | 2Fh = 1.320 | | | | | | 30h = 1.330 | | | | | | 31h = 1.340 | | | | | | 32h = 1.350 | | | | | | 33h = 1.375 | | | | | | 34h = 1.400 | | | | | | 35h = 1.425 | | | | | | 36h = 1.450 | | | | | | 37h = 1.475 | | | | | | 38h = 1.500 | | | | | | 39h = 1.525 | | | | | | 3Ah = 1.550 | | | | | | 3Bh = 1.575 | | | | | | 3Ch = 1.600 | | | | | | 3Dh = 1.625 | | | | | | 3Eh = 1.650 | | | | | | 3Fh = 1.675 | # 7.5.21 DCDC3 Register (subaddress = 0x18) [reset = 0x8C] DCDC3 is shown in 図 7-46 and described in 表 7-24. Return to 表 7-6. Note 1: This register is password protected. For more information, see セクション 7.5.1. Note 2: A 5-ms blanking time of the over-voltage and under-voltage monitoring occurs when a write is performed on the DCDC3 register. 注 Power-up default may differ depending on RSEL value. See セクション 7.3.1.13 for details. 図 7-51. DCDC3 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|-----|------|---|---| | PFM | RESERVED | | | DCI | DC3 | | | | R/W-1b | R-0b | | | R/W | /-Ch | | | #### 表 7-24. DCDC3 Register Field Descriptions | Bit | Field | Туре | Reset | Description Descriptions | |-------|----------------|----------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PFM | R/W | 1b | Pulse Frequency Modulation (PFM, also known as pulse-skip-mode) enable. PFM mode improves light-load efficiency. Actual PFM mode operation depends on load condition. 0b = Disabled (forced PWM) 1b = Enabled | | 6 | RESERVED | R | 0b | | | 6 5-0 | RESERVED DCDC3 | R<br>R/W | Ob<br>Ch | DCDC3 output voltage setting: 0h = 0.900 1h = 0.925 2h = 0.950 3h = 0.975 4h = 1.000 5h = 1.025 6h = 1.050 7h = 1.075 8h = 1.100 9h = 1.125 Ah = 1.150 Bh = 1.175 Ch = 1.200 Dh = 1.225 Eh = 1.250 Fh = 1.275 10h = 1.300 11h = 1.325 12h = 1.350 13h = 1.375 14h = 1.400 15h = 1.425 16h = 1.450 17h = 1.475 18h = 1.500 19h = 1.525 1Ah = 1.550 1Bh = 1.600 1Ch = 1.650 1Dh = 1.750 1Fh = 1.800 20h = 1.850 21h = 1.900 22h = 1.950 | | | | | | 21h = 1.900 | ### 表 7-24. DCDC3 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|-------------| | | | | | 24h = 2.050 | | | | | | 25h = 2.100 | | | | | | 26h = 2.150 | | | | | | 27h = 2.200 | | | | | | 28h = 2.250 | | | | | | 29h = 2.300 | | | | | | 2Ah = 2.350 | | | | | | 2Bh = 2.400 | | | | | | 2Ch = 2.450 | | | | | | 2Dh = 2.500 | | | | | | 2Eh = 2.550 | | | | | | 2Fh = 2.600 | | | | | | 30h = 2.650 | | | | | | 31h = 2.700 | | | | | | 32h = 2.750 | | | | | | 33h = 2.800 | | | | | | 34h = 2.850 | | | | | | 35h = 2.900 | | | | | | 36h = 2.950 | | | | | | 37h = 3.000 | | | | | | 38h = 3.050 | | | | | | 39h = 3.100 | | | | | | 3Ah = 3.150 | | | | | | 3Bh = 3.200 | | | | | | 3Ch = 3.250 | | | | | | 3Dh = 3.300 | | | | | | 3Eh = 3.350 | | | | | | 3Fh = 3.400 | # 7.5.22 DCDC4 Register (subaddress = 0x19) [reset = 0xB2] DCDC4 is shown in 図 7-47 and described in 表 7-25. Return to 表 7-6. Note 1: This register is password protected. For more information, see セクション 7.5.1. Note 2: A 5-ms blanking time of the over-voltage and under-voltage monitoring occurs when a write is performed on the DCDC4 register. 注 Power-up default may differ depending on RSEL value. See $\ensuremath{\,^{t}\!\!\!\!/} 2 > 2.3.1.13$ for details. The Reserved setting should not be selected and the output voltage settings should not be modified while the converter is operating. #### 図 7-52. DCDC4 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----------|---|---|-----|-------|---|---| | PFM | RESERVED | | | DC | DC4 | | | | R/W-1b | R-0b | | | R/W | /-32h | | | #### 表 7-25. DCDC4 Register Field Descriptions | В | it Field | Туре | Reset | Description | |----|----------|----------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | PFM | R/W | 1b | Pulse Frequency Modulation (PFM, also known as pulse-skip-mode) enable. PFM mode improves light-load efficiency. Actual PFM mode operation depends on load condition. 0b = Disabled (forced PWM) 1b = Enabled | | 6 | RESERVED | R | 0b | | | 5- | | R<br>R/W | 0b<br>32h | DCDC4 output voltage setting: 0h = 1.175 1h = 1.200 2h = 1.225 3h = 1.250 4h = 1.375 5h = 1.300 6h = 1.325 7h = 1.350 8h = 1.375 9h = 1.400 Ah = 1.425 Bh = 1.450 Ch = 1.475 Dh = 1.500 Eh = 1.525 Fh = 1.550 10h = 1.600 11h = 1.660 12h = 1.700 13h = 1.750 14h = 1.800 15h = 1.850 16h = 1.900 17h = 1.950 18h = 2.000 19h = 2.050 1Ah = 2.100 1Bh = 2.150 1Ch = 2.200 1Dh = 2.250 1Eh = 2.300 1Fh = 2.3500 20h = 2.400 21h = 2.450 | | | | | | 22h = 2.500<br>23h = 2.550 | 表 7-25. DCDC4 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description (Continued) | |-----|-------|------|-------|-------------------------| | | | | | 24h = 2.600 | | | | | | 25h = 2.650 | | | | | | 26h = 2.700 | | | | | | 27h = 2.750 | | | | | | 28h = 2.800 | | | | | | 29h = 2.850 | | | | | | 2Ah = 2.900 | | | | | | 2Bh = 2.950 | | | | | | 2Ch = 3.000 | | | | | | 2Dh = 3.050 | | | | | | 2Eh = 3.100 | | | | | | 2Fh = 3.150 | | | | | | 30h = 3.200 | | | | | | 31h = 3.250 | | | | | | 32h = 3.300 | | | | | | 33h = 3.350 | | | | | | 34h = 3.400 | | | | | | 35h = reserved | | | | | | 36h = reserved | | | | | | 37h = reserved | | | | | | 38h = reserved | | | | | | 39h = reserved | | | | | | 3Ah = reserved | | | | | | 3Bh = reserved | | | | | | 3Ch = reserved | | | | | | 3Dh = reserved | | | | | | 3Eh = reserved | | | | | | 3Fh = reserved | # 7.5.23 SLEW Register (subaddress = 0x1A) [reset = 0x06] SLEW is shown in $ext{ } ext{ e$ Return to 表 7-6. 注 Slew-rate control applies to DCDC1 and DCDC2 only. If changing from a higher voltage to lower voltage while STRICT = 1 and converters are in a no load state, PFM bit for DCDC1 and DCDC2 must be set to 0. #### 図 7-53. SLEW Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|---|----------|---|------|--------|---| | GO | GODSBL | | RESERVED | | SLEW | | | | R/W-0b | R/W-0b | | R-000b | | | R/W-6h | | #### 表 7-26. SLEW Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7 | GO | R/W | Ob | Go bit. Note: Bit is automatically reset at the end of the voltage transition. 0b = No change 1b = Initiates the transition from present state to the output voltage setting currently stored in DCDC1 and DCDC2 register. SLEW setting does apply. | | 6 | GODSBL | R/W | Ob | Go disable bit 0b = Enabled 1b = Disabled; DCDC1 and DCDC2 output voltage changes whenever set-point is updated in DCDC1 and DCDC2 register without having to write to the GO bit. SLEW setting does apply. | | 5-3 | RESERVED | R | 000b | | | 2-0 | SLEW | R/W | 6h | Output slew rate setting: 0h = 160 µs/step (0.0625 mV/µs at 10 mV per step) 1h = 80 µs/step (0.125 mV/µs at 10 mV per step) 2h = 40 µs/step (0.250 mV/µs at 10 mV per step) 3h = 20 µs/step (0.500 mV/µs at 10 mV per step) 4h = 10 µs/step (1.0 mV/µs at 10 mV per step) 5h = 5 µs/step (2.0 mV/µs at 10 mV per step) 6h = 2.5 µs/step (4.0 mV/µs at 10 mV per step) 7h = Immediate; slew rate is only limited by control loop response time. Note: The actual slew rate depends on the voltage step per code. Refer to DCDCx registers for details. | #### 7.5.24 LDO1 Register (subaddress = 0x1B) [reset = 0x1F] LDO1 is shown in 汉 7-49 and described in 表 7-27. Return to 表 7-6. Note 1: This register is password protected. For more information, see セクション 7.5.1. Note 2: A 5-ms blanking time of the over-voltage and under-voltage monitoring occurs when a write is performed on the LDO1 register. #### 図 7-54. LDO1 Register #### 表 7-27. LDO1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------| | 7-6 | RESERVED | R | 00b | | Copyright © 2022 Texas Instruments Incorporated # 表 7-27. LDO1 Register Field Descriptions (continued) | 表 1-21. LDO1 Register Fie | | | | ia Descriptions (continuea) | | | |---------------------------|-------|------|-------|------------------------------|--|--| | Bit | Field | Туре | Reset | Description | | | | 5-0 | LDO1 | R/W | 1Fh | LDO1 output voltage setting: | | | | | | | | 0h = 0.900 | | | | | | | | 1h = 0.925 | | | | | | | | 2h = 0.950 | | | | | | | | 3h = 0.975 | | | | | | | | 4h = 1.000 | | | | | | | | 5h = 1.025 | | | | | | | | 6h = 1.050 | | | | | | | | 7h = 1.075 | | | | | | | | 8h = 1.100 | | | | | | | | 9h = 1.125 | | | | | | | | Ah = 1.150 | | | | | | | | Bh = 1.175 | | | | | | | | Ch = 1.200 | | | | | | | | Dh = 1.225 | | | | | | | | Eh = 1.250 | | | | | | | | Fh = 1.275 | | | | | | | | 10h = 1.300 | | | | | | | | 11h = 1.325 | | | | | | | | 12h = 1.350 | | | | | | | | 13h = 1.375 | | | | | | | | 14h = 1.400 | | | | | | | | 15h = 1.425 | | | | | | | | 16h = 1.450 | | | | | | | | 17h = 1.475 | | | | | | | | 18h = 1.500 | | | | | | | | 19h = 1.525 | | | | 1 | 1 | 1 | 1 | | | | 表 7-27. LDO1 Register Field Descriptions (continued) | Bit | Field | Type | Reset | Descriptions (continued) | |-----|-------|--------|--------|----------------------------| | | 11010 | .,,,,, | 110001 | 1Ah = 1.550 | | | | | | 1Bh = 1.600 | | | | | | 1Ch = 1.650 | | | | | | | | | | | | 1Dh = 1.700<br>1Eh = 1.750 | | | | | | 1Fh = 1.800 | | | | | | 20h = 1.850 | | | | | | 21h = 1.900 | | | | | | 22h = 1.950 | | | | | | | | | | | | 23h = 2.000 | | | | | | 24h = 2.050 | | | | | | 25h = 2.100 | | | | | | 26h = 2.150 | | | | | | 27h = 2.200 | | | | | | 28h = 2.250 | | | | | | 29h = 2.300 | | | | | | 2Ah = 2.350 | | | | | | 2Bh = 2.400 | | | | | | 2Ch = 2.450 | | | | | | 2Dh = 2.500 | | | | | | 2Eh = 2.550<br>2Fh = 2.600 | | | | | | | | | | | | 30h = 2.650<br>31h = 2.700 | | | | | | | | | | | | 32h = 2.750<br>33h = 2.800 | | | | | | 34h = 2.850 | | | | | | | | | | | | 35h = 2.900<br>36h = 2.950 | | | | | | 37h = 3.000 | | | | | | 38h = 3.050 | | | | | | | | | | | | 39h = 3.100 | | | | | | 3Ah = 3.150 | | | | | | 3Bh = 3.200 | | | | | | 3Ch = 3.250 | | | | | | 3Dh = 3.300 | | | | | | 3Eh = 3.350 | | | | | | 3Fh = 3.400 | # 7.5.25 SEQ1 Register (subaddress = 0x20) [reset = 0x00] SEQ1 is shown in 図 7-50 and described in 表 7-28. Return to 表 7-6. Password protected. # 図 7-55. SEQ1 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|--------|--------|--------|--------|--------|--------|--------| | DLY8 | DLY7 | DLY6 | DLY5 | DLY4 | DLY3 | DLY2 | DLY1 | | R/W-0b # 表 7-28. SEQ1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------|------|-------|---------------------------------------------------------------------------| | 7 | DLY8 | R/W | 0b | Delay8 (occurs after Strobe 8 and before Strobe 9.) 0b = 2 ms 1b = 5 ms | | 6 | DLY7 | R/W | 0b | Delay7 (occurs after Strobe 7 and before Strobe 8.) 0b = 2 ms 1b = 5 ms | | 5 | DLY6 | R/W | 0b | Delay6 (occurs after Strobe 6 and before Strobe 7.) 0b = 2 ms 1b = 5 ms | | 4 | DLY5 | R/W | 0b | Delay5 (occurs after Strobe 5 and before Strobe 6.) 0b = 2 ms 1b = 5 ms | | 3 | DLY4 | R/W | 0b | Delay4 (occurs after Strobe 4 and before Strobe 5.) 0b = 2 ms 1b = 5 ms | | 2 | DLY3 | R/W | 0b | Delay3 (occurs after Strobe 3 and before Strobe 4.) 0b = 2 ms 1b = 5 ms | | 1 | DLY2 | R/W | 0b | Delay2 (occurs after Strobe 2 and before Strobe 3.) 0b = 2 ms 1b = 5 ms | | 0 | DLY1 | R/W | 0b | Delay1 (occurs after Strobe 1 and before Strobe 2.) 0b = 2 ms 1b = 5 ms | # 7.5.26 SEQ2 Register (subaddress = 0x21) [reset = 0x00] SEQ2 is shown in $ext{ <math> ext{ } ex$ Return to 表 7-6. Password protected. ### 図 7-56. SEQ2 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|---|---|-------|------|---|---|---------| | DLYFCTR | | | RESE | RVED | | | DLY9 | | R/W -0b | | | R-000 | 000b | | | R/W -0b | # 表 7-29. SEQ2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|----------|-----------------------------------------------------------------| | 7 | DLYFCTR | R/W | 0b | Power-down delay factor: | | | | | | 0b = 1x | | | | | | 1b = 10x (delay times are multiplied by 10x during power-down.) | | | | | | Note: DLYFCTR has no effect on power-up timing. | | 6-1 | RESERVED | R | 000 000b | | | 0 | DLY9 | R/W | 0b | Delay9 (occurs after Strobe 9 and before Strobe 10.) | | | | | | 0b = 2 ms | | | | | | 1b = 5 ms | Product Folder Links: TPS65218 # 7.5.27 SEQ3 Register (subaddress = 0x22)[reset = 0x98] SEQ3 is shown in $ext{ <math> ext{} ex$ Return to 表 7-6. Password protected. ### 図 7-57. SEQ3 Register 表 7-30. SEQ3 Register Field Descriptions | 表 7-30. SEQ3 Register Field Descriptions Bit Field Type Reset Description | | | | | | |----------------------------------------------------------------------------|---------|------|----|-------------------------------------------|--| | | | Туре | | Description | | | 7-4 | DC2_SEQ | R/W | 9h | DCDC2 enable STROBE: | | | | | | | 0h = Rail is not controlled by sequencer. | | | | | | | 1h = Rail is not controlled by sequencer. | | | | | | | 2h = Rail is not controlled by sequencer. | | | | | | | 3h = Enable at STROBE 3. | | | | | | | 4h = Enable at STROBE 4. | | | | | | | 5h = Enable at STROBE 5. | | | | | | | 6h = Enable at STROBE 6. | | | | | | | 7h = Enable at STROBE 7. | | | | | | | 8h = Enable at STROBE 8. | | | | | | | 9h = Enable at STROBE 9. | | | | | | | Ah = Enable at STROBE 10. | | | | | | | Bh = Rail is not controlled by sequencer. | | | | | | | Ch = Rail is not controlled by sequencer. | | | | | | | Dh = Rail is not controlled by sequencer. | | | | | | | Eh = Rail is not controlled by sequencer. | | | | | | | Fh = Rail is not controlled by sequencer. | | | 3-0 | DC1_SEQ | R/W | 8h | DCDC1 enable STROBE: | | | | | | | 0h = Rail is not controlled by sequencer. | | | | | | | 1h = Rail is not controlled by sequencer. | | | | | | | 2h = Rail is not controlled by sequencer. | | | | | | | 3h = Enable at STROBE 3. | | | | | | | 4h = Enable at STROBE 4. | | | | | | | 5h = Enable at STROBE 5. | | | | | | | 6h = Enable at STROBE 6. | | | | | | | 7h = Enable at STROBE 7. | | | | | | | 8h = Enable at STROBE 8. | | | | | | | 9h = Enable at STROBE 9. | | | | | | | Ah = Enable at STROBE 10. | | | | | | | Bh = Rail is not controlled by sequencer. | | | | | | | Ch = Rail is not controlled by sequencer. | | | | | | | Dh = Rail is not controlled by sequencer. | | | | | | | Eh = Rail is not controlled by sequencer. | | | | | | | Fh = Rail is not controlled by sequencer. | | | | 1 | | | | | # 7.5.28 SEQ4 Register (subaddress = 0x23) [reset = 0x75] SEQ4 is shown in $ext{ <math> ext{ } ex$ Return to 表 7-6. ### Password protected. # 図 7-58. SEQ4 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |---------|--------|---|---|---------|-----|------|---|--| | DC4_SEQ | | | | DC3_SEQ | | | | | | | R/W-7h | | | | R/W | /-5h | | | # 表 7-31. SEQ4 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|-------------------------------------------| | 7-4 | DC4_SEQ | R/W | 7h | DCDC4 enable STROBE: | | | | | | 0h = Rail is not controlled by sequencer. | | | | | | 1h = Rail is not controlled by sequencer. | | | | | | 2h = Rail is not controlled by sequencer. | | | | | | 3h = Enable at STROBE 3. | | | | | | 4h = Enable at STROBE 4. | | | | | | 5h = Enable at STROBE 5. | | | | | | 6h = Enable at STROBE 6. | | | | | | 7h = Enable at STROBE 7. | | | | | | 8h = Enable at STROBE 8. | | | | | | 9h = Enable at STROBE 9. | | | | | | Ah = Enable at STROBE 10. | | | | | | Bh = Rail is not controlled by sequencer. | | | | | | Ch = Rail is not controlled by sequencer. | | | | | | Dh = Rail is not controlled by sequencer. | | | | | | Eh = Rail is not controlled by sequencer. | | | | | | Fh = Rail is not controlled by sequencer. | | 3-0 | DC3_SEQ | R/W | 5h | DCDC3 enable STROBE: | | | | | | 0h = Rail is not controlled by sequencer. | | | | | | 1h = Rail is not controlled by sequencer. | | | | | | 2h = Rail is not controlled by sequencer. | | | | | | 3h = Enable at STROBE 3. | | | | | | 4h = Enable at STROBE 4. | | | | | | 5h = Enable at STROBE 5. | | | | | | 6h = Enable at STROBE 6. | | | | | | 7h = Enable at STROBE 7. | | | | | | 8h = Enable at STROBE 8. | | | | | | 9h = Enable at STROBE 9. | | | | | | Ah = Enable at STROBE 10. | | | | | | Bh = Rail is not controlled by sequencer. | | | | | | Ch = Rail is not controlled by sequencer. | | | | | | Dh = Rail is not controlled by sequencer. | | | | | | Eh = Rail is not controlled by sequencer. | | | | | | Fh = Rail is not controlled by sequencer. | # 7.5.29 SEQ5 Register (subaddress = 0x24) [reset = 0x12] SEQ5 is shown in 図 7-54 and described in 表 7-32. Return to 表 7-6. Password protected. # 図 7-59. SEQ5 Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------|------|---------|---|------|------|------|-----| | RESER | RVED | DC6_SEQ | | RESE | RVED | DC5_ | SEQ | Product Folder Links: TPS65218 ### 図 7-59. SEQ5 Register (continued) R-0h R/W-1h R-0h R/W-2h ### 表 7-32. SEQ5 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7-6 | RESERVED | R | 0h | | | 5-4 | DC6_SEQ | R/W | 1h | DCDC6 enable STROBE. Note: STROBE 1 and STROBE 2 are executed only if FSEAL = 0. DCDC5 and 6 cannot be disabled by sequencer once freshness seal is broken. 0h = Rail is not controlled by sequencer. 1h = Enable at STROBE 1. 2h = Enable at STROBE 2. 3h = Rail is not controlled by sequencer. | | 3-2 | RESERVED | R | 0h | | | 1-0 | DC5_SEQ | R/W | 2h | DCDC5 enable STROBE. Note: STROBE 1 and STROBE 2 are executed only if FSEAL = 0. DCDC5 and 6 cannot be disabled by sequencer once freshness seal is broken. 0h = Rail is not controlled by sequencer. 1h = Enable at STROBE 1. 2h = Enable at STROBE 2. 3h = Rail is not controlled by sequencer. | # 7.5.30 SEQ6 Register (subaddress = 0x25) [reset = 0x63] SEQ6 is shown in $ext{ <math> ext{ } ex$ Return to 表 7-6. Password protected. ### 図 7-60. SEQ6 Register ### 表 7-33. SEQ6 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------|------|-------|-------------------------------------------| | 7-4 | LS1_SEQ | R/W | 6h | LS1 enable STROBE: | | | | | | 0h = Rail is not controlled by sequencer. | | | | | | 1h = Rail is not controlled by sequencer. | | | | | | 2h = Rail is not controlled by sequencer. | | | | | | 3h = Enable at STROBE 3. | | | | | | 4h = Enable at STROBE 4. | | | | | | 5h = Enable at STROBE 5. | | | | | | 6h = Enable at STROBE 6. | | | | | | 7h = Enable at STROBE 7. | | | | | | 8h = Enable at STROBE 8. | | | | | | 9h = Enable at STROBE 9. | | | | | | Ah = Enable at STROBE 10. | | | | | | Bh = Rail is not controlled by sequencer. | | | | | | Ch = Rail is not controlled by sequencer. | | | | | | Dh = Rail is not controlled by sequencer. | | | | | | Eh = Rail is not controlled by sequencer. | | | | | | Fh = Rail is not controlled by sequencer. | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 表 7-33. SEQ6 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------| | 3-0 | LDO1_SEQ | R/W | 3h | LDO1 enable STROBE: | | | | | | 0h = Rail is not controlled by sequencer. | | | | | | 1h = Rail is not controlled by sequencer. | | | | | | 2h = Rail is not controlled by sequencer. | | | | | | 3h = Enable at STROBE 3. | | | | | | 4h = Enable at STROBE 4. | | | | | | 5h = Enable at STROBE 5. | | | | | | 6h = Enable at STROBE 6. | | | | | | 7h = Enable at STROBE 7. | | | | | | 8h = Enable at STROBE 8. | | | | | | 9h = Enable at STROBE 9. | | | | | | Ah = Enable at STROBE 10. | | | | | | Bh = Rail is not controlled by sequencer. | | | | | | Ch = Rail is not controlled by sequencer. | | | | | | Dh = Rail is not controlled by sequencer. | | | | | | Eh = Rail is not controlled by sequencer. | | | | | | Fh = Rail is not controlled by sequencer. | # 7.5.31 SEQ7 Register (subaddress = 0x26) [reset = 0x03] SEQ7 is shown in 図 7-56 and described in 表 7-34. Return to 表 7-6. Password protected. # 図 7-61. SEQ7 Register # 表 7-34. SEQ7 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------| | 7-4 | GPO3_SEQ | R/W | 0h | GPO3 enable STROBE: | | | | | | 0h = Rail is not controlled by sequencer. | | | | | | 1h = Rail is not controlled by sequencer. | | | | | | 2h = Rail is not controlled by sequencer. | | | | | | 3h = Enable at STROBE 3. | | | | | | 4h = Enable at STROBE 4. | | | | | | 5h = Enable at STROBE 5. | | | | | | 6h = Enable at STROBE 6. | | | | | | 7h = Enable at STROBE 7. | | | | | | 8h = Enable at STROBE 8. | | | | | | 9h = Enable at STROBE 9. | | | | | | Ah = Enable at STROBE 10. | | | | | | Bh = Rail is not controlled by sequencer. | | | | | | Ch = Rail is not controlled by sequencer. | | | | | | Dh = Rail is not controlled by sequencer. | | | | | | Eh = Rail is not controlled by sequencer. | | | | | | Fh = Rail is not controlled by sequencer. | Submit Document Feedback # 表 7-34. SEQ7 Register Field Descriptions (continued) | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-------------------------------------------| | 3-0 | GPO1_SEQ | R/W | 3h | GPO1 enable STROBE: | | | | | | 0h = Rail is not controlled by sequencer. | | | | | | 1h = Rail is not controlled by sequencer. | | | | | | 2h = Rail is not controlled by sequencer. | | | | | | 3h = Enable at STROBE 3. | | | | | | 4h = Enable at STROBE 4. | | | | | | 5h = Enable at STROBE 5. | | | | | | 6h = Enable at STROBE 6. | | | | | | 7h = Enable at STROBE 7. | | | | | | 8h = Enable at STROBE 8. | | | | | | 9h = Enable at STROBE 9. | | | | | | Ah = Enable at STROBE 10. | | | | | | Bh = Rail is not controlled by sequencer. | | | | | | Ch = Rail is not controlled by sequencer. | | | | | | Dh = Rail is not controlled by sequencer. | | | | | | Eh = Rail is not controlled by sequencer. | | | | | | Fh = Rail is not controlled by sequencer. | ### **8 Application and Implementation** 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 8.1 Application Information The TPS65218 is designed to pair with various applications. For detailed information on using TPS65218 with Sitara™ AM335x or AM437x processors, refer to *Powering the AM335x/AM437x with TPS65218*. The typical application in セクション 8.2 is based on and uses terminology consistent with the Sitara™ family of processors. ## 8.1.1 Applications Without Backup Battery In applications that require always-on supplies but no battery backup, the CC input to the power path must be connected to ground. 図 8-1. CC Input to Power Path 注 In applications without backup battery, CC input must be tied to ground. ### 8.1.2 Applications Without Battery Backup Supplies In applications that do not require always-on supplies, both inputs and the output of the power-path can simply be grounded. All pins related to DCDC5 and DCDC6 are also tied to ground, and PGOOD\_BU and IN\_nCC are kept floating. With the backup supplies completely disabled, the FSEAL bit in the STATUS register is undefined and should be ignored. 図 8-2. DCDC5 and DCDC6 Pins 注 In applications that do not require always-on supplies, PGOOD\_BU and IN\_nCC can be kept floating. All other pins are tied to ground. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ### 8.2 Typical Application 図 8-3. Typical Application Schematic #### 8.2.1 Detailed Design Procedure ### 8.2.1.1 Output Filter Design The step down converters (DCDC1, DCDC2, and DCDC3) on TPS65218 are designed to operate with effective inductance values in the range of 1 to 2.2 $\mu$ H and with effective output capacitance in the range of 10 to 100 $\mu$ F. The internal compensation is optimized to operate with an output filter of L = 1.5 $\mu$ H and C<sub>OUT</sub> = 10 $\mu$ F. The buck boost converter (DCDC4) on TPS65218 is designed to operate with effective inductance values in the range of 1.2 to 2.2 $\mu$ H. The internal compensation is optimized to operate with an output filter of L = 1.5 $\mu$ H and C<sub>OUT</sub> = 47 $\mu$ F. The two battery backup converters (DCDC5 and DCDC6) are designed to operate with effective inductance values in the range of 4.7 to 22 $\mu$ H. The internal compensation is optimized with an output filter of L = 10 $\mu$ H and C<sub>OUT</sub> = 20 $\mu$ F. Larger or smaller inductor/capacitance values can be used to optimize performance of the device for specific operation conditions. ### 8.2.1.2 Inductor Selection for Buck Converters The inductor value affects its peak to peak ripple current, the PWM to PFM transition point, the output voltage ripple, and the efficiency. The selected inductor must be rated for its DC resistance and saturation current. The Submit Document Feedback inductor ripple current ( $\Delta L$ ) decreases with higher inductance and increases with higher $V_{IN}$ or $V_{OUT}$ . $\precsim$ 1 calculates the maximum inductor current ripple under static load conditions. The saturation current of the inductor should be rated higher than the maximum inductor current as calculated with $\precsim$ 2. This is recommended as during heavy load transient the inductor current will rise above the calculated value. $$\Delta I_{L} = V_{OUT} \times \frac{1 - \frac{V_{OUT}}{V_{IN}}}{L \times f}$$ (1) $$I_{Lmax} = I_{OUTmax} + \frac{\Delta I_{L}}{2}$$ (2) #### where - F = Switching frequency - L = Inductor value - ∆I<sub>L</sub> = Peak-to-peak inductor ripple current - I<sub>Lmax</sub> = Maximum inductor current The following inductors have been used with the TPS65218 (see 表 8-1). | 数 8-1. List of Recommended inductors | | | | | | | | | | |------------------------------------------|------------------------|----------------------------------|--------------|--|--|--|--|--|--| | PART NUMBER | VALUE | SIZE (mm) [L × W × H] | MANUFACTURER | | | | | | | | INDUCTORS FOR DCDC1, DCDC2, DCDC3, DCDC4 | | | | | | | | | | | SPM3012T-1R5M | 1.5 μH, 2.8 A, 77 mΩ | 3.2 × 3.0 × 1.2 | TDK | | | | | | | | IHLP1212BZER1R5M11 | 1.5 μH, 4.0 A, 28.5 mΩ | 3.6 × 3.0 × 2.0 | Vishay | | | | | | | | INDUCTORS FOR DCDC5, DCDC6 | | | | | | | | | | | MLZ2012N100L | 10 μH, 110 mA, 300 mΩ | 2012 / 0805 (2.00 × 1.25 × 1.25) | TDK | | | | | | | | LQM21FN100M80 | 10 μH, 100 mA, 300 mΩ | 2012 / 0805 (2.00 × 1.25 × 1.25) | Murata | | | | | | | 表 8-1. List of Recommended Inductors #### 8.2.1.3 Output Capacitor Selection The hysteretic PWM control scheme of the TPS65218 switching converters allows the use of tiny ceramic capacitors. Ceramic capacitors with low ESR values have the lowest output voltage ripple and are recommended. The output capacitor requires either an X7R or X5R dielectric. At light load currents the converter operates in power save mode, and the output voltage ripple is dependent on the output capacitor value and the PFM peak inductor current. Higher output capacitor values minimize the voltage ripple in PFM Mode and tighten DC output accuracy in PFM mode. The two battery backup converters (DCDC5 and DCDC6) always operate in PFM mode. For these converters, a capacitor of at least 20 µF is recommended on the output to help minimize voltage ripple. The buck-boost converter requires additional output capacitance to help maintain converter stability during high load conditions. At least 40 $\mu$ F of output capacitance is recommended and an additional 100-nF capacitor can be added to further filter output ripple at higher frequencies. 表 8-1 lists the recommended capacitors. Copyright © 2022 Texas Instruments Incorporated 表 8-2. List of Recommended Capacitors | | | • | | |-------------------------------|------------------------|---------------------------------|--------------| | PART NUMBER | VALUE | SIZE (mm) [L × W × H] | MANUFACTURER | | CAPACITORS FOR VOLTAGES UP TO | ) 5.5 V <sup>(1)</sup> | | | | GRM188R60J105K | 1 μF | 1608 / 0603 (1.6 × 0.8 × 0.8) | Murata | | GRM21BR60J475K | 4.7 μF | 2012 / 0805 (2.0 × 1.25 × 1.25) | Murata | | GRM31MR60J106K | 10 μF | 3216 / 1206 (3.2 × 1.6 × 1.6) | Murata | Product Folder Links: TPS65218 # 表 8-2. List of Recommended Capacitors (continued) | PART NUMBER | VALUE | SIZE (mm) [L × W × H] | MANUFACTURER | | | | | | |----------------------------------------------------|-------|---------------------------------|--------------|--|--|--|--|--| | GRM31CR60J226K | 22 μF | 3216 / 1206 (3.2 × 1.6 × 1.6) | Murata | | | | | | | CAPACITORS FOR VOLTAGES UP TO 3.3 V <sup>(1)</sup> | | | | | | | | | | GRM21BR60J106K | 10 μF | 2012 / 0805 (2.0 × 1.25 × 1.25) | Murata | | | | | | | GRM31CR60J476M | 47 μF | 3216 / 1206 (3.2 × 1.6 × 1.6) | Murata | | | | | | <sup>(1)</sup> The DC bias effect of ceramic capacitors must be considered when selecting a capacitor. ### 8.2.2 Application Curves #### at T<sub>J</sub> = 25°C unless otherwise noted ### 9 Power Supply Recommendations The device is designed to operate with an input voltage supply range between 2.7 V and 5.5 V. This input supply can be from a single cell Li-lon battery or other externally regulated supply. If the input supply is located more than a few inches from the TPS65218 additional bulk capacitance may be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of $47 \, \mu F$ is a typical choice. The coin cell back up input is designed to operate with a input voltage supply between 2.2 V and 3.3 V This input should be supplied by a coin cell battery with 3-V nominal voltage. ### 10 Layout ### 10.1 Layout Guidelines Follow these layout guidelines: - The IN\_X pins should be bypassed to ground with a low ESR ceramic bypass capacitor. The typical recommended bypass capacitance is 4.7-µF with a X5R or X7R dielectric. - The optimum placement is closest to the IN\_X pins of the device. Take care to minimize the loop area formed by the bypass capacitor connection, the IN\_X pin, and the thermal pad (PowerPAD for the HTQFP packageof the device. - The thermal pad should be tied to the PCB ground plane with a minimum of 25 vias. See ☑ 10-2 for an example. - The LX trace should be kept on the PCB top layer and free of any vias. - The FBX traces should be routed away from any potential noise source to avoid coupling. - DCDC4 Output capacitance should be placed immediately at the DCDC4 pin. Excessive distance between the capacitance and DCDC4 pin may cause poor converter performance. ### 10.2 Layout Example 図 10-1. Layout Recommendation Recommended Thermal Pad by size Hole size (s) = 8 mil Diameter (d) = 16 mil 図 10-2. PowerPAD™ Layout Recommendation ### 11 Device and Documentation Support ### 11.1 Documentation Support #### 11.1.1 Related Documentation For related documentation see the following: - Texas Instruments, Basic Calculation of a Buck Converter's Power Stage application report - Texas Instruments, Design Calculations for Buck-Boost Converters application report - Texas Instruments, Empowering Designs With Power Management IC (PMIC) for Processor Applications application report - Texas Instruments, Powering the AM335x/AM437x with TPS65218 user's guide - Texas Instruments, TPS65218EVM user's guide - Texas Instruments, TPS65218 Power Management Integrated Circuit (PMIC) for Industrial Applications application report ### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 11.4 Trademarks PowerPAD™ and Sitara™ are trademarks of Texas Instruments. TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 11.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.6 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TPS65218B101PHPR | NRND | Production | HTQFP (PHP) 48 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 65218B101 | | TPS65218B101PHPR.A | NRND | Production | HTQFP (PHP) 48 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 65218B101 | | TPS65218B101PHPR.B | NRND | Production | HTQFP (PHP) 48 | 1000 LARGE T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 65218B101 | | TPS65218B101PHPT | NRND | Production | HTQFP (PHP) 48 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 65218B101 | | TPS65218B101PHPT.A | NRND | Production | HTQFP (PHP) 48 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 65218B101 | | TPS65218B101PHPT.B | NRND | Production | HTQFP (PHP) 48 | 250 SMALL T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 105 | 65218B101 | | TPS65218B1PHPR | NRND | Production | HTQFP (PHP) 48 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | T65218B1 | | TPS65218B1PHPR.A | NRND | Production | HTQFP (PHP) 48 | 1000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | T65218B1 | | TPS65218B1PHPR.B | NRND | Production | HTQFP (PHP) 48 | 1000 LARGE T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 105 | T65218B1 | | TPS65218B1PHPT | NRND | Production | HTQFP (PHP) 48 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | T65218B1 | | TPS65218B1PHPT.A | NRND | Production | HTQFP (PHP) 48 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | T65218B1 | | TPS65218B1RSLR | NRND | Production | VQFN (RSL) 48 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | TPS<br>65218B1 | | TPS65218B1RSLR.A | NRND | Production | VQFN (RSL) 48 | 2500 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | TPS<br>65218B1 | | TPS65218B1RSLR.B | NRND | Production | VQFN (RSL) 48 | 2500 LARGE T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 105 | TPS<br>65218B1 | | TPS65218B1RSLT | NRND | Production | VQFN (RSL) 48 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | TPS<br>65218B1 | | TPS65218B1RSLT.A | NRND | Production | VQFN (RSL) 48 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 105 | TPS<br>65218B1 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. **PACKAGE MATERIALS INFORMATION** www.ti.com 12-Dec-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS65218B101PHPR | HTQFP | PHP | 48 | 1000 | 330.0 | 16.4 | 9.6 | 9.6 | 1.5 | 12.0 | 16.0 | Q2 | | TPS65218B101PHPT | HTQFP | PHP | 48 | 250 | 330.0 | 16.4 | 9.6 | 9.6 | 1.5 | 12.0 | 16.0 | Q2 | | TPS65218B1PHPR | HTQFP | PHP | 48 | 1000 | 330.0 | 16.4 | 9.6 | 9.6 | 1.5 | 12.0 | 16.0 | Q2 | | TPS65218B1PHPT | HTQFP | PHP | 48 | 250 | 330.0 | 16.4 | 9.6 | 9.6 | 1.5 | 12.0 | 16.0 | Q2 | | TPS65218B1RSLR | VQFN | RSL | 48 | 2500 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | TPS65218B1RSLT | VQFN | RSL | 48 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 12-Dec-2020 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS65218B101PHPR | HTQFP | PHP | 48 | 1000 | 336.6 | 336.6 | 31.8 | | TPS65218B101PHPT | HTQFP | PHP | 48 | 250 | 336.6 | 336.6 | 31.8 | | TPS65218B1PHPR | HTQFP | PHP | 48 | 1000 | 336.6 | 336.6 | 31.8 | | TPS65218B1PHPT | HTQFP | PHP | 48 | 250 | 336.6 | 336.6 | 31.8 | | TPS65218B1RSLR | VQFN | RSL | 48 | 2500 | 367.0 | 367.0 | 38.0 | | TPS65218B1RSLT | VQFN | RSL | 48 | 250 | 210.0 | 185.0 | 35.0 | 6 x 6, 0.4 mm pitch QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7 x 7, 0.5 mm pitch QUAD FLATPACK This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # PHP (S-PQFP-G48) # PowerPAD™ PLASTIC QUAD FLATPACK NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">www.ti.com</a>. - E. Falls within JEDEC MS-026 PowerPAD is a trademark of Texas Instruments. # PHP (S-PQFP-G48) PowerPAD™ PLASTIC QUAD FLATPACK # THERMAL INFORMATION This PowerPAD $^{\mathbf{m}}$ package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters \( \hat{\text{P}} \) Tie strap features may not be present. PowerPAD is a trademark of Texas Instruments ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated