TPS62816-Q1 JAJSLU4A – MARCH 2020 – REVISED DECEMBER 2021 # TPS62816-Q1 2.7V〜6V、6A 車載用降圧コンバータ、3mm×2mm ウェッタブル・ フランク QFN パッケージ # 1 特長 - 車載アプリケーション向けに AEC-Q100 認証済み - デバイス温度グレード 1:-40°C~+125°C、T<sub>Δ</sub> - 機能安全対応 - 機能安全システムの設計に役立つ資料を利用可能 - 入力電圧範囲:2.7V~6V - 静止電流:26µA (標準値) - 出力電圧:0.6V~5.5V - 出力電圧精度 ±1% (PWM 動作) - 調整可能なソフト・スタート - 強制 PWM または PWM/PFM 動作 - 1.8MHz~4MHz の調整可能なスイッチング周波数 - 高精度の ENABLE 入力 - ユーザー定義の低電圧誤動作防止機能 - 正確なシーケンシング - 100% デューティ・サイクル・モード - アクティブ出力放電 - 拡散スペクトラム・クロック処理 オプション - ウィンドウ・コンパレータを使用したパワー・グッド出力 - ウェッタブル・フランク付きパッケージ - $T_{.1} = -40^{\circ}C \sim 150^{\circ}C$ # 2 アプリケーション - ADAS センサ・フュージョン - サラウンド・ビュー ECU - デジタル・コックピット - 外部アンプ # 3 概要 TPS62812-Q1 は、ピン互換の使いやすい高効率同期整 流式降圧 DC/DC コンバータです。本デバイスはピーク電 流モード制御方式に基づいています。本デバイスは、イン フォテインメント、先進運転支援システムなどの車載アプリ ケーション用に設計されています。低抵抗のスイッチによ り、最大 6A の連続出力電流を供給できます。 スイッチン グ周波数は 1.8MHz~4MHz の範囲で外部から変更で き、同じ周波数範囲の外部クロックと同期することもできま す。PWM/PFM モードでは、TPS62816-Q1 は負荷が軽 いときに自動的にパワーセーブ・モードへ移行するため、 負荷範囲全体にわたって高い効率が維持されます。 TPS62816-Q1 は PWM モードで 1% の出力電圧精度 を実現するため、出力電圧精度の高い電源の設計に役立 ちます。SS/TR ピンを使用して、スタートアップ時間を設 定したり、出力電圧が外部ソースに追従するよう設定したり できます。これによって、各種の電源レールの外部シーケ ンシングが可能で、スタートアップ時の突入電流が制限さ れます。 TPS62816-Q1 は可変バージョンとして供給され、3mm × 2mm のウエッタブル・フランク付き VQFN パッケージに搭載されています。 #### 製品情報 | | WANN IN TH | | |-------------|----------------------|-----------------| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | TPS62816-Q1 | VQFN | 3.00mm × 2.00mm | (1) 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 効率と出力電流との関係、 V<sub>OUT</sub> = 3.3V、PWM/PFM、f<sub>S</sub> = 2.25MHz # **Table of Contents** | 1 特長 | 1 | 10 Application and Implementation | 14 | |--------------------------------------|---|-----------------------------------------------------|----------------| | 2 アプリケーション | | 10.1 Application Information | 14 | | 3 概要 | | 10.2 Typical Application | 18 | | 4 Revision History | | 10.3 System Examples | 26 | | 5 Device Comparison Table | | 11 Power Supply Recommendations | 29 | | 6 Pin Configuration and Functions | | 12 Layout | 30 | | 7 Specifications | | 12.1 Layout Guidelines | 30 | | 7.1 Absolute Maximum Ratings | | 12.2 Layout Example | 30 | | 7.2 ESD Ratings | | 13 Device and Documentation Support | 3 | | 7.3 Recommended Operating Conditions | | 13.1 Device Support | 3 <sup>-</sup> | | 7.4 Thermal Information | | 13.2 Documentation Support | 3 <sup>-</sup> | | 7.5 Electrical Characteristics. | | 13.3 Receiving Notification of Documentation Update | es3° | | 7.6 Typical Characteristics | | 13.4 サポート・リソース | 3 <sup>-</sup> | | 8 Parameter Measurement Information | | 13.5 Trademarks | 3 | | 9 Detailed Description | | 13.6 Electrostatic Discharge Caution | 3 | | 9.1 Overview | | 13.7 Glossary | | | 9.2 Functional Block Diagram | | 14 Mechanical, Packaging, and Orderable | | | 9.3 Feature Description | | Information | 3 <sup>-</sup> | | 9.4 Device Functional Modes | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision * (March 2020) to Revision A (December 2021) | Page | |---|-------------------------------------------------------------------|------| | • | ドキュメントのステータスを事前情報から量産データに変更 | 1 | # **5 Device Comparison Table** | DEVICE NUMBER | V <sub>OUT</sub> DISCHARGE | FOLDBACK<br>CURRENT LIMIT | SPREAD SPECTRUM<br>CLOCKING (SSC) | OUTPUT VOLTAGE | |------------------|----------------------------|---------------------------|-----------------------------------|----------------| | TPS62816QWRWYRQ1 | ON | OFF | by COMP/FSET pin | adjustable | # **6 Pin Configuration and Functions** 図 6-1. 9-Pin VQFN RWY Package (Top View) 表 6-1. Pin Functions | PIN NAME NO. | | I/O | DESCRIPTION | |--------------|---|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | <b>-</b> 1/O | DESCRIPTION | | EN | 8 | ı | This is the enable pin of the device. Connect to logic low to disable the device. Pull high to enable the device. Do not leave this pin unconnected. | | FB | 5 | I | Voltage feedback input. Connect the resistive output voltage divider to this pin. | | GND | 4 | | Ground pin | | MODE/SYNC | 1 | I | The device runs in PFM/PWM mode when this pin is pulled low. When the pin is pulled high, the device runs in forced PWM mode. Do not leave this pin unconnected. The mode pin can also be used to synchronize the device to an external frequency. See the <i>Electrical Characteristics</i> for the detailed specification for the digital signal applied to this pin for external synchronization. | | COMP/FSET | 7 | I | Device compensation and frequency set input. A resistor from this pin to GND defines the compensation of the control loop as well as the switching frequency if not externally synchronized. | | PG | 9 | 0 | Open-drain power-good output | | SS/TR | 6 | I | Soft-start / tracking pin. An external capacitor connected from this pin to GND defines the rise time for the internal reference voltage. The pin can also be used as an input for tracking and sequencing. See セクション 10. | | SW | 3 | 0 | This is the switch pin of the converter and is connected to the internal power MOSFETs. | | VIN | 2 | | Power supply input. Make sure the input capacitor is connected as close as possible between the VIN pin and PGND. | # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |----------------------------|-----------------------------------------|------|-----------------------|------| | | VIN | -0.3 | 6.5 | | | | SW (DC) | -0.3 | V <sub>IN</sub> + 0.3 | | | Pin voltage <sup>(2)</sup> | SW (AC, less than 10 ns) <sup>(3)</sup> | -3 | 10 | V | | Fill Voltage | FB | -0.3 | 4 | V | | | COMP/FSET, PG, SS/TR | -0.3 | V <sub>IN</sub> + 0.3 | | | | EN, MODE/SYNC | -0.3 | 6.5 | | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability #### 7.2 ESD Ratings | | | | | VALUE | UNIT | |------|--------------|---------------|------------------------------------------------------------------------------|-------|------| | V | Lectrostatic | Electrostatic | Human body model (HBM), per AEC Q100-002 HBM ESD classification level 2 (1) | ±2000 | V | | V (E | ESD) | discharge | Charged device model (CDM), per AEC Q100-011 CDM ESD classification level C5 | ±750 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # 7.3 Recommended Operating Conditions Over operating temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------------|---------------------------------------------|------|------|-----|------| | V <sub>IN</sub> | Input voltage range | 2.7 | | 6 | V | | V <sub>OUT</sub> | Output voltage range | 0.6 | | 5.5 | V | | L | Effective inductance | 0.15 | 0.22 | 0.3 | μH | | C <sub>OUT</sub> | Effective output capacitance <sup>(1)</sup> | 32 | 66 | 470 | μF | | C <sub>IN</sub> | Effective input capacitance <sup>(1)</sup> | 5 | 10 | | μF | | R <sub>CF</sub> | | 4.5 | | 100 | kΩ | | I <sub>SINK_PG</sub> | Sink current at PG pin | 0 | | 2 | mA | | TJ | Junction temperature | -40 | | 150 | °C | <sup>(1)</sup> The values given for all the capacitors in the table are effective capacitance, which includes the DC bias effect. Due to the DC bias effect of ceramic capacitors, the effective capacitance is lower than the nominal value when a voltage is applied. Please check the manufacturer's DC bias curves for the effective capacitance versus DC voltage applied. Further restrictions may apply. Please see the feature description for COMP/FSET about the output capacitance versus compensation setting and output voltage. Product Folder Links: TPS62816-Q1 <sup>(2)</sup> All voltage values are with respect to the network ground terminal <sup>(3)</sup> While switching ## 7.4 Thermal Information | | | TPS62816-Q1 | TPS62816-Q1 | | |-------------------------------|----------------------------------------------|-------------|-------------|------| | THERMAL METRIC <sup>(1)</sup> | | RWY (JEDEC) | RWY (EVM) | UNIT | | | | 9 PINS | 9 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 71 | 48 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 37 | n/a | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 16.4 | n/a | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.9 | n/a | °C/W | | $Y_{JB}$ | Junction-to-board characterization parameter | 16.1 | n/a | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | n/a | n/a | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 7.5 Electrical Characteristics Over operating junction temperature range ( $T_J = -40^{\circ}\text{C}$ to +150°C) and $V_{IN} = 2.7 \text{ V}$ to 6 V. Typical values at $V_{IN} = 5 \text{ V}$ and $T_J = 25^{\circ}\text{C}$ . (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|------|-----|----------|------| | SUPPLY | ( | | | | <u> </u> | | | IQ | Quiescent current | EN = V <sub>IN</sub> , no load, device not switching,<br>T <sub>J</sub> = 125°C, MODE = GND | | | 36 | μΑ | | IQ | Quiescent current | EN = V <sub>IN</sub> , no load, device not switching,<br>MODE = GND, V <sub>OUT</sub> = 0.6 V | | 26 | 50 | μΑ | | I <sub>SD</sub> | Shutdown current | EN = GND, at T <sub>J</sub> = 125°C | | | 90 | μΑ | | I <sub>SD</sub> | Shutdown current | EN = GND, nominal value at $T_J$ = 25°C, max value at $T_J$ = 150°C | | 2.2 | 230 | μΑ | | \/ | Undervoltage lockout threshold | V <sub>IN</sub> rising | 2.45 | 2.6 | 2.7 | V | | $V_{UVLO}$ | Ondervoltage lockout tilleshold | V <sub>IN</sub> falling | 2.1 | 2.5 | 2.6 | V | | т | Thermal shutdown threshold | T <sub>J</sub> rising | | 180 | | °C | | $T_{JSD}$ | Thermal shutdown hysteresis | T <sub>J</sub> falling | | 15 | | °C | | CONTR | OL and INTERFACE | | | | | | | $V_{\text{IH,EN}}$ | Input threshold voltage at EN, rising edge | | 1.05 | 1.1 | 1.15 | V | | $V_{IL,EN}$ | Input threshold voltage at EN, falling edge | | 0.96 | 1.0 | 1.05 | V | | V <sub>IH</sub> | High-level input-threshold voltage at MODE/SYNC | | 1.1 | | | V | | I <sub>IH,EN</sub> | Input leakage current into EN | V <sub>IH</sub> = V <sub>IN</sub> or V <sub>IL</sub> = GND | | | 125 | nA | | V <sub>IL</sub> | Low-level input-threshold voltage at MODE/SYNC | | | | 0.3 | V | | I <sub>IH</sub> | Input leakage current into MODE/SYNC | | | | 250 | nA | | t <sub>Delay</sub> | Enable delay time | Time from EN high to device starts switching; V <sub>IN</sub> applied already | 135 | 270 | 520 | μs | | t <sub>Ramp</sub> | Output voltage ramp time, SS/TR pin open | I <sub>OUT</sub> = 0 mA, time from device starts<br>switching to power good; device not in<br>current limit | 90 | 150 | 220 | μs | | I <sub>SS/TR</sub> | SS/TR source current | | 8 | 10 | 12 | μΑ | | R <sub>DIS</sub> | Internal discharge resistance on SS/TR when EN = low | | 0.7 | 1.1 | 1.5 | kΩ | | | Tracking gain | V <sub>FB</sub> / V <sub>SS/TR</sub> | | 1 | | | | | Tracking offset | V <sub>FB</sub> when V <sub>SS/TR</sub> = 0 V | | ±1 | | mV | | f <sub>SYNC</sub> | Frequency range on MODE/SYNC pin for synchronization | | 1.8 | | 4 | MHz | Over operating junction temperature range ( $T_J$ = $-40^{\circ}$ C to +150°C) and $V_{IN}$ = 2.7 V to 6 V. Typical values at $V_{IN}$ = 5 V and $T_J$ = 25°C. (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------|-----------------------------------------------------------------------------------------------------|-------|-----------------|------|------| | | Duty cycle of synchronization signal at MODE/SYNC | | 20 | | 80 | % | | | Time to lock to external frequency | | | 50 | | μs | | | resistance from COMP/FSET to GND for logic low | Internal frequency setting with f = 2.25 MHz | 0 | | 2.5 | kΩ | | | Voltage on COMP/FSET for logic high | internal frequency setting with f = 2.25 MHz | | V <sub>IN</sub> | | V | | V <sub>TH_PG</sub> | UVP power good threshold voltage; dc level | rising (%V <sub>FB</sub> ) | 92% | 95% | 98% | | | V <sub>TH_PG</sub> | UVP power good threshold voltage; dc level | falling (%V <sub>FB</sub> ) | 87% | 90% | 93% | | | V | OVP power good threshold voltage; dc level | rising (%V <sub>FB</sub> ) | 107% | 110% | 113% | | | $V_{TH\_PG}$ | OVP power good threshold voltage; dc level | falling (%V <sub>FB</sub> ) | 104% | 107% | 111% | | | V <sub>OL,PG</sub> | Low-level output voltage at PG | I <sub>SINK_PG</sub> = 2 mA | | 0.01 | 0.3 | V | | I <sub>IH,PG</sub> | Input leakage current into PG | V <sub>PG</sub> = 5 V | | | 100 | nA | | t <sub>PG</sub> | PG deglitch time | For a high level to low level transition on the power good output | | 40 | | μs | | OUTPUT | Г | | | | | | | $V_{FB}$ | Feedback voltage | | | 0.6 | | V | | I <sub>IH,FB</sub> | Input leakage current into FB | V <sub>FB</sub> = 0.6 V | | 1 | 70 | nΑ | | V <sub>FB</sub> | Feedback voltage accuracy | PWM, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V | -1% | | 1% | | | $V_{FB}$ | Feedback voltage accuracy | PFM, $V_{IN} \ge V_{OUT} + 1 \text{ V}$ , $V_{OUT} \ge 1.5 \text{ V}$ , Co,eff $\ge 47 \mu\text{F}$ | -1% | | 2% | | | V <sub>FB</sub> | Feedback voltage accuracy | PFM, $V_{IN} \ge V_{OUT} + 1 \text{ V}$ , $V_{OUT} < 1.5 \text{ V}$ , Co,eff $\ge 68 \mu\text{F}$ | -1% | | 2.5% | | | V <sub>FB</sub> | Feedback voltage accuracy with voltage tracking | V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V, V <sub>SS/TR</sub> = 0.3 V, PWM mode | -5% | | 5% | | | | Load regulation | PWM | | 0.05 | | %/A | | | Line regulation | PWM, I <sub>OUT</sub> = 1 A, V <sub>IN</sub> ≥ V <sub>OUT</sub> + 1 V | | 0.02 | | %/V | | R <sub>DIS</sub> | Output discharge resistance | | | | 50 | Ω | | f <sub>SW</sub> | PWM switching frequency range | MODE = high, see the FSET pin functionality about setting the switching frequency | 1.8 | 2.25 | 4 | MHz | | f <sub>SW</sub> | PWM switching frequency | With COMP/FSET tied to GND or V <sub>IN</sub> | 2.08 | 2.25 | 2.4 | MHz | | f <sub>SW</sub> | PWM switching frequency tolerance | using a resistor from COMP/FSET to GND | -12% | | 12% | | | t <sub>on,min</sub> | Minimum on time of high-side FET | $V_{IN} \ge 3.3 \text{ V, } T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | 45 | 67 | ns | | t <sub>on,min</sub> | Minimum on time of low-side FET | | | 15 | | ns | | R <sub>DS(ON)</sub> | High-side FET on-resistance | V <sub>IN</sub> ≥ 5 V | | 11 | 26 | mΩ | | (0) | Low-side FET on-resistance | V <sub>IN</sub> ≥ 5 V | | 9 | 19 | mΩ | | I <sub>IH</sub> | High-side MOSFET leakage current | | | 0.01 | 230 | μΑ | | I <sub>IH</sub> | Low-side MOSFET leakage current | V(SW) = 6 V | | 0.01 | 290 | μΑ | | I <sub>IH</sub> | SW leakage | V(SW) = 0.6V, current into SW pin | -0.05 | , | 30 | μA | | I <sub>LIMH</sub> | High-side FET switch current limit | DC value, V <sub>IN</sub> = 3 V to 6 V | 7.3 | 9.2 | 10.4 | Α | | I <sub>LIMNEG</sub> | Low-side FET negative current limit | DC value | | -3 | | Α | # 7.6 Typical Characteristics ## **8 Parameter Measurement Information** The graphs in this data sheet have been taken based on the schematic and BOM as listed in $\frac{1}{2}$ 8-1 if not otherwise mentioned in the plots. 図 8-1. Measurement Setup for TPS62816-Q1 表 8-1. List of Components | at on the components | | | | | | |-----------------------------------------------|---------------------------------------|-------------------|--|--|--| | REFERENCE | DESCRIPTION | MANUFACTURER (1) | | | | | IC | TPS62816-Q1 | Texas Instruments | | | | | L | 0.25-µH inductor; XGL4020-251ME | Coilcraft | | | | | C <sub>IN</sub> | 22 μF / 10 V; GCM31CR71A226KE02L | Murata | | | | | C <sub>OUT</sub> for V <sub>OUT</sub> = 0.6 V | 5 × 22 μF / 10 V; GCM31CR71A226KE02L | Murata | | | | | C <sub>OUT</sub> for V <sub>OUT</sub> ≥ 1 V | 3 × 22 μF / 10 V; GCM31CR71A226KE02L | Murata | | | | | C <sub>SS</sub> | 15 nF (equal to 0.9-ms start-up ramp) | any | | | | | R <sub>CF</sub> | 8.06 kΩ | any | | | | | C <sub>FF</sub> | 10 pF | any | | | | | R <sub>1</sub> | Depending on V <sub>OUT</sub> | any | | | | | R <sub>2</sub> | Depending on V <sub>OUT</sub> | any | | | | | R <sub>3</sub> | 100 kΩ | any | | | | Product Folder Links: TPS62816-Q1 omit Document Feedback <sup>(1)</sup> See the Third Party-Products Disclaimer. # 9 Detailed Description #### 9.1 Overview The TPS62816-Q1 synchronous switch mode power converter is based on a peak current mode control topology. The control loop is internally compensated. To optimize the bandwidth of the control loop to the wide range of output capacitance that can be used with the TPS62816-Q1, the internal compensation has two settings. See $\forall \mathcal{D} \forall \exists \mathcal{V}$ 9.3.2. One out of the two compensation settings is chosen either by a resistor from COMP/FSET to GND, or by the logic state of this pin. The regulation network achieves fast and stable operation with small external components and low-ESR ceramic output capacitors. The device requires a small feedforward capacitor on the output voltage divider for best transient response. See $\frac{1}{8}$ 10-2. The device supports forced fixed frequency PWM operation with the MODE pin tied to a logic high level. The frequency is defined as either 2.25 MHz internally fixed when COMP/FSET is tied to GND or VIN, or in a range of 1.8 MHz to 4 MHz defined by a resistor from COMP/FSET to GND. Alternatively, the devices can be synchronized to an external clock signal in a range from 1.8 MHz to 4 MHz, applied to the MODE pin with no need for additional passive components. An internal PLL allows the device to change from internal clock to external clock during operation. The synchronization to the external clock is done on a falling edge of the clock applied at MODE to the rising edge on the SW pin. This allows a roughly 180° phase shift when the SW pin is used to generate the synchronization signal for a second converter. When the MODE pin is set to a logic low level, the device operates in power save mode (PFM) at low output current and automatically transfers to fixed-frequency PWM mode at higher output current. In PFM mode, the switching frequency decreases linearly based on the load to sustain high efficiency down to very low output current. #### 9.2 Functional Block Diagram #### 9.3 Feature Description # 9.3.1 Precise Enable The voltage applied at the Enable (EN) pin of the TPS62816-Q1 is compared to a fixed threshold of 1.1 V for a rising voltage. This allows the user to drive the pin by a slowly changing voltage and enables the use of an external RC network to achieve a power-up delay. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback The precise enable input provides a user-programmable undervoltage lockout by adding a resistor divider to the input of the EN pin. The enable input threshold for a falling edge is typically 100 mV lower than the rising edge threshold. The TPS62816-Q1 starts operation when the rising threshold is exceeded. For proper operation, the EN pin must be terminated and must not be left floating. Pulling the EN pin low forces the device into shutdown, with a shutdown current of typically 1 $\mu$ A. In this mode, the internal high-side and low-side MOSFETs are turned off and the entire internal control circuitry is switched off. #### 9.3.2 COMP/FSET This pin allows the user to set two different parameters independently: - Internal compensation settings for the control loop (three settings available) - The switching frequency in PWM mode from 1.8 MHz to 4 MHz - Enable/ disable spread spectrum clocking (SSC) A resistor from COMP/FSET to GND changes the compensation as well as the switching frequency. The change in compensation allows the user to adopt the device to different values of output capacitance. The resistor must be placed close to the pin to keep the parasitic capacitance on the pin to a minimum. The compensation setting is sampled at the start-up of the converter, so a change in the resistor during operation only has an effect on the switching frequency, but not on the compensation. To save external components, the pin can also be directly tied to VIN or GND to set a pre-defined switching frequency or compensation. Do not leave the pin floating. The switching frequency has to be selected based on the input voltage and the output voltage to meet the specifications for the minimum on time and minimum off time. Example: $V_{IN} = 5 \text{ V}$ , $V_{OUT} = 1 \text{ V}$ --> duty cycle (DC) = 1 V / 5 V = 0.2 - with $t_{on} = DC \times T \longrightarrow t_{on,min} = 1/f_{s,max} \times DC$ - --> $f_{s,max} = 1/t_{on,min} \times DC = 1/0.075 \ \mu s \times 0.2 = 2.6 \ MHz$ The compensation range has to be chosen based on the minimum capacitance used. The capacitance can be increased from the minimum value as given in $\frac{1}{2}$ 9-1, up to the maximum of 470 $\mu$ F in all of the three compensation ranges. If the capacitance of an output changes during operation, for example, when load switches are used to connect or disconnect parts of the circuitry, the compensation has to be chosen for the minimum capacitance on the output. With large output capacitance, the compensation must be done based on that large capacitance to get the best load transient response. Compensating for large output capacitance but placing less capacitance on the output can lead to instability. The switching frequency for the different compensation setting is determined by the following equations. For compensation (comp) setting 1 with spread spectrum clocking (SSC) disabled: $$R_{CF}(k\Omega) = \frac{18MHz \cdot k\Omega}{f_s(MHz)} \tag{1}$$ For compensation (comp) setting 1 with spread spectrum clocking (SSC) enabled: $$R_{CF}(k\Omega) = \frac{60MHz \cdot k\Omega}{f_S(MHz)}$$ (2) For compensation (comp) setting 2 with spread spectrum clocking (SSC) disabled: $$R_{CF}(k\Omega) = \frac{180MHz \cdot k\Omega}{f_s(MHz)}$$ (3) 表 9-1. Switching Frequency and Compensation | COMPENSATION | R <sub>CF</sub> | SWITCHING FREQUENCY | MINIMUM OUTPUT<br>CAPACITANCE | |------------------------------------------------------------------------------------------------|-------------------------|----------------------------------------------------------|----------------------------------| | for smallest output capacitance<br>(comp setting 1)<br>SSC disabled | 10 kΩ 4.5 kΩ | 1.8 MHz (10 kΩ) 4 MHz (4.5 kΩ) according to $\precsim$ 1 | 32 μF × V / V <sub>ΟUT</sub> [V] | | for smallest output capacitance<br>(comp setting 1)<br>SSC enabled | 33 kΩ 15 kΩ | 1.8 MHz (33 kΩ) 4 MHz (15 kΩ) according to 式 2 | 32 μF × V / V <sub>OUT</sub> [V] | | for best transient response<br>(larger output capacitance)<br>(comp setting 2)<br>SSC disabled | 100 kΩ 45 kΩ | 1.8 MHz (100 kΩ) 4 MHz (45 kΩ) according to 式 3 | 72 μF × V / V <sub>ΟUT</sub> [V] | | for smallest output capacitance<br>(comp setting 1)<br>SSC disabled | tied to GND | internally fixed 2.25 MHz | 32 μF × V / V <sub>OUT</sub> [V] | | for best transient response<br>(larger output capacitance)<br>(comp setting 2)<br>SSC enabled | tied to V <sub>IN</sub> | internally fixed 2.25 MHz | 72 μF × V / V <sub>ΟUT</sub> [V] | The minimum output capacitance required for stability depends on the output voltage as stated in 表 9-1. Refer to セクション 10.1.2.2.2 for further details on the output capacitance required depending on the output voltage. A too-high resistor value for $R_{CF}$ is decoded as "tied to $V_{IN}$ " and a value below the lowest range is decoded as "tied to GND". The minimum output capacitance in $\frac{1}{8}$ 9-1 is for capacitors close to the output of the device. If the capacitance is distributed, a lower compensation setting can be required. #### 9.3.3 MODE/SYNC When MODE/SYNC is set low, the device operates in PWM or PFM mode depending on the output current. The MODE/SYNC pin forces PWM mode when set high. The pin also allows the user to apply an external clock in a frequency range from 1.8 MHz to 4 MHz for external synchronization. Similar to COMP/FSET, the specifications for the minimum on time and minimum off time have to be observed when setting the external frequency. For use with external synchronization on the MODE/SYNC pin, the internal switching frequency must be set by $R_{CF}$ to a similar value than the externally applied clock. This ensures that if the external clock fails, the switching frequency stays in the same range. When there is no resistor from COMP/FSET to GND but the pin is pulled high or low, external synchronization is not possible. ## 9.3.4 Spread Spectrum Clocking (SSC) The device offers spread spectrum clocking as an option, set by the COMP/FSET pin. When SSC is enabled, the switching frequency is randomly changed in PWM mode when the internal clock is used. The frequency variation is typically between the nominal switching frequency and up to 288 kHz above the nominal switching frequency. When the device is externally synchronized by applying a clock signal to the MODE/SYNC pin, the TPS62816-Q1 follows the external clock and the internal spread spectrum block is turned off. SSC is also disabled during soft start. #### 9.3.5 Undervoltage Lockout (UVLO) If the input voltage drops, the undervoltage lockout prevents mis-operation of the device by switching off both of the power FETs. When enabled, the device is fully operational for input voltages above the rising UVLO threshold and turns off if the input voltage trips below the threshold for a falling supply voltage. #### 9.3.6 Power Good Output (PG) Power good is an open-drain output driven by a window comparator. PG is held low when the device is disabled, in undervoltage lockout, and thermal shutdown. When the output voltage is in regulation hence, within the window defined in the electrical characteristics, the output is high impedance. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 表 9-2. PG Status | EN | DEVICE STATUS | PG STATE | |------|------------------------------------------------------------------------------------------------------------------------------|----------------| | X | V <sub>IN</sub> < 2 V | undefined | | low | V <sub>IN</sub> ≥ 2 V | low | | high | $2 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{UVLO OR}$ in thermal shutdown OR $\text{V}_{\text{OUT}}$ not in regulation | low | | high | V <sub>OUT</sub> in regulation | high impedance | #### 9.3.7 Thermal Shutdown The junction temperature $(T_J)$ of the device is monitored by an internal temperature sensor. If $T_J$ exceeds 170°C (typical), the device goes into thermal shutdown. Both the high-side and low-side power FETs are turned off and PG goes low. When $T_J$ decreases below the hysteresis amount of typically 15°C, the converter resumes normal operation, beginning with soft start. During a PFM pause, the thermal shutdown is not active. After a PFM pause, the device needs up to 9 $\mu$ s to detect a too-high junction temperature. If the PFM burst is shorter than this delay, the device does not detect a too-high junction temperature. #### 9.4 Device Functional Modes #### 9.4.1 Pulse Width Modulation (PWM) Operation The TPS62816-Q1 has two operating modes: Forced PWM mode as discussed in this section and PWM/PFM as discussed in セクション 9.4.2. With the MODE/SYNC pin set to high, the TPS62816-Q1 operates with pulse width modulation in continuous conduction mode (CCM). The switching frequency is either defined by a resistor from the COMP pin to GND or by an external clock signal applied to the MODE/SYNC pin. With an external clock applied to MODE/SYNC, the TPS62816-Q1 follows the frequency applied to the pin. In general, the frequency range in forced PWM mode is 1.8 MHz to 4 MHz. However, the frequency needs to be in a range the TPS62816-Q1 can operate at, taking the minimum on time into account. #### 9.4.2 Power Save Mode Operation (PWM/PFM) When the MODE/SYNC pin is low, power save mode is allowed. The device operates in PWM mode as long as the peak inductor current is above the PFM threshold of approximately 1.8 A. When the peak inductor current drops below the PFM threshold, the device starts to skip switching pulses. In power save mode, the switching frequency decreases with the load current maintaining high efficiency. In addition, the frequency set with the resistor on COMP/FSET must be in a range of 1.8 MHz to 3.5 MHz. The high-side switch in a PFM pulse is turned on until the inductor current reaches its peak current limit. #### 9.4.3 100% Duty-Cycle Operation The duty cycle of a buck converter operated in PWM mode is given as D = VOUT / VIN. The duty cycle increases as the input voltage comes close to the output voltage and the off time gets smaller. When the minimum off time of typically 10 ns is reached, the TPS62816-Q1 skips switching cycles while it approaches 100% mode. In 100% mode, it keeps the high-side switch on continuously. The high-side switch stays turned on as long as the output voltage is below the target. In 100% mode, the low-side switch is turned off. The maximum dropout voltage in 100% mode is the product of the on-resistance of the high-side switch plus the series resistance of the inductor and the load current. #### 9.4.4 Current Limit and Short Circuit Protection The TPS62816-Q1 is protected against overload and short circuit events. If the inductor current exceeds the current limit I<sub>LIMH</sub>, the high-side switch is turned off and the low-side switch is turned on to ramp down the inductor current. The high-side switch turns on again only if the current in the low-side switch has decreased below the low-side current limit. Due to internal propagation delay, the actual current can exceed the static current limit. The dynamic current limit is given as: $$I_{peak(typ)} = I_{LIMH} + \frac{V_L}{L} \cdot t_{PD} \tag{4}$$ Product Folder Links: TPS62816-Q1 #### where: - I<sub>LIMH</sub> is the static current limit as specified in the electrical characteristics - · L is the effective inductance at the peak current - V<sub>L</sub> is the voltage across the inductor (V<sub>IN</sub> V<sub>OUT</sub>) - t<sub>PD</sub> is the internal propagation delay of typically 50 ns The current limit can exceed static values, especially if the input voltage is high and very small inductances are used. The dynamic high-side switch peak current can be calculated as follows: $$I_{peak(typ)} = I_{LIMH} + \frac{V_{IN} - V_{OUT}}{L} \cdot 50ns \tag{5}$$ #### 9.4.5 Foldback Current Limit and Short Circuit Protection This is valid for devices where foldback current limit is enabled. When the device detects current limit for more than 1024 subsequent switching cycles, it reduces the current limit from its nominal value to a typical peak current of 3.7 A. Foldback current limit is left when the current limit indication goes away. For the case that device operation continues in current limit, it would, after 3072 switching cycles, try again full current limit for again 1024 switching cycles. #### 9.4.6 Output Discharge The purpose of the discharge function is to ensure a defined down-ramp of the output voltage when the device is being disabled, but also to keep the output voltage close to 0 V when the device is off. The output discharge feature is only active once the TPS62816-Q1 has been enabled at least once since the supply voltage was applied. The discharge function is enabled as soon as the device is disabled, in thermal shutdown, or in undervoltage lockout. The minimum supply voltage required for the discharge function to remain active typically is 2 V. Output discharge is not activated during a current limit or foldback current limit event. ## 9.4.7 Soft Start/Tracking (SS/TR) The internal soft-start circuitry controls the output voltage slope during start-up. This avoids excessive inrush current and ensures a controlled output voltage rise time. It also prevents unwanted voltage drops from high impedance power sources or batteries. When EN is set high to start operation, the device starts switching after a delay of about 200 $\mu$ s, then the internal reference and hence $V_{OUT}$ rises with a slope controlled by an external capacitor connected to the SS/TR pin. Leaving the SS/TR pin disconnected provides the fastest start-up ramp with 150 $\mu$ s typically. A capacitor connected from SS/TR to GND is charged with 10 $\mu$ A by an internal current source during soft start until it reaches the reference voltage of 0.6 V. The capacitance required to set a certain ramp-time ( $t_{ramp}$ ), therefore, is: $$Css[nF]=10\mu A*t_{ramp}[ms]/0.6V$$ (6) If the device is set to shutdown (EN = GND), undervoltage lockout, or thermal shutdown, an internal resistor pulls the SS/TR pin to GND to ensure a proper low level. Returning from those states causes a new startup sequence. A voltage applied at SS/TR can be used to track a master voltage. The output voltage follows this voltage in both directions up and down in forced PWM mode. In PFM mode, the output voltage decreases based on the load current. The SS/TR pin must not be connected to the SS/TR pin of other devices. An external voltage applied on SS/TR is internally clamped to the feedback voltage (0.6 V). It is recommended to set the target for the external voltage on SS/TR slightly above the feedback voltage. Given the tolerances of the resistor divider $R_5$ and $R_6$ on SS/TR, this makes sure the device "switches" to the internal reference voltage when the power-up sequencing is finished. See $\boxed{2}$ 10-57. Copyright © 2022 Texas Instruments Incorporated # 10 Application and Implementation #### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 10.1 Application Information ### 10.1.1 Programming the Output Voltage The output voltage of the TPS62816-Q1 is adjustable. It can be programmed for output voltages from 0.6 V to 5.5 V using a resistor divider from VOUT to GND. The voltage at the FB pin is regulated to 600 mV. The value of the output voltage is set by the selection of the resistor divider from $\pm$ 7. It is recommended to choose resistor values that allow a current of at least 2 $\mu$ A, meaning the value of R<sub>2</sub> must not exceed 400 k $\Omega$ . Lower resistor values are recommended for the highest accuracy and most robust design. $$R_1 = R_2 \cdot \left(\frac{V_{OUT}}{V_{FB}} - 1\right) \tag{7}$$ #### 10.1.2 External Component Selection #### 10.1.2.1 Inductor Selection The TPS62816-Q1 is designed for a nominal 0.22-µH inductor with a switching frequency of typically 2.25 MHz. Larger values can be used to achieve a lower inductor current ripple, but they can have a negative impact on efficiency and transient response. Smaller values than 0.22 µH cause a larger inductor current ripple, which causes larger negative inductor current in forced PWM mode at low or no output current. For a higher or lower nominal switching frequency, the inductance must be changed accordingly. See the *Recommended Operating Conditions* for details. The inductor selection is affected by several effects like the following: - · Inductor ripple current - Output ripple voltage - PWM-to-PFM transition point - Efficiency In addition, the inductor selected has to be rated for appropriate saturation current and DC resistance (DCR). 式 8 calculates the maximum inductor current. $$I_{L(\text{max})} = I_{OUT(\text{max})} + \frac{\Delta I_{L(\text{max})}}{2}$$ (8) $$\Delta I_{L(\text{max})} = \frac{V_{OUT} \cdot \left(1 - \frac{V_{OUT}}{V_{IN}}\right)}{L \min} \cdot \frac{1}{f_{SW}}$$ (9) #### where: - I<sub>L(max)</sub> is the maximum inductor current. - ΔI<sub>L(max)</sub> is the peak-to-peak inductor ripple current. - Lmin is the minimum inductance at the operating point. ### 表 10-1. Typical Inductors | TYPE | INDUCTANCE [µH] | CURRENT [A] <sup>(1)</sup> | NOMINAL SWITCHING<br>FREQUENCY | DIMENSIONS [L × W × H] mm | MANUFACTURER <sup>(2)</sup> | | |---------------|-----------------|----------------------------|--------------------------------|---------------------------|-----------------------------|--| | XEL4020-201ME | 0.20 μH, ±20% | 14 | 2.25 MHz | 4 × 4 × 2.1 | Coilcraft | | | _ | | | | |---------|------------|----------|-------------| | 表 10-1. | Typical In | nductors | (continued) | | TYPE | INDUCTANCE [µH] | INDUCTANCE [µH] CURRENT [A] <sup>(1)</sup> NOMINAL SWITCHING FREQUENCY | | DIMENSIONS [L × W × H] mm | MANUFACTURER <sup>(2)</sup> | | |---------------|-----------------|------------------------------------------------------------------------|----------|---------------------------|-----------------------------|--| | XGL4020-251ME | 0.25 µH, ±20% | 12 | 2.25 MHz | 4 × 4 × 2.1 | Coilcraft | | | XEL4030-201ME | 0.20 µH, ±20% | 17 | 2.25 MHz | 4 × 4 × 3.2 | Coilcraft | | - (1) Lower of I<sub>RMS</sub> at 20°C rise or I<sub>SAT</sub> at 20% drop. - (2) See the Third Party-Products Disclaimer. Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current of the inductor needed. A margin of about 20% is recommended to add. A larger inductor value is also useful to get lower ripple current, but increases the transient response time and size as well. ### 10.1.2.2 Capacitor Selection ### 10.1.2.2.1 Input Capacitor For most applications, 22 µF nominal is sufficient and is recommended. The input capacitor buffers the input voltage for transient events and also decouples the converter from the supply. A low-ESR multilayer ceramic capacitor (MLCC) is recommended for the best filtering and must be placed between VIN and GND as close as possible to those pins. #### 10.1.2.2.2 Output Capacitor The architecture of the TPS62816-Q1 allows the use of tiny ceramic output capacitors with low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get narrow capacitance variation with temperature, it is recommended to use dielectric X7R, X7T, or equivalent. Using a higher value has advantages, like smaller voltage ripple and a tighter DC output accuracy in Power Save mode. The COMP/FSET pin allows the user to select two different compensation settings based on the minimum capacitance used on the output. The maximum capacitance is $470~\mu\text{F}$ in any of the compensation settings. The minimum capacitance required on the output depends on the compensation setting and output voltage. For output voltages below 1 V, the minimum increases linearly from 32 $\mu$ F at 1 V to 53 $\mu$ F at 0.6 V with the compensation setting for smallest output capacitance. Other compensation ranges are equivalent. See $\pm$ 9-1 for details. #### 10.2 Typical Application 図 10-1. Typical Application # 10.2.1 Design Requirements The design guidelines provide a component selection to operate the device within the recommended operating conditions. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ## 10.2.2 Detailed Design Procedure $$R_1 = R_2 \cdot \left(\frac{V_{OUT}}{V_{FB}} - 1\right) \tag{10}$$ With $V_{FB} = 0.6 V$ : 表 10-2. Setting the Output Voltage | NOMINAL OUTPUT VOLTAGE V <sub>OUT</sub> | R <sub>1</sub> | R <sub>2</sub> | C <sub>FF</sub> | EXACT OUTPUT VOLTAGE | | | |-----------------------------------------|----------------|----------------|-----------------|----------------------|--|--| | 0.8 V | 16.9 kΩ | 51 kΩ | 15 pF | 0.7988 V | | | | 1.0 V | 20 kΩ | 30 kΩ | 13 pF | 1.0 V | | | | 1.1 V | 39.2 kΩ | 47 kΩ | 6.8 pF | 1.101 V | | | | 1.2 V | 68 kΩ | 68 kΩ | 3.9 pF | 1.2 V | | | | 1.5 V | 76.8 kΩ | 51 kΩ | 3.3 pF | 1.5 V | | | | 1.8 V | 80.6 kΩ | 40.2 kΩ | 3.3 pF | 1.803 V | | | | 2.5 V | 47.5 kΩ | 15 kΩ | 5.6 pF | 2.5 V | | | | 3.3 V | 88.7 kΩ | 19.6 kΩ | 3 pF | 3.315 V | | | The maximum value for the feedforward capacitor $C_{FF}$ at minimum output capacitance is determined by $\pm$ 11: $$C_{FF,max}(F) = 2.661 \times 10^{-7} F \times \Omega / R1 (\Omega)$$ (11) #### 10.2.3 Application Curves All plots have been taken with a nominal switching frequency of 2.25 MHz when set to PWM mode, unless otherwise noted. The BOM is according to $\frac{1}{8}$ 8-1. # 10.3 System Examples ### 10.3.1 Voltage Tracking The TPS62816-Q1 follows the voltage applied to the SS/TR pin. A voltage ramp on SS/TR to 0.6 V ramps the output voltage according to the 0.6-V feedback voltage. Tracking the 3.3 V of the primary device such that both rails reach their target voltage at the same time, requires a resistor divider on SS/TR of the secondary device equal to the output voltage divider of the primary device. The output current of 10 $\mu$ A on the SS/TR pin causes an offset voltage on the resistor divider formed by R<sub>5</sub> and R<sub>6</sub>. The equivalent resistance of R<sub>5</sub> // R<sub>6</sub> must therefore be kept below 4 k $\Omega$ . The current from SS/TR causes a slightly higher voltage across R6 than 0.6 V, which is desired because the secondary device switches to its internal reference as soon as the voltage at SS/TR is higher than 0.6 V. In case both devices need to run in forced PWM mode, it is recommended to tie the MODE pin of the secondary device to the output voltage or the power good signal of the primary device. The TPS62816-Q1 has a duty cycle limitation defined by the minimum on time. For tracking down to low output voltages, the secondary device cannot follow once the minimum duty cycle is reached. Enabling PFM mode while tracking is in progress allows the user to ramp down the output voltage close to 0 V. 図 10-57. Schematic for Output Voltage Tracking 図 10-58. Scope Plot for Output Voltage Tracking #### 10.3.2 Synchronizing to an External Clock The TPS62816-Q1 can be externally synchronized by applying an external clock on the MODE/SYNC pin. There is no need for any additional circuitry as long as the input signal meets the requirements given in the electrical specifications. The clock can be applied or removed during operation, allowing the user to switch from an externally defined fixed frequency to power save mode or to internal fixed-frequency operation. The value of the $R_{\text{CF}}$ resistor must be chosen such that the internally defined frequency and the externally applied frequency are close to each other. This ensures a smooth transition from internal to external frequency and vice versa. 図 10-59. Schematic Using External Synchronization #### 10.3.3 Compensation Settings The TPS62816-Q1 offers two different compensations settings using the COMP/FSET pin. This allows the user to optimize the device regarding its transient response. For applications with no high requirements on transient response, a small output capacitance is desired for small size and low cost. In such cases, COMP1 must used so the TPS62816-Q1 is stable with as low as 32 $\mu F$ of output capacitance. When the load is very dynamic, adding output capacitance improves transient response, but its effect is limited since this also reduces the crossover frequency of the control loop. For such cases, COMP2 must be used as it increases the bandwidth, but requires a larger output capacitance for stable operation. The following scope plots are taken for the same conditions, but differ in the compensation setting. Since COMP2 demands 72- $\mu F$ minimum output capacitance for stability, both plots were both taken with 72 $\mu F$ on the output to allow the user to compare the results. One plot was taken for the COMP1 ( $R_{CF}=8.06~k\Omega$ ) and one for the COMP2 ( $R_{CF}=80.6~k\Omega$ ) compensation setting. The scope plots show that for the same output capacitance of 72 $\mu F$ , the transient response for COMP2 is improved over the COMP1 setting. 図 10-62. Schematic # 11 Power Supply Recommendations The TPS62816-Q1 device family does not have special requirements for its input power supply. The output current of the input power supply needs to be rated according to the supply voltage, output voltage, and output current of the TPS62816-Q1. # 12 Layout # 12.1 Layout Guidelines A proper layout is critical for the operation of a switched mode power supply, even more at high switching frequencies. Therefore, the PCB layout of the TPS62816-Q1 demands careful attention to ensure operation and to get the performance specified. A poor layout can lead to issues like the following: - Poor regulation (both line and load) - · Stability and accuracy weaknesses - Increased EMI radiation - Noise sensitivity See セクション 12.2 for the recommended layout of the TPS62816-Q1, which is designed for common external ground connections. The input capacitor must be placed as close as possible between the VIN and GND pin. Provide low inductive and resistive paths for loops with high di/dt. Therefore, paths conducting the switched load current must be as short and wide as possible. Provide low capacitive paths (with respect to all other nodes) for wires with high dv/dt. Therefore, the input and output capacitance must be placed as close as possible to the IC pins and parallel wiring over long distances and narrow traces must be avoided. Loops that conduct an alternating current must outline an area as small as possible, since this area is proportional to the energy radiated. Sensitive nodes like FB need to be connected with short wires and not nearby high dv/dt signals (for example, SW). Since they carry information about the output voltage, they must be connected as close as possible to the actual output voltage (at the output capacitor). The capacitor on the SS/TR pin as well as the FB resistors, $R_1$ and $R_2$ , must be kept close to the IC and connect directly to those pins and the system ground plane. The package uses the pins for power dissipation. Thermal vias on the VIN and GND pins help to spread the heat into the PCB. The recommended layout is implemented on the EVM and shown in the *TPS62816EVM-140 Evaluation Module User's Guide*. #### 12.2 Layout Example 図 12-1. Layout Example # 13 Device and Documentation Support #### 13.1 Device Support ### 13.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 13.2 Documentation Support #### 13.2.1 Related Documentation For related documentation, see the following: Texas Instruments, TPS62816EVM-140 Evaluation Module User's Guide ### 13.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 13.4 サポート・リソース TI E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 13.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 13.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 13.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2022 Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status<br>(1) | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|---------------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | TPS62816QWRWYRQ1 | Active | Production | VQFN-HR (RWY) 9 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-2-260C-1 YEAR | -40 to 125 | 816Q | | TPS62816QWRWYRQ1.A | Active | Production | VQFN-HR (RWY) 9 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 816Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 12-Jan-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | _ | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS62816QWRWYRQ1 | VQFN-<br>HR | RWY | 9 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | PACKAGE MATERIALS INFORMATION www.ti.com 12-Jan-2024 ### \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | ı | TPS62816QWRWYRQ1 | VQFN-HR | RWY | 9 | 3000 | 210.0 | 185.0 | 35.0 | | 2 x 3, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # **PACKAGE OUTLINE** VQFN-HR - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. NOTES: (continued) - 3. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. NOTES: (continued) - 3. This package is designed to be soldered to thermal pads on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated