**TPS61288** JAJSJL3C - AUGUST 2020 - REVISED MARCH 2022 # TPS61288 18V、15A、完全統合型同期整流昇圧コンバータ ## 1 特長 - HotRod<sup>™</sup> Lite オプション付きの 2.5mm × 3.0mm QFN パッケージ - TPS61288 HotRod - TPS61288L HotRod Lite - 熱特性を改善した TPS61288L を推奨します - 広い入出力電圧範囲 - $V_{IN}: 2.0V \sim 18V$ - スタートアップ時の最低入力電圧: 2.4V - V<sub>OUT</sub>:4.5V∼18V - 高効率と電力能力 - スイッチ電流制限:15A (ピーク値) - $-2 \circlearrowleft 0.5 \text{m}\Omega \text{ (LS)/8.5m}\Omega \text{ (HS) MOSFET}$ - スイッチング周波数:500kHz - V<sub>IN</sub> = 3.6V、V<sub>OUT</sub> = 13V、I<sub>OUT</sub> = 2A で、最高 94.7% の効率 - V<sub>IN</sub> = 7.2V、V<sub>OUT</sub> = 16V、I<sub>OUT</sub> = 2.5A で、最高 96.9% の効率 - システム動作時間を延長 - VOUT ピンへの静止電流: 110μA (標準値) - シャットダウン時の VIN ピン電流: 2.1µA (最大) - 軽負荷および低デューティ・サイクル時のスムーズ なオン時間 / オフ時間 (SOO) 変調、PFM と PWM の間の DC オフセットなし - 豊富な保護 - 19V での出力過電圧保護 - サイクル単位の過電流保護 - サーマル・シャットダウン # 2 アプリケーション - Bluetooth™ スピーカー - LCD ディスプレイのソース・ドライバ - USB Type-C と USB パワー・デリバリ ## 3 概要 TPS61288 は電力密度が高く、完全に統合された同期整流昇圧コンバータで、 $6.5 m\Omega$ のパワー・スイッチと $8.5 m\Omega$ の整流器スイッチが搭載され、携帯用システムで高い効率と小さなサイズのソリューションを実現できます。 TPS61288 は、2 V (2.4 V の立ち上がり) $\sim 18 V$ の広い入力電圧範囲を備えており、シングルセルまたは 2 セルのリチウム・バッテリを使用するアプリケーションをサポートします。このデバイスには 15 A のスイッチ電流能力があり、最高 18 V の出力電圧を供給できます。 TPS61288 は、ピーク電流制御トポロジと、SOO 変調を使用して出力電圧を調整します。このデバイスは、中負荷から重負荷の状態でパルス幅変調 (PWM) モードで動作します。軽負荷および低デューティ・サイクル状態で、パルス周波数変調 (PFM) モードで自動的に動作します。SOO 変調により、広い負荷 / VIN 範囲にわたって高精度のレギュレーションを実現すると同時に、高効率と低出力リップルを維持します。PWM モードのスイッチング周波数は 500kHz です。TPS61288 には 19V の出力過電圧保護、サイクル単位の過電流保護、サーマル・シャットダウン保護の機能が搭載されています。 TPS61288 は、2.5mm × 3.0mm の QFN パッケージで 供給されます。 #### 製品情報 | AT EI HASP | | | | | | | | |------------|----------------------|---------------|--|--|--|--|--| | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | | | | | | | TPS61288 | QFN (11) | 2.5mm × 3.0mm | | | | | | (1) 利用可能なパッケージについては、このデータシートの末尾にある注文情報を参照してください。 代表的なアプリケーション回路 Page ## **Table of Contents** | 1 特長 | 1 | 8.4 Device Functional Modes | 11 | |----------------------------------------------|-------------|------------------------------------------------|------------------| | 2 アプリケーション | | 9 Application and Implementation | | | 3 概要 | | 9.1 Application Information | 13 | | 4 Revision History | | 9.2 Typical Application | | | 5 Device Comparison | | 10 Power Supply Recommendations | | | 6 Pin Configuration and Functions | | 11 Layout | <mark>2</mark> 1 | | 7 Specifications | | 11.1 Layout Guidelines | | | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | | | 7.2 ESD Ratings | | 12 Device and Documentation Support | 23 | | 7.3 Recommended Operating Conditions | | 12.1 Receiving Notification of Documentation U | | | 7.4 Thermal Information | | 12.2 サポート・リソース | | | 7.5 Electrical Characteristics | | 12.3 Trademarks | 23 | | 7.6 Typical Characteristics | 8 | 12.4 Electrostatic Discharge Caution | 23 | | 8 Detailed Description | | 12.5 Glossary | 23 | | 8.1 Overview | | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram | | Information | 23 | | 8.3 Feature Description | | | | | 4 Revision History<br>資料番号末尾の英字は改訂を表しています。その | の改訂履歴 | は英語版に準じています。 | | | Changes from Revision B (December 2021 | ) to Revisi | on C (May 2022) | Page | | <ul><li>HotRod Lite オプションを追加</li></ul> | | | 1 | | | | | | Changes from Revision A (December 2020) to Revision B (December 2021) # **5 Device Comparison** | DEVICE NAME | PACKAGE | |-------------|-------------| | TPS61288 | HotRod | | TPS61288L | HotRod Lite | # **6 Pin Configuration and Functions** 図 6-1. 11-Pin RQQ VQFN Package (Top View) 表 6-1. Pin Functions | PIN NAME NUMBER | | 1/0 | DESCRIPTION | | |-----------------|-----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | 1/0 | DESCRIPTION | | | FB | 1 | I | Voltage feedback. Connect to the center tape of a resistor divider to program the output voltage. | | | СОМР | 2 | 0 | Output of the internal error amplifier, the loop compensation network should be connected between this pin and the AGND pin. | | | PGND | 3 | PWR | Power ground of the IC. It is connected to the source of the low-side MOSFET. | | | sw | 4,9 | PWR | The switching node pin of the converter. It is connected to the drain of the internal low-side power MOSFET and the source of the internal high-side power MOSFET. | | | VOUT | 5 | PWR | Boost converter output | | | EN | 6 | I | Enable logic input. Logic high level enables the device. Logic low level disables the device and turns it into shutdown mode. | | | VIN | 7 | I | IC power supply input | | | BST | 8 | 0 | Power supply for high-side MOSFET gate driver. A ceramic capacitor of 0.1 $\mu$ F must be connected between this pin and the SW pin. | | | AGND | 10 | - | Signal ground of the IC | | | vcc | 11 | 0 | Output of the internal regulator. A ceramic capacitor of more than 1.0 $\mu F$ is required between this pin and ground. | | Product Folder Links: TPS61288 bmit Document Feedback ## 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |------------------|--------------------------------|------|------|------| | Voltage | BST | -0.3 | SW+6 | V | | Voltage | VIN, VOUT, SW | -0.3 | 20 | V | | Voltage | Other pins | -0.3 | 6 | V | | T <sub>J</sub> | Operating Junction Temperature | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | | ±2000 | V | | V <sub>(ESD)</sub> | | Charged device model (CDM), per JEDEC specification JS-002, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |------------------|------------------------------------|-----|-----|------|------| | V <sub>IN</sub> | Input voltage range | 2.0 | | 18 | V | | V <sub>OUT</sub> | Output voltage range | 4.5 | | 18 | V | | L | Effective inductance range | 8.0 | | 5.6 | μΗ | | C <sub>IN</sub> | Effective input capacitance range | 1 | 10 | | μF | | C <sub>OUT</sub> | Effective output capacitance range | 10 | | 1000 | μF | | TJ | Operating junction temperature | -40 | | 125 | °C | ## 7.4 Thermal Information | | | TPS61288 | TPS61288 | | |-----------------------|----------------------------------------------|----------------------|----------------------|------| | | THERMAL METRIC(1) | RQQ (VQFN) - 11 PINS | RQQ (VQFN) - 11 PINS | UNIT | | | | EVM <sup>(2)</sup> | Standard | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 33.6 | 71.4 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | n/a | n/a | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | n/a | n/a | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.7 | 2.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 13.4 | 15.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | n/a | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> Measured on TPS61288EVM, 4-layer, 2oz copper PCB. ## 7.5 Electrical Characteristics $T_J = -40$ °C to 125°C, $V_{IN} = 2.5$ V to 9 V and $V_{OUT} = 16$ V. Typical values are at $T_J = 25$ °C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|---------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------| | POWER S | SUPPLY | | | | | | | | Input voltage under voltage lockout (UVLO) threshold | VIN rising | | 2.3 | 2.4 | V | | $V_{UVLO}$ | Input voltage under voltage lockout (UVLO) threshold | VIN falling, V <sub>OUT</sub> > 3 V | 1.8 | 1.9 | 2 | V | | | under voltage lock out hysteresis | V <sub>UVLO</sub> rising - V <sub>UVLO</sub> falling | | 400 | | mV | | V <sub>CC</sub> | Vcc regulated votlage | I <sub>CC</sub> = 5 mA, V <sub>IN</sub> = 9 V | | 4.8 | | V | | V <sub>CC_UVLO</sub> | Vcc falling threshold | V <sub>CC</sub> falling | 1.9 | 2 | | V | | I <sub>Q_IN</sub> | Quiescent current into VIN pin | 3 | 10 | uA | | | | I <sub>Q_OUT</sub> | Quiescent current into VOUT pin | EN = High, No switching, 2.4 V < $V_{IN}$ < 16 V, $V_{OUT}$ > 1.1 $V_{IN}$ , -40 °C $\leq$ T <sub>J</sub> $\leq$ 85 °C | | 110 | 165 | uA | | I <sub>SD</sub> | Shutdown current into VIN pin | EN = Low, No switching, 2.4 V < $V_{IN}$ < 18 V, -40 °C ≤ $T_J$ ≤ 85 °C | | | 2.1 | uA | | I <sub>SD_SW</sub> | Reverse leakage current into SW | EN = Low, No switching, $V_{SW}$ = 0V, 4.5 V<br>< $V_{OUT}$ < 18 V, -40 °C ≤ $T_J$ ≤ 85°C | | | 1 | uA | | OUTPUT | | | | | | | | $V_{REF}$ | Feedback regulation reference voltage | PWM Operation | 0.588 | 0.6 | 0.612 | V | | I <sub>FB</sub> | Feedback input bias current | | | | 20 | nA | | $V_{OVP}$ | Over Voltage Protection | Rising threshold | 18.3 | 19 | 19.5 | V | | V <sub>OVP_HYS</sub> | Over Voltage Protection Hysteresis | | | 600 | | mV | | POWER S | SWITCH | | | | | | | R <sub>DS(on)</sub> | High-side FET on resistance | V <sub>CC</sub> = 5 V | | 8.5 | | mΩ | | R <sub>DS(on)</sub> | Low-side FET on resistance | V <sub>CC</sub> = 5 V | | 6.5 | | mΩ | | CURREN | T LIMIT | | | | | | | I <sub>LIM</sub> | Switching Peak Current Limit | $V_{IN} = 7.2 \text{ V}, V_{OUT} = 16 \text{ V}, L = 2.2 \text{ uH}, -20$<br>°C \le T <sub>J</sub> \le 125 °C | 12 | 15 | 17.1 | Α | | LOGIC IN | TERFACE | | | | | | | V <sub>IH</sub> | EN High-level input voltage | | | | 1.2 | V | | V <sub>IL</sub> | EN Low-level input voltage | | 0.4 | | | V | | V <sub>HYS</sub> | Hysteresis of the control logic | | 50 | | | mV | | R <sub>EN</sub> | Pull down resistor for control pin | | | 850 | 1100 | kΩ | | ERROR A | MPLIFIER | | | | 1 | | | V <sub>COMP_H</sub> | COMP output high voltage | V <sub>FB</sub> = V <sub>REF</sub> - 200 mV | | 1.88 | | V | | V <sub>COMP_L</sub> | COMP output low voltage | V <sub>FB</sub> = V <sub>REF</sub> + 200 mV | | 0.55 | | V | | Gm | Error amplifier trans conductance | | | 180 | | μS | | K <sub>COMP</sub> | Power stage trans-conductance(inductor peak current / comp voltage) | | | 13.5 | | A/V | | I <sub>SINK</sub> | Comp pin sink current | V <sub>FB</sub> = V <sub>REF</sub> + 200 mV, V <sub>COMP</sub> = 1.5 V | | 20 | | μA | | I <sub>SOURCE</sub> | Comp pin source current | V <sub>FB</sub> = V <sub>REF</sub> + 200 mV, V <sub>COMP</sub> = 1.5 V | | 20 | | μA | | SWITCHI | NG TIME | 1 | | | | | | T <sub>SS</sub> | Soft start time | V <sub>IN</sub> = 7.2V, V <sub>OUT</sub> = 16V; L = 2.2 uH,<br>C <sub>out(eff)</sub> = 50 uF | | 3 | | ms | | f <sub>SW</sub> | Switching frequency | V <sub>IN</sub> = 7.2V, V <sub>OUT</sub> = 16V; V <sub>IN</sub> = 3.6V, V <sub>OUT</sub> = 13V | 440 | 500 | 600 | kHz | | t <sub>ON_MIN</sub> | Minimum on-time | | | 60 | 110 | ns | | PROTEC | TION | | | | | | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 7.5 Electrical Characteristics (continued) $T_J$ = -40°C to 125°C, $V_{IN}$ = 2.5 V to 9 V and $V_{OUT}$ = 16 V. Typical values are at $T_J$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------|-----------------------------|-----|-----|-----|------| | T <sub>SD</sub> | Thermal shutdown | Junction temperature rising | | 160 | | °C | | T <sub>SD_HYS</sub> | Thermal shutdown hysteresis | | | 20 | | °C | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ## 7.6 Typical Characteristics $T_A = 25$ °C, $f_{SW} = 500$ kHz, unless otherwise noted. ## 7.6 Typical Characteristics (continued) ## 8 Detailed Description ## 8.1 Overview The TPS61288 is a fully-integrated synchronous boost converter with a $6.5\text{-m}\Omega$ power switch and a $8.5\text{-m}\Omega$ rectifier switch to output high power from a single cell or two-cell Lithium batteries. The device is capable of providing an output voltage of 18 V and delivering up to 35-W power from a single cell Lithium battery and 45-W power from a two cells Lithium battery. The TPS61288 employs the peak current control topology with the SOO modulation to regulate the output voltage. In the moderate-to-heavy load condition, the TPS61288 operates in the quasi-constant frequency pulse width modulation (PWM) mode. As conventional adaptive off-time converters, the device varies the off-time as a function of input and output voltage to maintain a nearly constant frequency 500 kHz. In the light load condition, the device runs in the pulse frequency modulation (PFM) mode. Off-time is modulated by the feedback loop and extended as load becoming lighter. Zero current detection in high-side N-MOSFET enables the device running in discontinuous conduction mode (DCM) to optimize light-load efficiency. The TPS61288 implements the cycle-by-cycle current limit to protect the device from overload conditions during boost switching. The typical switch peak current limit is 15 A. The TPS61288 uses external loop compensation, which provides flexibility to use different inductors and output capacitors. The peak current control scheme gives excellent transient line and load response with minimal output capacitance. ### 8.2 Functional Block Diagram ## 8.3 Feature Description ### 8.3.1 Enable and Start-up The TPS61288 has a soft start function to prevent high inrush current during start-up. When the EN pin is pulled high, the internal soft-start capacitor is charged with a constant current. During this time, the soft-start capacitor voltage is compared with the internal reference (0.6 V). The lower one is fed into the internal positive input of the error amplifier. The output of the error amplifier (which determines the inductor peak current value) ramps up slowly as the soft-start capacitor voltage goes up. The soft-start phase is completed after the soft-start capacitor voltage exceeds the internal reference (0.6 V). When the EN pin is pulled low, the voltage of the soft-start capacitor is discharged to ground. ### 8.3.2 Undervoltage Lockout (UVLO) The UVLO circuit prevents the device from malfunctioning at low input voltage and the battery from excessive discharge. The TPS61288 has both VIN UVLO and VCC UVLO function. It disables the device from switching when the falling voltage at the VIN pin trips the falling UVLO threshold $V_{UVLO}$ , which is typically 1.9 V. The device starts operating when the rising voltage at the VIN pin trips the rising UVLO threshold typically 2.3 V. It also disables the device when the falling voltage at the VCC pin trips the UVLO threshold $V_{CC\_UVLO}$ , which is typically 2.1 V. ### 8.3.3 Switching Peak Current Limit To avoid an accidental large peak current, the TPS61288 has an internal cycle-by-cycle current limit. The low-side switch is turned off immediately as soon as the switch current touches the typical 15-A current limit. #### 8.3.4 Overvoltage Protection If the output voltage at the VOUT pin is detected above 19 V (typical value), the TPS61288 stops switching immediately until the voltage at the VOUT pin drops the hysteresis value lower than the output overvoltage protection threshold. This function prevents overvoltage on the output and secures the circuits connected to the output from excessive overvoltage. ### 8.3.5 Thermal Shutdown A thermal shutdown is implemented to prevent damages due to excessive heat and power dissipation. Typically, the thermal shutdown happens at a junction temperature of 160°C. When the thermal shutdown is triggered, the device stops switching until the junction temperature falls below typically 140°C, then the device starts switching again. #### 8.4 Device Functional Modes #### 8.4.1 PWM The synchronous boost converter TPS61288 operates at a quasi-constant frequency pulse width modulation (PWM) in moderate to heavy load condition. Based on the VIN to VOUT ratio, a circuit predicts the required off-time of the switching cycle. At the beginning of each switching cycle, the low-side N-MOSFET switch, shown in the internal error amplifier. After the peak current ramps up to a peak current that is determined by the output of the internal error amplifier. After the peak current is reached, the current comparator trips, and it turns off the low-side N-MOSFET switch and the inductor current goes through the body diode of the high-side N-MOSFET in a dead-time duration. After the dead-time duration, the high-side N-MOSFET switch is turned on. Because the output voltage is higher than the input voltage, the inductor current decreases. The high-side switch is not turned off until the calculated off-time is reached. After a short dead-time duration, the low-side switch turns on again and the switching cycle is repeated. #### 8.4.2 PFM The TPS61288 provides a seamless transition from PWM to PFM operation with smooth on-time/off-time (SOO) mode and enables automatic pulse-skipping mode that provides excellent efficiency over a wide load range. As load current decreasing or VIN rising, the output of the internal error amplifier decreases to lower the inductor peak current, delivering less power to the load. When the output current further decreases, the inductor current will decrease to zero during the off-time. The converter senses inductor current and prevents negative flow by shutting off the high-side MOSFET until the beginning of the next switching cycle. When the inductor peak current reaches to 2.6 A (typical), along with decreasing peak current, the TPS61288 extends its off-time of the switching period to deliver less energy to the output and regulate the output voltage to the target. The output of the error amplifier continuously goes down and reaches a threshold with respect to the 1.3-A (typical) peak current, the output of the error amplifier is clamped at this value and does not decrease any more. With SOO mode, the TPS61288 keeps the output voltage equal to the setting voltage. In addition, the output voltage ripple is much smaller at light load due to low peak current. Refer to ☒ 8-1. 図 8-1. PFM Mode Diagram ## 9 Application and Implementation #### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The TPS61288 is designed for outputting voltage up to 18 V with the 15-A switch current capability. The TPS61288 operates at a quasi-constant frequency pulse-width modulation (PWM) in moderate to heavy load condition. In light load condition, the converter operates in PFM mode with single pulse. The PFM mode brings high efficiency over the entire load range. The converter uses the adaptive constant off-time peak current control scheme, which provides excellent transient line and load response with minimal output capacitance. The TPS61288 can work with different inductor and output capacitor combinations by external loop compensation. ### 9.2 Typical Application 図 9-1. TPS61288 3.6-V to 13-V/2.3-A Output Converter ### 9.2.1 Design Requirements 表 9-1. Design Parameters | DESIGN PARAMETERS | EXAMPLE VALUES | | | | | | |-----------------------|---------------------|--|--|--|--|--| | Input voltage range | 2.7 to 4.4 V | | | | | | | Output voltage | 13 V | | | | | | | Output voltage ripple | 100 mV peak-to-peak | | | | | | | Output current rating | 2.3 A | | | | | | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ## 9.2.2 Detailed Design Procedure ### 9.2.2.1 Setting Output Voltage The output voltage is set by an external resistor divider (R1, R2 in the $\boxtimes$ 9-1 circuit diagram). For the best accuracy, R2 should be smaller than 300 k $\Omega$ to ensure the current flowing through R2 is at least 100 times larger than the FB pin leakage current. Changing R2 towards a lower value increases the immunity against noise injection. When R2 is higher than 15 k $\Omega$ , TI recommends adding a 27-pF ceramic capacitor (C6 in the $\boxtimes$ 9-1) in parallel with the R2 for noise immunity. The value of R1 is then calculated as: $$R_1 = \frac{(V_{OUT} - V_{REF}) \times R_2}{V_{REF}}$$ (1) ### 9.2.2.2 Inductor Selection Since the selection of the inductor affects the steady state of the power supply operation, transient behavior, loop stability, and boost converter efficiency, the inductor is the most important component in switching power regulator design. The three most important specifications to the performance of the inductor are the inductor value, DC resistance, and saturation current. The TPS61288 is designed to work with inductor values between 1.0 and 4.7 µH. A 1.0-µH inductor is typically available in a smaller or lower-profile package, while a 4.7-µH inductor produces lower inductor current ripple. If the boost output current is limited by the peak current protection of the IC, using a 4.7-µH inductor can maximize the output current capability of the controller. Inductor values can have ±20% or even ±30% tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the value at 0-A current, depending on how the inductor vendor defines saturation. When selecting an inductor, make sure its rated current, especially the saturation current, is larger than its peak current during the operation. Follow Equation 2 to Equation 4 to calculate the peak current of the inductor. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To leave enough design margin, TI recommends using the minimum switching frequency, the inductor value with – 30% tolerance, and a low-power conversion efficiency for the calculation. In a boost regulator, calculate the inductor DC current as in Equation 2. $$I_{DC} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$ (2) #### where - V<sub>OUT</sub> is the output voltage of the boost regulator. - I<sub>OUT</sub> is the output current of the boost regulator. - V<sub>IN</sub> is the input voltage of the boost regulator. - n is the power conversion efficiency. Calculate the inductor current peak-to-peak ripple as in Equation 3. $$I_{PP} = \frac{1}{L \times (\frac{1}{V_{OUT} - V_{IN}} + \frac{1}{V_{IN}}) \times f_{SW}}$$ (3) #### where - I<sub>PP</sub> is the inductor peak-to-peak ripple. - L is the inductor value. - f<sub>SW</sub> is the switching frequency. www.tij.co.jp - V<sub>OUT</sub> is the output voltage. - V<sub>IN</sub> is the input voltage. Therefore, the peak current, I<sub>Lpeak</sub>, seen by the inductor is calculated with Equation 4. $$I_{Lpeak} = I_{DC} + \frac{I_{PP}}{2} \tag{4}$$ Set the current limit of the TPS61288 higher than the peak current, ILDEAK. Then select the inductor with saturation current higher than the setting current limit. Boost converter efficiency is dependent on the resistance of its current path, the switching loss associated with the switching MOSFETs, and the core loss of the inductor. The TPS61288 has optimized the internal switch resistance. However, the overall efficiency is affected significantly by the DC resistance (DCR) of the inductor, equivalent series resistance (ESR) at the switching frequency, and the core loss. Core loss is related to the core material and different inductors have different core loss. For a certain inductor, larger current ripple generates higher DCR and ESR conduction losses and higher core loss. Usually, a data sheet of an inductor does not provide the ESR and core loss information. If needed, consult the inductor vendor for detailed information. Generally, TI would recommend an inductor with lower DCR and ESR. However, there is a tradeoff among the inductance of the inductor, DCR and ESR resistance, and its footprint. Furthermore, shielded inductors typically have higher DCR than unshielded inductors. 表 9-2 lists recommended inductors for the TPS61288. Verify whether the recommended inductor can support the user's target application with the previous calculations and bench evaluation. In this application, Cyntec's inductor, CMLE105T-2R2MS-99 is selected for its small size and low DCR. DCR MAX (mΩ) SATURATION CURRENT/HEAT SIZE MAX (L × W × H **PART NUMBER** L (µH) VENDOR **RATING CURRENT (A)** mm) CMLE105T-2R2MS-99 2.2 4.5 26.0 / 19.5 10.3 x 11.5 x 5.0 Cyntec CMLE105T-1R0MS-99 1.0 2.5 36.0 / 25.5 10.3 x 11.5 x 5.0 Cyntec XAL1060-222ME 2.2 4.95 32.0 / 20.0 10.0 x 11.3 x 6.0 Coilcraft 104CDMCCDS-2R2MC 7.0 18.0 / 15.0 11.5 × 10.3 × 4.0 2.2 Sumida 表 9-2. Recommended Inductors #### 9.2.2.3 Input Capacitor Selection For good input voltage filtering, TI recommends low-ESR ceramic capacitors. The VIN pin is the power supply for the TPS61288. A 0.1-µF ceramic bypass capacitor is recommended as close as possible to the VIN pin of the TPS61288. The VCC pin is the output of the internal LDO. A ceramic capacitor of more than 1.0 µF is required at the VCC pin to get a stable operation of the LDO. For the power stage, because of the inductor current ripple, the input voltage changes if there is parasite inductance and resistance between the power supply and the inductor. It is recommended to have enough input capacitance to make the input voltage ripple less than 100 mV. Generally, 10-µF input capacitance is sufficient for most applications. #### **Note** DC bias effect: High-capacitance ceramic capacitors have a DC bias effect, which has a strong influence on the final effective capacitance. Therefore, the right capacitor value must be chosen carefully. The differences between the rated capacitor value and the effective capacitance result from package size and voltage rating in combination with material. A 10-V rated 0805 capacitor with 10 µF can have an effective capacitance of less 5 µF at an output voltage of 5 V. #### 9.2.2.4 Output Capacitor Selection For small output voltage ripple, TI recommends a low-ESR output capacitor like a ceramic capacitor. Typically, three 22-µF ceramic output capacitors work for most applications. Higher capacitor values can be used to improve the load transient response. Take care when evaluating the derating of the capacitor under DC bias. The bias can significantly reduce capacitance. Ceramic capacitors can lose most of their capacitance at rated voltage. Therefore, leave margin on the voltage rating to ensure adequate effective capacitance. From the required output voltage ripple, use the following equations to calculate the minimum required effective capacitance $C_{\text{OUT}}$ : $$V_{\text{ripple\_dis}} = \frac{(V_{\text{OUT}} - V_{\text{IN\_MIN}}) \times I_{\text{OUT}}}{V_{\text{OUT}} \times f_{\text{SW}} \times C_{\text{OUT}}}$$ (5) $$V_{ripple\_ESR} = I_{Lpeak} \times R_{C\_ESR}$$ (6) #### where - V<sub>ripple dis</sub> is output voltage ripple caused by charging and discharging of the output capacitor. - V<sub>ripple ESR</sub> is output voltage ripple caused by ESR of the output capacitor. - V<sub>IN MIN</sub> is the minimum input voltage of boost converter. - V<sub>OUT</sub> is the output voltage. - I<sub>OUT</sub> is the output current. - I<sub>Lpeak</sub> is the peak current of the inductor. - $f_{SW}$ is the converter switching frequency. - R<sub>C ESR</sub> is the ESR of the output capacitors. ### 9.2.2.5 Loop Stability The TPS61288 requires external compensation, which allows the loop response to be optimized for each application. The COMP pin is the output of the internal error amplifier. An external compensation network, comprised of resistor $R_{\rm C}$ , and ceramic capacitors $C_{\rm C}$ and $C_{\rm P}$ , is connected to the COMP pin. The power stage small signal loop response of constant off-time (COT) with peak current control can be modeled by Equation 7. $$G_{PS}(S) = K_{COMP} \times \frac{R_O \times (1-D)}{2} \times \frac{\left(1 + \frac{S}{2\pi f_{ESRZ}}\right) \times \left(1 - \frac{S}{2\pi f_{RHPZ}}\right)}{1 + \frac{S}{2\pi f_P}}$$ $$(7)$$ #### where - D is the switching duty cycle. - R<sub>O</sub> is the output load resistance. - K<sub>COMP</sub> is power stage trans-conductance (inductor peak current / comp voltage), which is 13.5 A/V. $$f_{\mathsf{P}} = \frac{2}{2\pi \times \mathsf{R}_{\mathsf{O}} \times \mathsf{C}_{\mathsf{O}}} \tag{8}$$ #### where C<sub>O</sub> is output capacitor. $$f_{\mathsf{ESRZ}} = \frac{1}{2\pi \times \mathsf{R}_{\mathsf{ESR}} \times \mathsf{C}_{\mathsf{O}}} \tag{9}$$ #### where · R<sub>ESR</sub> is the equivalent series resistance of the output capacitor. $$f_{\text{RHPZ}} = \frac{R_{\text{O}} \times (1 - D)^2}{2\pi \times L} \tag{10}$$ The COMP pin is the output of the internal transconductance amplifier. Equation 11 shows the small signal transfer function of compensation network. $$Gc(S) = \frac{G_{EA} \times R_{EA} \times V_{REF}}{V_{OUT}} \times \frac{\left(1 + \frac{S}{2 \times \pi \times f_{COMZ}}\right)}{\left(1 + \frac{S}{2 \times \pi \times f_{COMP1}}\right)\left(1 + \frac{S}{2 \times \pi \times f_{COMP2}}\right)}$$ (11) #### where - · GEA is the transconductance of the amplifier. - R<sub>EA</sub> is the output resistance of the amplifier. - V<sub>REF</sub> is the reference voltage at the FB pin. - V<sub>OUT</sub> is the output voltage. - $f_{\text{COMP1}}$ , $f_{\text{COMP2}}$ are the frequency of the poles of the compensation network. - f<sub>COMZ</sub> is the zero's frequency of the compensation network. The next step is to choose the loop crossover frequency, $f_{\rm C}$ . The higher frequency that the loop gain stays above zero before crossing over, the faster the loop response is. It is generally accepted that the loop gain cross over no higher than the lower of either 1/10 of the switching frequency, $f_{\rm SW}$ , or 1/5 of the RHPZ frequency, $f_{\rm RHPZ}$ . Then set the value of $R_C$ , $C_C$ , and $C_P$ (in $\boxtimes$ 9-1) by following these equations. $$R_{C} = \frac{2\pi \times V_{OUT} \times C_{O} \times f_{C}}{(1-D) \times V_{REF} \times G_{EA} \times K_{COMP}}$$ (12) #### where f<sub>C</sub> is the selected crossover frequency. The value of $C_C$ can be set by Equation 13. $$C_{C} = \frac{R_{O} \times C_{O}}{2R_{C}} \tag{13}$$ The value of $C_P$ can be set by Equation 14. $$C_{P} = \frac{R_{ESR} \times C_{O}}{R_{C}} \tag{14}$$ If the calculated value of C<sub>P</sub> is less than 10 pF, it can be left open. Designing the loop for greater than 45° of phase margin and greater than 10-dB gain margin eliminates output voltage ringing during the line and load transient. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ## 9.2.3 Application Curves ## www.tij.co.jp ## 10 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 2.0 V to 18 V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. A typical choice is an electrolytic or tantalum capacitor with a value of $47~\mu\text{F}$ . ## 11 Layout ## 11.1 Layout Guidelines As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If layout is not carefully done, the regulator can suffer from instability and noise problems. To maximize efficiency, switch rise and fall times are very fast. To prevent radiation of high-frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling. The input capacitor needs to be close to the VIN pin and GND pin in order to reduce the I<sub>input</sub> supply ripple. The layout should also be done with well consideration of the thermal as this is a high power density device. The SW, VOUT, and PGND pins that improves the thermal capabilities of the package should be soldered with the large polygon, using thermal vias underneath the SW pin could improve thermal performance. ### 11.2 Layout Example The bottom layer is a large ground plane connected to the PGND plane and AGND plane on top layer by vias. 図 11-1. Layout Example #### 11.2.1 Thermal Considerations The maximum IC junction temperature should be restricted to $125^{\circ}$ C under normal operating conditions. Calculate the maximum allowable dissipation, $P_{D(max)}$ , and keep the actual power dissipation less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined using Equation 15. $$P_{D(max)} = \frac{125 - T_A}{R_{\theta JA}} \tag{15}$$ #### where - T<sub>A</sub> is the maximum ambient temperature for the application. - $R_{\theta JA}$ is the junction-to-ambient thermal resistance given in the *Thermal Information* table. The TPS61288 comes in a thermally-enhanced VQFN package. The real junction-to-ambient thermal resistance of the package greatly depends on the PCB type, layout, and thermal pad connection. Using thick PCB copper and soldering the thermal pad to a large ground plate enhance the thermal performance. Using more vias connects the ground plate on the top layer and bottom layer around the IC without solder mask also improves the thermal capability. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ## 12 Device and Documentation Support ## 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.3 Trademarks HotRod $^{\mathsf{TM}}$ and TI E2E $^{\mathsf{TM}}$ are trademarks of Texas Instruments. Bluetooth $^{\mathsf{TM}}$ is a trademark of Bluetooth SIG. すべての商標は、それぞれの所有者に帰属します。 ## 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 12.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|--------------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TPS61288LRQQR | Active | Production | VQFN-HR (RQQ) 11 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 61288L | | TPS61288LRQQR.A | Active | Production | VQFN-HR (RQQ) 11 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 61288L | | TPS61288RQQR | Active | Production | VQFN-HR (RQQ) 11 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 61288 | | TPS61288RQQR.A | Active | Production | VQFN-HR (RQQ) 11 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | 61288 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 2-Dec-2022 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS61288LRQQR | VQFN-<br>HR | RQQ | 11 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q2 | | TPS61288RQQR | VQFN-<br>HR | RQQ | 11 | 3000 | 180.0 | 12.4 | 2.8 | 3.3 | 1.1 | 4.0 | 12.0 | Q2 | www.ti.com 2-Dec-2022 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | TPS61288LRQQR | VQFN-HR | RQQ | 11 | 3000 | 210.0 | 185.0 | 35.0 | | TPS61288RQQR | VQFN-HR | RQQ | 11 | 3000 | 210.0 | 185.0 | 35.0 | PLASTIC QUAD FLATPACK-NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated