**TPS61169** JAJSUU2B - OCTOBER 2014 - REVISED JUNE 2024 # TPS61169 38V 高電流昇圧 WLED ドライバ、 PWM コントロール付 ## 1 特長 - 2.7V ~ 5.5V の入力電圧 - 40V、1.8A の MOSFET を内蔵 - 最大 38V の LED ストリングを駆動 - 1.2A の最小スイッチ電流制限 - 1.2MHz のスイッチング周波数 - 204mV のリファレンス電圧 - 内部補償 - PWM 輝度制御 - LED 断線保護 - 低電圧保護 - ソフトスタート機能内蔵 - サーマル シャットダウン - 最大 90% の効率 ## 2 アプリケーション - スマートフォンのバックライト - タブレットのバックライト - PDA、ハンドヘルドコンピュータ、GPS レシーバ - 携帯用メディア・プレーヤ、携帯用 TV - 小型ディスプレイ用の白色 LED バックライト - ハンドヘルド データ端末 (EPOS) - 携帯用医療機器 - サーモスタットディスプレイ - 血糖值計 - フラッシュライト - 冷蔵庫、オーブン ## 3 概要 定格 40V のスイッチ FET を内蔵した TPS61169 は、直 列 LED を駆動する昇圧コンバータです。この昇圧コンバ ータは 40V、1.8A の MOSFET を内蔵しており、最小 1.2A の電流制限機能を備えています。そのため、小型か ら大型までのパネルのバックライトに適したシングルまたは 並列 LED ストリングを駆動できます。デフォルトの白色 LED 電流は外付けのセンサ抵抗 R<sub>SFT</sub> により設定され、 フィードバック電圧は以下の概略回路図に示すように 204mV にレギュレートされます。 LED 電流は、動作時に CTRL ピンに印加されるパルス幅変調 (PWM) 信号を使う ことで制御でき、これによりデューティサイクルが変化し、 帰還基準電圧が決定されます。TPS61169 は LED 電流 をバーストで供給しないため、出力コンデンサで可聴ノイ ズは発生しません。最大限の保護を可能にするため、デ バイスには LED 断線保護機能が内蔵されています。この 機能は、LED 断線条件が発生したときに TPS61169 をデ ィセーブルにし、出力電圧がデバイスの絶対最大定格を 超えないようにします。 TPS61169 は、省スペースの 5 ピン SC70 パッケージで 供給されます。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | |----------|---------|-----------------| | TPS61169 | SOT (5) | 2.00mm × 1.25mm | 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 概略回路図 ## **Table of Contents** | 1 特長1 | 7 Application and Implementation | <mark>11</mark> | |---------------------------------------|-----------------------------------------|-----------------| | 2 アプリケーション1 | 7.1 Application Information | 11 | | 3 概要1 | 7.2 Typical Application | | | 4 Pin Configuration and Functions3 | 7.3 Application Curves | 14 | | 5 Specifications4 | 7.4 Power Supply Recommendations | 16 | | 5.1 Absolute Maximum Ratings | 7.5 Layout | 16 | | 5.2 ESD Ratings | 8 Device and Documentation Support | 17 | | 5.3 Recommended Operating Conditions4 | 8.1 Device Support | 17 | | 5.4 Thermal Information | 8.2ドキュメントの更新通知を受け取る方法 | 17 | | 5.5 Electrical Characteristics5 | 8.3 サポート・リソース | 17 | | 5.6 Typical Characteristics6 | 8.4 Trademarks | | | 6 Detailed Description7 | 8.5 静電気放電に関する注意事項 | | | 6.1 Overview7 | 8.6 用語集 | | | 6.2 Functional Block Diagram8 | 9 Revision History | | | 6.3 Feature Description8 | 10 Mechanical, Packaging, and Orderable | | | 6.4 Device Functional Modes10 | Information | 17 | # 4 Pin Configuration and Functions 図 4-1. DCK Package 5-Pin SC70 (Top View) 表 4-1. Pin Functions | PIN | | I/O | DESCRIPTION | | | |--------|------|-----|----------------------------------------------------------------------|--|--| | NUMBER | NAME | 1/0 | DESCRIPTION | | | | 1 | SW | I | Drain connection of the internal power FET. | | | | 2 | GND | 0 | Ground | | | | 3 | FB | I | Feedback pin for current. Connect the sense resistor from FB to GND. | | | | 4 | CTRL | I | PWM dimming signal input | | | | 5 | VIN | I | Supply input pin | | | ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------------|--------------------------------|--------------------|----------------------------------|-----|------| | Voltage <sup>(2)</sup> | VIN, CTRL, PWM, FB | VIN, CTRL, PWM, FB | | 7 | V | | Voltage | SW | | -0.3 | 40 | V | | P <sub>D</sub> | Continuous power dissipation | | See Thermal Information<br>Table | | | | T <sub>J</sub> | Operating junction temperature | | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | | V | | V <sub>(ESD)</sub> | Liectiostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | , v | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 5.3 Recommended Operating Conditions | | | MIN | NOM MAX | UNIT | |------------------|--------------------------------|-----------------|---------|------| | V <sub>IN</sub> | Input voltage | 2.7 | 5.5 | V | | V <sub>OUT</sub> | Output voltage | V <sub>IN</sub> | 38 | V | | L | Inductor | 4.7 | 10 | μH | | Cı | Input capacitor | 1 | | μF | | Co | Output capacitor | 1 | 10 | μF | | F <sub>PWM</sub> | PWM dimming signal frequency | 5 | 100 | kHz | | D <sub>PWM</sub> | PWM dimming signal duty cycle | 1% | 100% | | | TJ | Operating junction temperature | -40 | 125 | °C | #### 5.4 Thermal Information | | | TPS61169 | | |-----------------------|-------------------------------------------------------------|------------|------| | | THERMAL METRIC(1) | DCK (SC70) | UNIT | | | | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(2)</sup> | 263.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup> | 76.1 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance <sup>(4)</sup> | 51.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter <sup>(5)</sup> | 1.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter <sup>(6)</sup> | 50.7 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SNVSA40 <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a. <sup>(3)</sup> The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDEC-standard test exists, but a close description can be found in the ANSI SEMI standard G30-88. # www.ti.com/ja-jp - The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8. - The junction-to-top characterization parameter, $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted (5) from the simulation data for obtaining R<sub>0JA</sub>, using a procedure described in JESD51-2a (sections 6 and 7). - The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining $R_{\theta JA}$ , using a procedure described in JESD51-2a (sections 6 and 7). ## 5.5 Electrical Characteristics Over operating free-air temperature range, $V_{IN}$ = 3.6V, CTRL = $V_{IN}$ (unless otherwise specified). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------------------|---------------------------------------------------|------|------|------------|------| | POWER SU | PPLY | | | | | | | V <sub>IN</sub> | Input voltage range | | 2.7 | | 5.5 | V | | V <sub>VIN_UVLO</sub> | Undervoltage lockout threshold | V <sub>IN</sub> falling<br>V <sub>IN</sub> rising | | 2 | 2.3<br>2.6 | V | | V <sub>VIN_HYS</sub> | V <sub>IN</sub> UVLO hysteresis | | | 200 | | mV | | I <sub>Q_VIN</sub> | Operating quiescent current into V <sub>IN</sub> | Device enable, switching 1.2MHz and no load, | | 0.3 | 0.45 | mA | | I <sub>SD</sub> | Shutdown current | CTRL = GND | | 1 | 2 | μΑ | | CONTROL | LOGIC AND TIMING | | | | | | | V <sub>H</sub> | CTRL Logic high voltage | | 1.2 | | | V | | V <sub>L</sub> | CTRL Logic Low voltage | | | | 0.4 | V | | R <sub>PD</sub> | CTRL pin internal pull-down resistor | | | 300 | | ΚΩ | | t <sub>SD</sub> | CTRL logic low time to shutdown | CTRL high to low | | | 2.5 | ms | | VOLTAGE A | AND CURRENT REGULATION | | | | • | | | $V_{REF}$ | Voltage feedback regulation voltage | Duty = 100%, T <sub>A</sub> ≥ 25°C | 188 | 204 | 220 | mV | | I <sub>FB</sub> | FB pin bias current | V <sub>FB</sub> = 204mV | | | 2.5 | μA | | t <sub>REF</sub> | V <sub>REF</sub> filter time constant | | | 1 | | ms | | POWER SW | /ITCH | | | | | | | R <sub>DS(ON)</sub> | N-channel MOSFET on-resistance | | | 0.35 | 0.7 | Ω | | I <sub>LN_NFET</sub> | N-channel leakage current | V <sub>SW</sub> = 35V | | | 1 | μA | | SWITCHING | FREQUENCY | | | | • | | | $f_{\sf SW}$ | Switching frequency | V <sub>IN</sub> = 3V | 0.75 | 1.2 | 1.5 | MHz | | PROTECTION | ON AND SOFT START | | | | • | | | I <sub>LIM</sub> | Switching MOSFET current limit | D = D <sub>MAX</sub> , T <sub>A</sub> ≤ 85°C | 1.2 | 1.8 | 2.4 | Α | | I <sub>LIM_Start</sub> | Switching MOSFET start-up current limit | T <sub>A</sub> ≤ 85°C | | 0.72 | | Α | | t <sub>Half_LIM</sub> | Time step for half current limit | | | 6.5 | | ms | | V <sub>OVP_SW</sub> | Output voltage overvoltage threshold | | 36 | 37.5 | 39 | V | | THERMAL | SHUTDOWN | | | | | | | T <sub>shutdown</sub> | Thermal shutdown threshold | | | 160 | | °C | | T <sub>hys</sub> | Thermal shutdown hysteresis | | | 15 | | °C | ## **5.6 Typical Characteristics** At $T_A = 25$ °C, unless otherwise noted. ## 6 Detailed Description ### 6.1 Overview The TPS61169 is a high-efficiency, high-output voltage boost converter in small package size. The device integrates 40V/1.8A switch FET and is designed for output voltage up to 39V with a switch peak current limit of 1.2A minimum. Its large driving capability can drive single or parallel LED strings for small to large size panel backlighting. The TPS61169 operates in a current mode scheme with quasi-constant frequency. It is internally compensated for maximum flexibility and stability. The switching frequency is 1.2MHz, and the minimum input voltage is 2.7V. During the on-time, the current rises into the inductor. When the current reaches a threshold value set by the internal GM amplifier, the power switch MOSFET is turned off. The polarity of the inductor changes and forward biases the schottky diode which lets the current flow towards the output of the boost converter. The off-time is fixed for a certain $V_{\text{IN}}$ and $V_{\text{OUT}}$ , and therefore maintains the same frequency when varying these parameters. However, for different output loads, the frequency slightly changes due to the voltage drop across the RDS(ON) of the power switch MOSFET, this has an effect on the voltage across the inductor and thus on $t_{ON}$ ( $t_{OFF}$ remains fixed). The fixed off-time maintains a quasi-fixed frequency that provides better stability for the system over a wider range of input and output voltages than conventional boost converters. The TPS61169 topology has also the benefits of providing very good load and line regulations, and excellent line and load transient responses. The feedback loop regulates the FB pin to a low reference voltage (204mV typical), reducing the power dissipation in the current sense resistor. 1 ## 6.2 Functional Block Diagram ## 6.3 Feature Description ## 6.3.1 Soft Start-Up Soft-start circuitry is integrated into the device to avoid high inrush current spike during start-up. After the device is enabled, the GM amplifier output voltage ramps up very slowly, which ensures that the output voltage rises slowly to reduce the input current. During this period, the switch current limit is set to 0.72A. After around 6.5ms, the switch current limit changes back to $I_{LIM}$ , and the FB pin voltage ramps up to the reference voltage slowly. These features ensure the smooth start-up and minimize the inrush current. See $\boxtimes$ 7-9 for a typical example. #### 6.3.2 Open LED Protection Open LED protection circuitry prevents the device from damage as the result of white LED disconnection. The TPS61169 monitors the voltage at the SW pin and FB pin during each switching cycle. The circuitry turns off the switch FET and shuts down the device when both of the following conditions persist for 3 switching cycles: (1) the SW voltage exceeds the VOVP threshold, and (2) the FB voltage is less than 30mV. As the result, the output voltage falls to the level of the input supply. The device remains in shutdown mode until it is enabled by toggling the CTRL pin. #### 6.3.3 Shutdown The TPS61169 enters shutdown mode when the CTRL voltage is logic low for more than 2.5ms. During shutdown, the input supply current for the device is less than 2µA (max). Although the internal switch FET does not switch in shutdown, there is still a DC current path between the input and the LEDs through the inductor and Schottky diode. The minimum forward voltage of the LED array must exceed the maximum input voltage to ensure that the LEDs remain off in shutdown. ### 6.3.4 Current Program The FB voltage is regulated by a low 204mV reference voltage. The LED current is programmed externally using a current-sense resistor in series with the LED string(s). The value of the R<sub>SET</sub> is calculated using: $$I_{LED} = \frac{V_{FB}}{R_{SET}} \tag{1}$$ #### where - I<sub>LED</sub> = total output current of LED string(s) - V<sub>FB</sub> = regulated voltage of FB pin - R<sub>SET</sub> = current sense resistor The output current tolerance depends on the FB accuracy and the current sensor resistor accuracy. ## 6.3.5 LED Brightness Dimming The TPS61169 receives PWM dimming signal at CTRL pin to control the total output current. When the CTRL pin is constantly high, the FB voltage is regulated to 204mV typically. When the duty cycle of the input PWM signal is low, the regulation voltage at FB pin is reduced, and the total output current is reduced; therefore, it achieves LED brightness dimming. The relationship between the duty cycle and FB regulation voltage is given by: $$V_{FB} = Duty \times 204 \text{ mV}$$ (2) #### where - Duty = Duty cycle of the PWM signal - 204mV = internal reference voltage Thus, the user can easily control the WLED brightness by controlling the duty cycle of the PWM signal. As shown in 🗵 6-1, the device chops up the internal 204mV reference voltage at the duty cycle of the PWM signal. The pulse signal is then filtered by an internal low-pass filter. The output of the filter is connected to the GM amplifier as the reference voltage for the FB pin regulation. Therefore, although a PWM signal is used for brightness dimming, only the WLED DC current is modulated, which is often referred as analog dimming. This eliminates the audible noise which often occurs when the LED current is pulsed in replica of the frequency and duty cycle of PWM control. Unlike other methods which filter the PWM signal for analog dimming, TPS61169 regulation voltage is independent of the PWM logic voltage level which often has large variations. For optimum performance, use the PWM dimming frequency in the range of 5kHz to 100kHz. If the PWM frequency is lower than 5kHz, it is out of the low pass filter's filter range, the FB regulation voltage ripple becomes large, causing large output ripple and may generate audible noise. 図 6-1. Programmable FB Voltage Using PWM Signal ### 6.3.6 Undervoltage Lockout An undervoltage lockout prevents operation of the device at input voltages below typical 2V. When the input voltage is below the undervoltage threshold, the device is shut down, and the internal switch FET is turned off. If the input voltage rises by undervoltage lockout hysteresis, the device restarts. ### 6.3.7 Thermal Foldback and Thermal Shutdown When TPS61169 drives heavy load for large size panel applications, the power dissipation increases a lot and the device junction temperature may reach a very high value, affecting the device function and reliability. In order to lower the thermal stress, the TPS61169 features a thermal foldback function. When the junction temperature is higher than 100°C, the switch current limit $I_{LIM}$ is reduced automatically as $\boxtimes$ 5-2 shows. This thermal foldback mechanism controls the power dissipation and keeps the junction temperature from rising to a very high value. If the typical junction temperature of 160°C is exceeded, an internal thermal shutdown turns off the device. The device is released from shutdown automatically when the junction temperature decreases by 15°C. ### **6.4 Device Functional Modes** ## 6.4.1 Operation With CTRL The enable rising edge threshold voltage is 1.2V. When the CTRL pin is held below that voltage the device is disabled and switching is inhibited. The the device's quiescent current is reduced in this state. When input voltage is above the UVLO threshold, and the CTRL pin voltage is increased above the rising edge threshold, the device becomes active. Switching enables, and the soft-start sequence initiates. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SNVSA40 ## 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 7.1 Application Information The TPS61169 device is a step-up DC-DC converter which can drive single or parallel LED strings for small- to large-size panel backlighting. This section includes a design procedure (*Detailed Design Procedure*) to select component values for the TPS61169 typical application ( $\boxtimes$ 7-1). ## 7.2 Typical Application 図 7-1. TPS61169 2.7V to 5.5V Input, 10 LEDs in Series Output Converter ### 7.2.1 Design Requirements For this design example, use the parameters listed in 表 7-1 as the input parameters. | DESIGN PARAMETER | EXAMPLE VALUE | | | | | | |--------------------------------|---------------|--|--|--|--|--| | Input voltage range | 2.7V to 5.5V | | | | | | | Output, LED number in a string | 10 | | | | | | | Output, LED string number | 1 | | | | | | | Output, LED current per string | 20mA | | | | | | 表 7-1. Design Parameters ### 7.2.2 Detailed Design Procedure #### 7.2.2.1 Inductor Selection The selection of the inductor affects power efficiency, steady state operation as well as transient behavior and loop stability. These factors make it the most important component in power regulator design. There are three important inductor specifications, inductor value, DC resistance and saturation current. Considering inductor value alone is not enough. The inductor value determines the inductor ripple current. Choose an inductor that can handle the necessary peak current without saturating. Follow $\pm 3$ to $\pm 4$ to calculate the peak current of the inductor. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage and maximum load current of application. In a boost regulator, the input DC current can be calculated as $\pm 3$ . Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 English Data Sheet: SNVSA40 $$I_{L(DC)} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta}$$ (3) #### where - V<sub>OUT</sub> = boost output voltage - I<sub>OUT</sub> = boost output current - V<sub>IN</sub> = boost input voltage - η = power conversion efficiency The inductor current peak to peak ripple can be calculated as 式 4. $$\Delta I_{L(P-P)} = \frac{1}{L \times (\frac{1}{V_{OUT} - V_{IN}} + \frac{1}{V_{IN}}) \times F_{S}}$$ (4) #### where - ΔI<sub>I (PP)</sub> = inductor peak-to-peak ripple - L = inductor value - F<sub>S</sub> = boost switching frequency - V<sub>OUT</sub> = boost output voltage - V<sub>IN</sub> = boost input voltage Therefore, the peak current $I_{L(P)}$ seen by the inductor is calculated with $\pm 5$ . $$I_{L(P)} = I_{L(DC)} + \frac{\Delta I_{L(P-P)}}{2}$$ (5) Inductor values can have $\pm 20\%$ tolerance with no current bias. When the inductor current approaches saturation level, its inductance can decrease 20% to 35% from the 0A value depending on how the inductor vendor defines saturation current. Using an inductor with a smaller inductance value forces discontinuous PWM when the inductor current ramps down to zero before the end of each switching cycle. This reduces the boost converter's maximum output current, causes large input voltage ripple and reduces efficiency. Large inductance value provides much more output current and higher conversion efficiency. For these reasons, a $4.7\mu$ H to $10\mu$ H inductor value range is recommended, and $4.7\mu$ H inductor is recommended for higher than 5V input voltage by considering inductor peak current and loop stability. $\frac{1}{2}$ 7-2 lists the recommended inductor for the TPS61169. 表 7-2. Recommended Inductors for TPS61169 | PART NUMBER | L (µH) | DCR MAX (mΩ) | SATURATION<br>CURRENT (A) | SIZE (L x W x H mm) | VENDOR | |---------------|--------|--------------|---------------------------|---------------------|-----------| | LPS4018-472ML | 4.7 | 125 | 1.9 | 4 × 4 × 1.8 | Coilcraft | | LPS4018-103ML | 10 | 200 | 1.3 | 4 × 4 × 1.8 | Coilcraft | | PCMB051H-4R7M | 4.7 | 85 | 4 | 5.4 × 5.2 × 1.8 | Cyntec | | PCMB051H-100M | 10 | 155 | 3 | 5.4 × 5.2 × 1.8 | Cyntec | #### 7.2.2.2 Schottky Diode Selection The TPS61169 demands a low forward voltage, high-speed and low capacitance Schottky diode for optimum efficiency. Ensure that the diode average and peak current rating exceeds the average output current and peak inductor current. In addition, the diode reverse breakdown voltage must exceed the open LED protection voltage. ONSemi NSR0240 is recommended for the TPS61169. Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SNVSA40 #### 7.2.2.3 Output Capacitor Selection The output capacitor is mainly selected to meet the requirement for the output ripple and loop stability. This ripple voltage is related to capacitor capacitance and its equivalent series resistance (ESR). Assuming a capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated with $\pm$ 6: $$C_{OUT} = \frac{(V_{OUT} - V_{IN}) \times I_{OUT}}{V_{OUT} \times F_{S} \times V_{ripple}}$$ (6) #### where • V<sub>ripple</sub> = peak-to-peak output ripple The additional part of the ripple caused by ESR is calculated using: $V_{ripple\ ESR} = I_{OUT} \times R_{ESR}$ Due to its low ESR, $V_{ripple\_ESR}$ could be neglected for ceramic capacitors, a 1 $\mu$ F to 4.7 $\mu$ F capacitor is recommended for typical application. #### 7.2.2.4 LED Current Set Resistor The LED current set resistor can be calculated by 式 1. #### 7.2.2.5 Thermal Considerations The allowable IC junction temperature must be considered under normal operating conditions. This restriction limits the power dissipation of the TPS61169. The allowable power dissipation for the device can be determined by $\pm 7$ : $$P_{D} = \frac{T_{J} - T_{A}}{R_{\theta JA}} \tag{7}$$ #### where - T<sub>J</sub> is allowable junction temperature given in recommended operating conditions - T<sub>A</sub> is the ambient temperature for the application - ullet R<sub>hetaJA</sub> is the thermal resistance junction-to-ambient given in Power Dissipation Table The TPS61169 device also features a thermal foldback function to reduce the thermal stress automatically. 13 ## 7.3 Application Curves Typical application condition is as in $\boxtimes$ 7-1, $V_{IN}$ = 3.6V, $R_{SET}$ = 10.2 $\Omega$ , L = 4.7 $\mu$ H, $C_{OUT}$ = 1 $\mu$ F, 10 LEDs in series (unless otherwise specified). ## 7.4 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 2.7V and 5.5V. This input supply must be well regulated. If the input supply is located more than a few inches from the TPS61169 device, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. ## 7.5 Layout ## 7.5.1 Layout Guidelines As for all switching power supplies, especially those high frequency and high current ones, layout is an important design step. If layout is not carefully done, the regulator could suffer from instability as well as noise problems. Therefore, use wide and short traces for high current paths. The input capacitor $C_{\text{IN}}$ must be close to VIN pin and GND pin in order to reduce the input ripple seen by the device. If possible choose higher capacitance value for it. The SW pin carries high current with fast rising and falling edge; therefore, the connection between the SW pin to the inductor must be kept as short and wide as possible. The output capacitor $C_{\text{OUT}}$ must be put close to VOUT pin. It is also beneficial to have the ground of $C_{\text{OUT}}$ close to the GND pin because there is large ground return current flowing between them. FB resistor must be put close to FB pin. When laying out signal ground, TI recommends using short traces separated from power ground traces, and connect them together at a single point close to the GND pin. ## 7.5.2 Layout Example 図 7-15. TPS61169 Board Layout ## **8 Device and Documentation Support** ## 8.1 Device Support ## 8.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 8.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 8.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 8.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 8.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 Changes from Revision A (March 2016) to Revision B (June 2024) Page ### Changes from Revision \* (October 2014) to Revision A (March 2016) Page - **1**ページの「アプリケーション」に新しい項目を追加......1 ## 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | TPS61169DCKR | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 85 | SZL | | TPS61169DCKR.B | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 85 | SZL | | TPS61169DCKRG4.B | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 85 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | U | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS61169DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-May-2025 ## \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | I | TPS61169DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | SMALL OUTLINE TRANSISTOR ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side SMALL OUTLINE TRANSISTOR NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated