**TPS563231** JAJSFR0B - JULY 2018 - REVISED OCTOBER 2019 # TPS563231 SOT563パッケージ、4.5V~17V入力、3Aの同期整流降圧型 電圧レギュレータ ## 1 特長 - 95mΩ および 55mΩ の FET 内蔵の 3A コンバータ - D-CAP3™モード制御による高速過渡応答 - 入力電圧範囲: 4.5~17V - 出力電圧範囲: 0.6V~7V - パルス・スキップ・モード - 600kHz のスイッチング周波数 - 低いシャットダウン電流: 12uA 未満 - 帰還電圧精度: 2% (25°C) - プリバイアス出力電圧からのスタートアップ - サイクル単位の過電流制限 - ヒカップ・モードによる過電流保護 - 非ラッチ UVP および TSD 保護 - 6 ピン SOT563 パッケージ ## 2 アプリケーション - デジタル・テレビ用電源 - 高解像度 Blu-ray™ディスク・プレーヤー - ネットワーク・ホーム・ターミナル - デジタル・セットトップ・ボックス (STB) - 監視機器 #### 概略回路図 ## 3 概要 TPS563231 は単純で使いやすい 3A 同期整流降圧型 コンバータで、SOT563 パッケージに搭載されています。 このデバイスは最小の外付け部品数で動作し、スタンバイ 電流が低くなるよう最適化されています。 これらのスイッチ・モード電源(SMPS)デバイスは、D-CAP3モード制御を採用し、高速の過渡応答を実現します。また、特殊ポリマーなどESR (等価直列抵抗)の低い出力コンデンサと、超低ESRのセラミック・コンデンサの両方を、外部補償部品なしでサポートします。 TPS563231は軽負荷動作時にパルス・スキップ・モード (PSM)で動作し、高い効率を維持します。TPS563231 は6ピン、1.6mm×1.6mmのSOT563 (DRL)パッケージで供給され、接合部温度-40°C~125°Cで動作が規定されています。 ## 製品情報<sup>(1)</sup> | 型番 | パッケージ | 本体サイズ(公称) | |-----------|---------|---------------| | TPS563231 | DRL (6) | 1.60mm×1.60mm | (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 #### TPS563231の効率 # 目次 | | HW | • | | | |---|--------------------------------------|----|--------------------------------|----| | 1 | 特長 1 | | 7.4 Device Functional Modes | 11 | | 2 | アプリケーション1 | 8 | Application and Implementation | 13 | | 3 | 概要1 | | 8.1 Application Information | 13 | | 4 | 改訂履歴3 | | 8.2 Typical Application | 13 | | 5 | Pin Configuration and Functions 4 | 9 | Power Supply Recommendations | 17 | | 6 | Specifications5 | 10 | Layout | 18 | | - | 6.1 Absolute Maximum Ratings 5 | | 10.1 Layout Guidelines | 18 | | | 6.2 ESD Ratings 5 | | 10.2 Layout Example | 18 | | | 6.3 Recommended Operating Conditions | 11 | デバイスおよびドキュメントのサポート | | | | 6.4 Thermal Information6 | | 11.1 関連リンク | 19 | | | 6.5 Electrical Characteristics | | 11.2 ドキュメントの更新通知を受け取る方法 | | | | 6.6 Typical Characteristics 8 | | 11.3 コミュニティ・リソース | 19 | | 7 | Detailed Description 10 | | 11.4 商標 | 19 | | | 7.1 Overview | | 11.5 静電気放電に関する注意事項 | 19 | | | 7.2 Functional Block Diagram | | 11.6 Glossary | | | | 7.3 Feature Description | 12 | メカニカル、パッケージ、および注文情報 | 19 | | | * | | | | # 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Revision A (January 2019) から Revision B に変更 | Page | |---------------------------------------------|------| | Changed FB I/O Version from 'O' to 'I' | 5 | | • 変更 Function Block Diagram Pin number | 10 | | 2018年7月発行のものから更新 | Page | | • マーケティング・ステータスを「事前情報」から「最終版」に変更 | 1 | # **5 Pin Configuration and Functions** **Pin Functions** | PIN | | 1/0 | DECORIDATION | | | |------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | BST | 4 | 0 | Supply input for the high-side NFET gate drive circuit. Connect 0.1 µF capacitor between BST and SW pins. | | | | EN | 5 | 1 | Enable input control. High = On, Low = Off. Can be connected to VIN. Do not float. Adjust the input undervoltage lockout with EN resistor divider. | | | | FB | 6 | 1 | Converter feedback input. Connect to output voltage with feedback resistor divider. | | | | GND | 3 | _ | Power ground terminals, connected to the source of low-side FET internally. Connect to system ground, ground side of $C_{\rm IN}$ and $C_{\rm OUT}$ . Path to $C_{\rm IN}$ must as short as possible. | | | | SW | 2 | 0 | Switch node connection between high-side NFET and low-side NFET. | | | | VIN | 1 | I | Input voltage supply pin. The drain terminal of high-side power NFET. | | | ## 6 Specifications ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |--------------------------------|-----------------------|-------------|-----------|------| | | VIN | -0.3 | 19 | V | | | BST | -0.3 | 24.5 | V | | | BST (10 ns transient) | -0.3 | 26.5 | V | | lancet college | BST to SW | -0.3 | 5.5 | V | | Input voltage | FB | -0.3 | 5.5 | V | | | EN | -0.3 | VIN + 0.3 | V | | | SW | -2 | 19 | V | | | SW (10 ns transient) | -3.5 | 21 | V | | Operating junction temperature | T <sub>J</sub> | -40 | 150 | °C | | Storage temperature | T <sub>stg</sub> | <b>-</b> 55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------------|----------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1) | ±2000 | | | V <sub>(ESE</sub> | D) Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |--------------------------------|-----------|------|-----|------| | | VIN | 4.5 | 17 | V | | | BST | -0.1 | 22 | | | lament continues | BST to SW | -0.1 | 5 | | | Input voltage | EN FB | -0.1 | VIN | V | | | | -0.1 | 4.5 | | | | SW | -1.8 | 17 | | | Operating junction temperature | TJ | -40 | 125 | °C | <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.4 Thermal Information | | | TPS56323x | | |---------------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | DRL | UNIT | | | | 6 PINS | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 135.8 | °C/W | | $\theta_{\text{JC(top)}}$ | Junction-to-case (top) thermal resistance | 45.5 | °C/W | | $\theta_{\sf JB}$ | Junction-to-board thermal resistance | 23.8 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.2 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 24.0 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.5 Electrical Characteristics $T_J = -40$ °C to 125°C, $V_{IN} = 12$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|------------------------------------------|----------------------------------------------------------------------------------------------|------|------|------|------| | POWER SUP | PLY (VIN PIN) | | | | | | | I <sub>VIN</sub> | Operating – non-switching supply current | V <sub>EN</sub> = 5 V, V <sub>FB</sub> = 0.7 V | | 220 | 300 | μΑ | | I <sub>VINSDN</sub> | Shutdown supply current | $V_{EN} = 0 V$ | | 2 | 12 | μΑ | | | | Rising threshold | | 4.0 | 4.3 | | | $V_{IN\_UVLO}$ | Undervoltage lockout thresholds | Falling threshold | 3.3 | 3.6 | | V | | | | Hysteresis | | 0.4 | | | | ENABLE (EN | PIN) | | · | | · | | | V <sub>ENH</sub> | EN high-level input voltage | | 1.10 | 1.24 | 1.42 | V | | V <sub>ENL</sub> | EN low-level input voltage | | 1.00 | 1.13 | 1.30 | V | | R <sub>EN</sub> | EN pin resistance to GND | V <sub>EN</sub> = 12 V | | 1000 | | kΩ | | VOLTAGE RE | FERENCE (FB PIN) | | | | · | | | \/ | Deference welters | V <sub>IN</sub> = 4.5 V to 17 V, T <sub>J</sub> = 25 °C | 588 | 600 | 612 | mV | | $V_{REF}$ | Reference voltage | $V_{IN} = 4.5 \text{ V to } 17 \text{ V}, T_J = -40^{\circ}\text{C to } 125^{\circ}\text{C}$ | | 600 | | mV | | I <sub>FB</sub> | V <sub>FB</sub> input current | V <sub>FB</sub> = 0.6 V | | 0 | ±100 | nA | | MOSFET | | | - | | | | | R <sub>DSON H</sub> | High-side switch resistance | $T_J = 25^{\circ}C, V_{BST} - V_{SW} = 5V$ | | 95 | | mΩ | | R <sub>DSON L</sub> | Low-side switch resistance | T <sub>J</sub> = 25°C | | 55 | | mΩ | | CURRENT LII | MIT | | 1 | | | | | I <sub>OC_LS</sub> | Low side FET source current limit | | 3 | 3.9 | 4.8 | Α | | I <sub>ZC</sub> | Zero cross current detection | | | 0 | | Α | | THERMAL SH | HUTDOWN | | - | | | | | <b>-</b> | Thermal shutdown | Shutdown temperature | | 160 | | 00 | | $T_{SDN}$ | threshold (1) | Hysteresis | | 25 | | °C | | ON-TIME TIM | ER CONTROL | | , | | | | | t <sub>ON(MIN)</sub> | Minimum on time <sup>(1)</sup> | | | 80 | | ns | | t <sub>OFF(MIN)</sub> | Minimum off time <sup>(1)</sup> | V <sub>FB</sub> = 0.5 V | | 250 | | ns | | SOFT START | | | * | | | | | Tss | Soft-start time | Internal soft-start time | | 1.5 | | ms | | FREQUENCY | | | 1 | | | | | F <sub>sw</sub> | Switching frequency | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = 3.3 V, CCM mode | | 600 | | kHz | | | DERVOLTAGE AND OVERVOL | | 1 | | | | | V <sub>UVP</sub> | Output UVP falling threshold | Hiccup detect | | 65 | | % | | T <sub>HICCUP WAIT</sub> | UVP propagation delay | | | 0.8 | | ms | | T <sub>HICCUP_RE</sub> | Hiccup time before restart | | | 24 | | ms | <sup>(1)</sup> Not production tested. ## 6.6 Typical Characteristics $V_{IN} = 12 \text{ V}$ (unless otherwise noted) ## **Typical Characteristics (continued)** V<sub>IN</sub> = 12 V (unless otherwise noted) ## 7 Detailed Description #### 7.1 Overview The TPS563231 is 3-A synchronous step-down converter. The proprietary D-CAP3 mode control supports low ESR output capacitors such as specialty polymer capacitors and multi-layer ceramic capacitors without complex external compensation circuits. The fast transient response of D-CAP3 mode control can reduce the output capacitance required to meet a specific level of performance. #### 7.2 Functional Block Diagram ## 7.3 Feature Description ### 7.3.1 Adaptive On-Time Control and PWM Operation The main control loop of the TPS563231 is adaptive on-time pulse width modulation (PWM) controller that supports a proprietary D-CAP3 mode control. The D-CAP3 mode control combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after internal on-shot timer expires. This one shot duration is set proportional to the converter output voltage, $V_{\text{OUT}}$ , and inversely proportional to the input voltage, $V_{\text{IN}}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The on-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ramp is added to reference voltage to simulate output ripple, eliminating the need for ESR induced output ripple from D-CAP3 mode control. #### **Feature Description (continued)** #### 7.3.2 Soft Start and Pre-Biased Soft Start The TPS563231 has an internal 1.5-ms soft-start. When the EN pin becomes high, the internal soft-start function begins ramping up the reference voltage from 0 V to 0.6 V linearly. If the output capacitor is pre-biased at startup, the devices initiate switching and start ramping up only after the internal reference voltage becomes greater than the feedback voltage $V_{FB}$ . This scheme ensures that the converters ramp up smoothly into regulation point. #### 7.3.3 Over Current and Short Circuit Protection The TPS563231 is protected from over-current conditions by cycle-by-cycle current limit on the valley of the inductor current. Hiccup mode will be activated if a fault condition persists to prevent over-heating. The current going through low-side (LS) MOSFET is sensed and monitored. When the LS MOSFET turns on, the inductor current begins to ramp down. The LS MOSFET will not be turned OFF if its current is above the LS current limit $I_{LS\_LIMIT}$ even the feedback voltage, $V_{FB}$ , drops below the reference voltage $V_{REF}$ . The LS MOSFET is kept ON so that inductor current keeps ramping down, until the inductor current ramps below the LS current limit $I_{LS\_LIMIT}$ . Then the LS MOSFET is turned OFF and the HS switch is turned on after a dead time. As the inductor current is limited by $I_{LS\_LIMT}$ , the output voltage tends to drop as the inductor current may be smaller than the load current. Hiccup current protection mode is activated once the $V_{FB}$ drops below the UVP threshold after a delay time (800 $\mu$ s typically). In hiccup mode, the regulator is shut down and kept off for 24 ms typically before the TPS563231 try to start again. If over-current or short-circuit fault condition still exists, hiccup will repeat until the fault condition is removed. Hiccup mode reduces power dissipation under severe over-current conditions, prevents over-heating and potential damage to the device. #### 7.3.4 Undervoltage Lockout (UVLO) Protection UVLO protection monitors the internal regulator voltage. When the voltage is lower than UVLO threshold voltage, the device is shut off. This protection is non-latching. #### 7.3.5 Thermal Shutdown The device monitors the temperature of itself. If the temperature exceeds the threshold value (typically 160°C), the device is shut off. This is a non-latch protection. #### 7.4 Device Functional Modes #### 7.4.1 Shutdown Mode The EN pin provides electrical ON and OFF control for the TPS563231. When $V_{EN}$ is below its threshold (1.13 V typically), the device is in shutdown mode. The switching regulator is turned off and the quiescent current drops to 2.0 $\mu$ A typically. The TPS563231 also employs $V_{IN}$ under voltage lock out protection. If $V_{IN}$ voltage is below its UVLO threshold (3.6 V typically), the regulator is turned off. #### 7.4.2 Continuous Conduction Mode (CCM) Continuous Conduction Mode (CCM) operation is employed when the load current is higher than half of the peak-to-peak inductor current. In CCM operation, the frequency of operation is pseud fixed, output voltage ripple will be at a minimum in this mode and the maximum output current of 3-A can be supplied. ## **Device Functional Modes (continued)** ## 7.4.3 Pulse Skip Mode (PSM, TPS563231) The TPS563231 is designed with Advanced Eco-mode™ to maintain high light load efficiency. As the output current decreases from heavy load condition, the inductor current is also reduced and eventually comes to point that its rippled valley touches zero level, which is the boundary between continuous conduction mode (CCM) and discontinuous conduction mode (DCM). The low-side MOSFET is turned off when the zero inductor current is detected. As the load current further decreases the converter runs into discontinuous conduction mode. The ontime is kept almost the same as it was in the continuous conduction mode so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The transition point to the light load operation current I<sub>OUT LL</sub> can be calculated in 式 1. $$I_{OUT\_LL} = \frac{1}{2 \times L \times f_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$ (1) As the load current continues to decrease, the switching frequency also decreases. The on-time starts to decrease once the switching frequency is lower than 250 kHz. The on-time can be about 22% reduced at most for extremely light load condition. This function is employed to achieve smaller ripple at extremely light load condition. ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 8.1 Application Information The device is typical step-down DC-DC converter. It is typically used to convert a higher dc voltage to a lower dc voltage with a maximum available output current of 3 A. The following design procedure can be used to select component values for the TPS563231. Alternately, the WEBENCH® software may be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process. #### 8.2 Typical Application The TPS563231 only requires a few external components to convert from a higher variable voltage supply to a fixed output voltage. 🗵 13 shows a basic schematic of 3.3-V output application. This section provides the design procedure. 図 13. TPS563231 3.3V/3-A Reference Design #### 8.2.1 Design Requirements 表 1 shows the design parameters for this application. 表 1. Design Parameters | PARAMETER | EXAMPLE VALUE | | | |-----------------------------------|---------------------|--|--| | Input voltage range | 4.5 to 17 V | | | | Output voltage | 3.3 V | | | | Transient response, 3-A load step | $\Delta$ Vout = ±5% | | | | Input ripple voltage | 400 mV | | | | Output ripple voltage | 30 mV | | | | Output current rating | 3 A | | | | Operating frequency | 600 kHz | | | #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 Output Voltage Resistors Selection The output voltage is set with a resistor divider from the output node to the FB pin. 1% tolerance or better divider resistors are recommended. Start by using $\pm$ 2 to calculate $V_{OUT}$ . To improve efficiency at very light loads consider using larger value resistors, too high of resistance will be more susceptible to noise and voltage errors from the FB input current will be more noticeable. $$V_{OUT} = 0.6 \times \left(1 + \frac{R_{FBT}}{R_{FBB}}\right)$$ (2) Choose the value of $R_{FBB}$ to be 10 k $\Omega$ . With the desired output voltage set to 3.3 V and the $V_{REF}$ = 0.6 V, the $R_{FBT}$ value can then be calculated using $\pm$ 2. The formula yields to a value 45.3 k $\Omega$ of $R_{FBT}$ . #### 8.2.2.2 Output Filter Selection The LC filter used as the output filter has double pole at: $$f_{P} = \frac{1}{2\pi\sqrt{L \times C_{OUT}}}$$ (3) At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is $180^{\circ}$ . At the output filter pole frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. D-CAP3 introduces a high frequency zero that reduces the gain roll off to -20 dB per decade and increases the phase to $90^{\circ}$ one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of $\stackrel{*}{\to}$ 3 is located below the high frequency zero but close enough that the phase boost provided be the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement use the values recommended in $\stackrel{*}{\to}$ 2. 表 2. Recommended Component Values | OUTPUT | D4 (I/O) | P2 (kO) | | L1 (µH) | | C9 - C0 (vF) | |-------------|----------|---------|-----|---------|-----|--------------| | VOLTAGE (V) | R1 (kΩ) | R2 (kΩ) | MIN | TYP | MAX | C8 + C9 (µF) | | 1 | 6.65 | 10.0 | 1 | 1.2 | 4.7 | 20 to 68 | | 1.05 | 7.5 | 10.0 | 1 | 1.2 | 4.7 | 20 to 68 | | 1.2 | 10 | 10.0 | 1.2 | 1.5 | 4.7 | 20 to 68 | | 1.5 | 15 | 10.0 | 1.5 | 1.5 | 4.7 | 20 to 68 | | 1.8 | 20 | 10.0 | 1.5 | 2.2 | 4.7 | 20 to 68 | | 2.5 | 31.6 | 10.0 | 2.2 | 2.2 | 4.7 | 20 to 68 | | 3.3 | 45.3 | 10.0 | 2.2 | 3.3 | 4.7 | 20 to 68 | | 5 | 73.2 | 10.0 | 3.3 | 4.7 | 4.7 | 20 to 68 | | 6.5 | 97.6 | 10.0 | 3.3 | 4.7 | 4.7 | 20 to 68 | The inductor peak-to-peak ripple current, peak current and RMS current are calculated using 式 4, 式 5, and 式 6. The inductor saturation current rating must be greater than the calculated peak current and the RMS or heating current rating must be greater than the calculated RMS current. $$I_{L\_PP} = \frac{V_{OUT}}{V_{IN\_MAX}} \times \frac{V_{IN\_MAX} - V_{OUT}}{L \times f_{SW}}$$ (4) $$I_{L\_PK} = I_{OUT} + \frac{I_{L\_PP}}{2}$$ (5) $$I_{L\_RMS} = \sqrt{I_{OUT}^2 + \frac{1}{12}I_{L\_PP}^2}$$ (6) For this design example, the calculated peak current is 3.67 A and the calculated RMS current is 3.02 A. The inductor used is a WE 74437349033 with a peak current rating of 12 A and an RMS current rating of 6 A. The capacitor value and ESR determine the amount of output voltage ripple. The TPS563231 is intended for use with ceramic or other low ESR capacitors. Recommended values range from 20 $\mu$ F to 68 $\mu$ F. Use $\pm$ 7 to determine the required RMS current rating for the output capacitor. $$I_{C\_RMS} = \frac{V_{OUT} \times (V_{IN\_MAX} - V_{OUT})}{\sqrt{12} \times V_{IN\_MAX} \times L \times f_{SW}}$$ (7) For this design two Murata GRM21BR61A226ME44L 22- $\mu$ F/10-V output capacitors are used in parallel. The typical ESR is $3m\Omega$ each. The calculated RMS current is 0.39 A and each output capacitor is rated for 5 A. #### 8.2.2.3 Input Capacitor Selection The TPS563231 requires an input decoupling capacitor and a bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over 10-µF for the decoupling capacitor. An additional 0.1-µF capacitor from VIN pin to GND pin is also recommended to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage, 25 V or higher voltage rating is recommended. #### 8.2.2.4 Bootstrap Capacitor Selection A 0.1-µF ceramic capacitor must be connected between the BST to SW pin for proper operation. 10 V or higher voltage rating is recommended. ## 8.2.3 Application Curves # 9 Power Supply Recommendations TPS563231 is designed to operate from input supply voltage in the range of 4.5 V to 17 V. Buck converters require the input voltage to be higher than the output voltage for proper operation. The maximum recommended operating duty cycle is 72%. Using that criteria, the minimum recommended input voltage is $V_{\rm O}$ / 0.72. 17 ## 10 Layout #### 10.1 Layout Guidelines - 1. VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation. - 2. The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance. - 3. Provide sufficient vias for the input capacitor and output capacitor. - 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions. - 5. Do not allow switching current to flow under the device. - 6. A separate VOUT path should be connected to the upper feedback resistor. - 7. Make a Kelvin connection to the GND pin for the feedback path. - 8. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield. - 9. The trace of the VFB node should be as small as possible to avoid noise coupling. - 10. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance. ## 10.2 Layout Example - VIA (Connected to GND plane at bottom layer) - VIA (Connected to SW) 図 22. TPS563231 Layout ## 11 デバイスおよびドキュメントのサポート #### 11.1 関連リンク 次の表に、クイック・アクセス・リンクを示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフトウェア、およびご注文へのクイック・アクセスが含まれます。 #### 表 3. 関連リンク | 製品 | プロダクト・フォルダ | ご注文はこちら | 技術資料 | ツールとソフトウェア | サポートとコミュニティ | |-----------|------------|---------|---------|------------|-------------| | TPS563231 | ここをクリック | ここをクリック | ここをクリック | ここをクリック | ここをクリック | #### 11.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 11.3 コミュニティ・リソース TI E2E<sup>TM</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.4 商標 D-CAP3, E2E are trademarks of Texas Instruments. WEBENCH is a registered trademark of Texas Instruments. Blu-ray is a trademark of Blu-ray Disc Association. #### 11.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。 高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 ## 11.6 Glossary SLYZ022 — TI Glossarv. This glossary lists and explains terms, acronyms, and definitions. ## 12 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | ( ) | ( ) | | | (-) | (4) | (5) | | (-, | | TPS563231DRLR | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | Call TI Sn | Level-1-260C-UNLIM | -40 to 125 | 3231 | | TPS563231DRLR.A | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 3231 | | TPS563231DRLR.B | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | - | SN | Level-1-260C-UNLIM | -40 to 125 | 3231 | | TPS563231DRLT | Active | Production | SOT-5X3 (DRL) 6 | 250 SMALL T&R | Yes | Call TI Sn | Level-1-260C-UNLIM | -40 to 125 | 3231 | | TPS563231DRLT.A | Active | Production | SOT-5X3 (DRL) 6 | 250 SMALL T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 3231 | | TPS563231DRLT.B | Active | Production | SOT-5X3 (DRL) 6 | 250 SMALL T&R | - | SN | Level-1-260C-UNLIM | -40 to 125 | 3231 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 PLASTIC SMALL OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated