**TPS563211** 









JAJSJX7A - SEPTEMBER 2020 - REVISED AUGUST 2021

# TPS563211 4.2V~18V 入力、3A 同期整流降圧コンバータ、SOT583 パッケージ

# 1 特長

- 入力電圧:4.2V~18V
- 出力電圧:0.6V~7V
  - 最大 3A の連続出力電流
  - 最小スイッチング・オン時間:45ns
  - 最大デューティ・サイクル:98%
- 高効率
  - 66mΩ および 33mΩ の MOSFET を内蔵
  - 静止電流:120µA (標準値)
- きわめてフレキシブルで優れた使いやすさ
  - Eco-mode または FCCM での動作を選択可能
  - パワー・グッド・インジケータまたは外部ソフト・スタ ートを選択可能
  - 高精度のイネーブル入力
- 高精度
  - 基準電圧精度:±1% (25°C)
  - スイッチング周波数許容値:±8.5%
- 小型ソリューション・サイズ
  - 設計を容易にする内部補償
  - SOT583 パッケージ
  - 外付け部品が最小限
- ハイサイドとローサイド両方の MOSFET でサイクル単 位の電流制限
- ラッチなしの OVP、UVP、UVLO、TSD の保護
- WEBENCH® Power Designer により、TPS563211 を使用するカスタム設計を作成

# 2 アプリケーション

- セットトップ・ボックス (STB)、デジタル TV
- スマート・スピーカ
- 有線ネットワーク、ブロードバンド
- 監視機器



### 3 概要

TPS563211 は、コスト効率が優れた柔軟性の高い同期 整流降圧コンバータで、Eco-mode 動作または FCCM (強制連続導通モード)動作を選択できます。選択可能な パワー・グッド・インジケータまたは外部ソフト・スタートも MODE ピンにより設定できます。イネーブル、パワー・グッ ド・インジケータ、または外部ソフト・スタートを適切に構成 することにより、電源シーケンスが可能になります。入力電 圧範囲が 4.2V~18V と広く、12V や 15V など広い範囲 にわたる一般的な入力レールに対応できます。0.6V~7V の出力電圧範囲で、最大 3A の連続出力電流をサポート しています。

高度なエミュレート電流モード (AECM) 制御トポロジを使 用することで、高速過渡応答と真の固定スイッチング周波 数を実現します。スマート・ループ帯域幅制御を内蔵して いるため、外付け補償は不要で、広い出力電圧範囲にわ たって高速な過渡応答が得られます。

ハイサイド・ピーク電流にサイクル単位の電流制限を適用 することで過負荷状態からデバイスを保護し、ローサイドの バレー電流制限により電流暴走を防止します。過電圧保 護 (OVP)、低電圧保護 (UVP)、UVLO 保護、サーマル・ シャットダウンの下で、ヒカップ・モードがトリガされます。

このデバイスは、1.6mm × 2.1mm の SOT583 パッケー ジで供給されます。

### 製品情報

| 部品番号      | パッケージ <sup>(1)</sup> | 本体サイズ (公称)    |  |  |  |
|-----------|----------------------|---------------|--|--|--|
| TPS563211 | SOT583 (8)           | 1.2mm × 2.1mm |  |  |  |

利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。



効率と出力電流との関係



# **Table of Contents**

| 1 特長                                 | 1 | 8 Application and Implementation                  | 17               |
|--------------------------------------|---|---------------------------------------------------|------------------|
| 2アプリケーション                            |   | 8.1 Application Information                       |                  |
| 3 概要                                 |   | 8.2 Typical Application                           | 17               |
| 4 Revision History                   |   | 9 Power Supply Recommendations                    | 26               |
| 5 Pin Configuration and Functions    |   | 10 Layout                                         | <mark>2</mark> 6 |
| 6 Specifications                     |   | 10.1 Layout Guidelines                            | 26               |
| 6.1 Absolute Maximum Ratings         |   | 10.2 Layout Example                               | 26               |
| 6.2 ESD Ratings                      |   | 11 Device and Documentation Support               | <mark>2</mark> 8 |
| 6.3 Recommended Operating Conditions |   | 11.1 Device Support                               | <mark>2</mark> 8 |
| 6.4 Thermal Information              |   | 11.2 Receiving Notification of Documentation Upon |                  |
| 6.5 Electrical Characteristics       |   | 11.3 サポート・リソース                                    | 28               |
| 6.6 Typical Characteristics          |   | 11.4 Trademarks                                   | 28               |
| 7 Detailed Description               |   | 11.5 Electrostatic Discharge Caution              | <mark>2</mark> 8 |
| 7.1 Overview                         |   | 11.6 Glossary                                     | <mark>2</mark> 8 |
| 7.2 Functional Block Diagram         |   | 12 Mechanical, Packaging, and Orderable           |                  |
| 7.3 Feature Description              |   | Information                                       | 29               |
| 7.4 Device Functional Modes          |   |                                                   |                  |
|                                      |   |                                                   |                  |

# **4 Revision History**

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| C | hanges from Revision * (September 2020) to Revision A (August 2021) | Page |
|---|---------------------------------------------------------------------|------|
| • | ドキュメントのステータスを事前情報から量産データに変更                                         | 1    |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

# **5 Pin Configuration and Functions**



図 5-1. 8-Pin SOT583 DRL Package (Top View)

表 5-1. Pin Functions

| PIN             | PIN |                    | DESCRIPTION                                                                                                                                                                                                                     |  |  |  |
|-----------------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME            | NO. | I/O <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                                                                     |  |  |  |
|                 |     |                    | This pin can be selected as Power-Good function or Soft-Start function, depending on device MODE pin configuration.                                                                                                             |  |  |  |
| PG/SS           | 1   | 1/0                | If the Power-Good function is selected, this is an open-drain power-good indicator.                                                                                                                                             |  |  |  |
| . 5/55          |     |                    | If the Soft-Start function is selected, an external capacitor connected from this pin to                                                                                                                                        |  |  |  |
|                 |     |                    | GND defines the rise time for the internal reference voltage.                                                                                                                                                                   |  |  |  |
| VIN             | 2   | Р                  | Input voltage supply pin for the control circuitry. Connect the input decoupling capacitors between VIN and GND.                                                                                                                |  |  |  |
| SW              | 3   | Р                  | Switch node terminal. Connect the output inductor to this pin.                                                                                                                                                                  |  |  |  |
| GND             | 4   | G                  | GND terminal for the controller circuit and the internal circuitry                                                                                                                                                              |  |  |  |
| ВООТ            | 5   | Р                  | Supply input for the high-side MOSFET gate drive circuit. Connect a 0.1-µF capacitor between BOOT and SW pins.                                                                                                                  |  |  |  |
| EN              | 6   | I/O                | Enable input control. Driving EN high or leaving this pin floating enables the converter. An external resistor divider can be used to imply an adjustable VIN UVLO function.                                                    |  |  |  |
| MODE 7 I/O func |     | I/O                | Device operation mode in light load (Eco-mode operation or FCCM operation) and pin 1 function (Power-Good pin or Soft-Start pin) selection pin. Connect a resistor from MODE to GND to configure the device according to 表 7-1. |  |  |  |
| FB              | 8   | I                  | Converter feedback input. Connect to output voltage with feedback resistor divider.                                                                                                                                             |  |  |  |

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power

## **6 Specifications**

### **6.1 Absolute Maximum Ratings**

Over the recommended operating junction temperature range of -40°C to +125°C (unless otherwise noted)(1)

|                            |                                               | MIN  | MAX | UNIT |
|----------------------------|-----------------------------------------------|------|-----|------|
|                            | VIN                                           | -0.3 | 20  |      |
|                            | SW, DC                                        | -0.3 | 20  |      |
|                            | SW, transient < 10 ns                         | -3   | 22  |      |
| Pin voltage <sup>(2)</sup> | VIN – SW, DC                                  | -0.3 | 20  | V    |
| Pin voltage(2)             | VIN – SW, transient < 10 ns                   | -3   | 22  | V    |
|                            | BOOT                                          | -0.3 | 25  |      |
|                            | BOOT – SW                                     | -0.3 | 6   |      |
|                            | EN, FB, PG/SS, MODE                           | -0.3 | 6   |      |
| TJ                         | Operating junction temperature <sup>(3)</sup> | -40  | 150 | °C   |
| T <sub>stg</sub>           | Storage temperature                           | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup>          | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

# **6.3 Recommended Operating Conditions**

Over the recommended operating junction temperature range of -40°C to +125°C (unless otherwise noted)(1)

|                  |                                |                             | MIN  | MAX  | UNIT |
|------------------|--------------------------------|-----------------------------|------|------|------|
| V <sub>IN</sub>  | Input supply voltage range     |                             | 4.2  | 18   |      |
| V <sub>OUT</sub> | Output voltage range           |                             | 0.6  | 7    |      |
|                  |                                | SW, DC                      | -0.1 | 18   |      |
|                  |                                | SW, transient < 10 ns       | -3   | 20   |      |
|                  |                                | VIN - SW, DC                | -0.1 | 18   | V    |
| Pin voltage      |                                | VIN - SW, transient < 10 ns | -3   | 20   |      |
|                  |                                | воот                        | -0.1 | 23.5 |      |
|                  |                                | BOOT - SW                   | -0.1 | 5.5  |      |
|                  |                                | EN, FB, PG/SS, MODE         | -0.1 | 5.5  |      |
| I <sub>OUT</sub> | Output current range           |                             | 0    | 3    | Α    |
| TJ               | Operating junction temperature |                             | -40  | 125  | °C   |

<sup>(1)</sup> Recommended Operating Conditions indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For ensured specifications, see the Electrical Characteristics.

Product Folder Links: TPS563211

<sup>(2)</sup> All voltage values are with respect to the network ground terminal.

<sup>(3)</sup> Operating at junction temperatures greater than 125°C, although possible, degrades the lifetime of the device.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

#### **6.4 Thermal Information**

|                           |                                                        | TPS563211    |      |
|---------------------------|--------------------------------------------------------|--------------|------|
|                           | THERMAL METRIC(1)                                      | DRL (SOT583) | UNIT |
|                           |                                                        | 8 PINS       |      |
| R <sub>0JA</sub> (2)      | Junction-to-ambient thermal resistance                 | 116.7        | °C/W |
| R <sub>0JC(top)</sub>     | Junction-to-case (top) thermal resistance              | 41.7         | °C/W |
| R <sub>θJB</sub>          | Junction-to-board thermal resistance                   | 20.9         | °C/W |
| $\Psi_{JT}$               | Junction-to-top characterization parameter             | 1.0          | °C/W |
| $\Psi_{JB}$               | Junction-to-board characterization parameter           | 20.8         | °C/W |
| R <sub>θJA(EVM)</sub> (3) | Junction-to-ambient thermal resistance on TPS563211EVM | 70           | °C/W |

- For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953
- (2) The value of R<sub>θJA</sub> given in this table is only valid for comparison with other packages and can not be used for design purposes. These values were simulated on a standard JEDEC board. They do not represent the performance obtained in an actual application.
- (3) The real R<sub>BJA</sub> on the TPS563211EVM is about 70 °C/W, test condition: V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 5 V, I<sub>OUT</sub> = 3 A, T<sub>A</sub> = 25 °C.

### **6.5 Electrical Characteristics**

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN}$  = 4.2 V to 18 V.

|                       | PARAMETER                                       | TEST CONDITIONS                                                     | MIN   | TYP  | MAX   | UNIT |
|-----------------------|-------------------------------------------------|---------------------------------------------------------------------|-------|------|-------|------|
| SUPPLY                |                                                 |                                                                     |       |      | -     |      |
| V <sub>IN</sub>       | Operation input voltage                         |                                                                     | 4.2   |      | 18    | V    |
| 1                     | VIN quiescent current at power save mode        | Nonswitching, $V_{EN}$ = 1.2 V, $V_{FB}$ = 0.65 V, $I_{OUT}$ = 0 mA |       | 120  |       | μA   |
| I <sub>Q(VIN)</sub>   | VIN quiescent current at FCCM                   | Nonswitching, $V_{EN}$ = 1.2 V, $V_{FB}$ = 0.65 V, $I_{OUT}$ = 0 mA |       | 450  |       | μA   |
| I <sub>SD(VIN)</sub>  | VIN shutdown supply current                     | V <sub>IN</sub> = 12 V, V <sub>EN</sub> = 0 V                       |       | 3    | 10    | μΑ   |
| UVLO                  | ,                                               |                                                                     |       |      | '     |      |
| V <sub>UVLO(R)</sub>  | VIN UVLO rising threshold                       | V <sub>IN</sub> rising                                              | 3.8   | 4    | 4.2   | V    |
| V <sub>UVLO(F)</sub>  | VIN UVLO falling threshold                      | V <sub>IN</sub> falling                                             | 3.4   | 3.6  | 3.8   | V    |
| ENABLE                |                                                 |                                                                     |       |      |       |      |
| V <sub>EN(R)</sub>    | EN voltage rising threshold                     | EN rising, enable switching                                         | 1.05  | 1.15 | 1.25  | V    |
| V <sub>EN(F)</sub>    | EN voltage falling threshold                    | EN falling, disable switching                                       | 0.91  | 1.01 | 1.10  | V    |
| I <sub>EN(P1)</sub>   | EN pin sourcing current pre EN rising threshold | V <sub>EN</sub> = 1.0 V                                             | 0.93  | 1.2  | 1.5   | μΑ   |
| I <sub>EN(H)</sub>    | EN pin sourcing current hysteresis              |                                                                     | 2.4   | 3.1  | 3.81  | μA   |
| REFERENC              | E VOLTAGE                                       |                                                                     |       |      | '     |      |
|                       | ED with me                                      | T <sub>J</sub> = 25°C                                               | 0.594 | 0.6  | 0.606 | V    |
| $V_{FB}$              | FB voltage                                      | $T_J = -40$ °C to 125°C, $V_{IN} = 12 \text{ V}$                    | 0.591 | 0.6  | 0.609 | V    |
| I <sub>FB(LKG)</sub>  | FB input leakage current                        | V <sub>FB</sub> = 0.65 V, T <sub>J</sub> = 25°C                     | -0.1  | 0    | 0.1   | μA   |
| STARTUP               |                                                 |                                                                     |       |      | ı     |      |
| I <sub>SS</sub>       | Soft-start charge current                       | V <sub>SS</sub> = 0 V                                               | 4.5   | 6.6  | 8.3   | μA   |
| t <sub>SS</sub>       | Internal fixed soft-start time                  | From 1 <sup>st</sup> switching pulse until target V <sub>OUT</sub>  | 1.5   | 2    | 2.6   | ms   |
| SWITCHING             | FREQUENCY                                       |                                                                     |       |      |       |      |
| f <sub>SW(FCCM)</sub> | Switching frequency, FCCM operation             |                                                                     | 550   | 600  | 650   | kHz  |
| POWER STA             | AGE                                             |                                                                     |       |      |       |      |

Limits apply over the recommended operating junction temperature ( $T_J$ ) range of  $-40^{\circ}$ C to +125°C, unless otherwise stated. Minimum and maximum limits are specified through test, design or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only. Unless otherwise stated, the following conditions apply:  $V_{IN}$  = 4.2 V to 18 V.

|                          | PARAMETER                                             | TEST CONDITIONS                                                           | MIN  | TYP    | MAX  | UNIT   |
|--------------------------|-------------------------------------------------------|---------------------------------------------------------------------------|------|--------|------|--------|
| R <sub>DSON(HS)</sub>    | High-side MOSFET on-resistance                        | T <sub>J</sub> = 25°C, V <sub>IN</sub> = 12 V, V <sub>BOOT-SW</sub> = 5 V |      | 66     |      | mΩ     |
| R <sub>DSON(LS)</sub>    | Low-side MOSFET on-resistance                         | T <sub>J</sub> = 25°C, V <sub>IN</sub> = 12 V                             |      | 33     |      | mΩ     |
| t <sub>ON(min)</sub> (1) | Minimum ON pulse width                                |                                                                           |      | 45     |      | ns     |
| t <sub>ON(max)</sub>     | Maximum ON pulse width                                |                                                                           |      | 6      |      | μs     |
| t <sub>OFF(min)</sub>    | Minimum OFF pulse width                               |                                                                           |      | 105    |      | ns     |
| OVERCURR                 | ENT PROTECTION                                        |                                                                           |      |        |      |        |
| I <sub>HS(OC)</sub>      | High-side peak current limit                          | Peak current limit on the HS MOSFET                                       | 4.25 | 5      | 5.75 | Α      |
| I <sub>LS(OC)</sub>      | Low-side valley current limit                         | Valley current limit on the LS MOSFET, V <sub>IN</sub> = 12 V             | 3.0  | 4      | 4.9  | Α      |
| I <sub>LS(NOC)</sub>     | Low-side negative current limit for FCCM              | Sinking current limit on the LS MOSFET, V <sub>IN</sub> = 12 V            | 1.1  | 1.5    | 2.2  | Α      |
| t <sub>HIC(WAIT)</sub>   | Wait time before entering Hiccup                      |                                                                           |      | 108    |      | μs     |
| t <sub>HIC(RE)</sub>     | Hiccup time before re-start                           |                                                                           |      | 6      |      | Cycles |
| OUTPUT OV                | P AND UVP                                             |                                                                           |      |        |      |        |
| V                        | Undervoltage-protection (UVP) threshold               | V <sub>FB</sub> falling                                                   |      | 62.5%  |      |        |
| $V_{UVP}$                | voltage                                               | UVP hysteresis                                                            |      | 5%     |      |        |
| M                        | Overvoltage-protection (OVP) threshold                | V <sub>FB</sub> rising                                                    | 107% | 112.0% | 114% |        |
| $V_{OVP}$                | voltage                                               | OVP hysteresis                                                            |      | 5%     |      |        |
| POWER GO                 | OD                                                    |                                                                           |      |        |      |        |
|                          |                                                       | FB falling, PG from high to low                                           | 82%  | 87%    | 92%  |        |
| V                        | Dower good throubold                                  | FB rising, PG from low to high                                            | 87%  | 92%    | 97%  |        |
| $V_{PGTH}$               | Power-good threshold                                  | FB falling, PG from low to high                                           | 101% | 107%   | 112% |        |
|                          |                                                       | FB rising, PG from high to low                                            | 107% | 112%   | 114% |        |
| V <sub>PG(OL)</sub>      | PG pin output low-level voltage                       | I <sub>PG</sub> = 0.6 mA                                                  |      |        | 0.3  | V      |
| I <sub>PG(LKG)</sub>     | PG pin leakage current when open drain output is high | V <sub>PG</sub> = 5.5 V                                                   | -1   |        | 1    | μA     |
| t <sub>PG(R)</sub>       | PG delay going from low to high                       |                                                                           |      | 112    |      | μs     |
| t <sub>PG(F)</sub>       | PG delay going from high to low                       |                                                                           |      | 48     |      | μs     |
|                          | Minimum VIN for valid output <sup>(1)</sup>           | V <sub>PG/SS</sub> < 0.5 V at 100 μA                                      |      | 2      | 2.5  | V      |
| THERMAL S                | HUTDOWN                                               |                                                                           |      |        |      |        |
| T <sub>J(SD)</sub> (1)   | Thermal shutdown threshold                            |                                                                           |      | 150    |      | °C     |
| T <sub>J(HYS)</sub> (1)  | Thermal shutdown hysteresis                           |                                                                           |      | 20     |      | °C     |
|                          | 1                                                     | ı                                                                         |      |        |      |        |

### (1) Not production tested

## **6.6 Typical Characteristics**

 $V_{IN}$  = 12 V,  $T_A$  = 25°C, unless otherwise noted.











## 7 Detailed Description

### 7.1 Overview

The device is a 3-A synchronous buck converter that operates from a 4.2-V to 18-V input voltage and 0.6-V to 7-V output voltage. The device employs AECM control, an emulated current control topology that combines the advantages of peak current mode control and D-CAP2 control, providing fast transient response with true fixed switching frequency.

With the proper MODE configurations, the device supports selectable Eco-mode operation or FCCM operation and a selectable power-good indicator or external soft start.

With an on-time extension function, the device supports a maximum duty cycle of 98%.

### 7.2 Functional Block Diagram



### 7.3 Feature Description

#### 7.3.1 Advanced Emulated Current Mode Control

The device employs AECM control, an emulated current control based topology that combines the advantages of peak current mode control and D-CAP2 control, providing fast transient response with true fixed switching frequency. The AECM control topology supports two basic regulation modes, which are PFM regulation mode and PWM regulation mode. During PWM, it operates at its nominal switching frequency in CCM or DCM. The frequency is typically about 600 kHz with a controlled frequency variation. If the load current decreases, it enters PFM to sustain high efficiency down to very light loads. In PFM, the switching frequency decreases with the load

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

current. With the internal adaptive loop adjustment, the device eliminates the need for external compensation to provide a fast transient response over a wide output voltage range.

### 7.3.2 Mode Selection and PG/SS Pin Function Configuration

The device requires a mode resistor to select the operations mode under light load and configure the function of pin 1. 表 7-1 shows the MODE pin settings.

| MODE RESISTOR RANGE RECOMMENDED MODE RESISTOR VALUE |        | OPERATION MODE IN<br>LIGHT LOAD | FUNCTION OF PG/SS<br>PIN |  |
|-----------------------------------------------------|--------|---------------------------------|--------------------------|--|
| [0, 12] kΩ                                          | 0      | Eco-mode                        | Power Good               |  |
| [30, 50] kΩ                                         | 47 kΩ  | Eco-mode                        | Soft Start               |  |
| [83, 120] kΩ                                        | 100 kΩ | FCCM                            | Soft Start               |  |
| [180, ∞] kΩ                                         | Float  | FCCM                            | Power Good               |  |

表 7-1. MODE Pin Settings

☑ 7-1 shows the typical start-up sequence of the device once the enable signal triggers the EN turn-on threshold. After the voltage of VIN crosses the UVLO rising threshold, it takes approximately 110 µs to finish reading and setting of the MODE pin. After this process, the MODE status is latched and does not change until VIN or EN toggles to restart-up this device. Then, the soft-start function begins to ramp up the reference voltage to the PWM comparator.



図 7-1. Power-Up Sequence

# 7.3.3 Power Good (PG)

This is an optional function configured by the MODE pin.

The device has a built-in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG signal can be used for start-up sequencing of multiple rails. The PG/SS pin works as an open-drain output that requires a pullup resistor (to any voltage below 5.5 V). A pullup resistor of 10 k $\Omega$  is recommended to pull it up to a 5-V voltage. It can sink 0.8 mA of current and maintain its specified logic low level. Once the FB pin voltage is between 92% and 112% of the internal reference voltage (VREF) and after a deglitch time of 112  $\mu$ s, the PG/SS is high impedance. The PG/SS pin is pulled low after a deglitch time of 48  $\mu$ s when the FB pin voltage is lower than UVP or greater than OVP threshold, or in events of thermal shutdown, EN shutdown, or UVLO conditions. VIN must remain present for the PG/SS pin to stay low.

If the power-good output is not used when PG function is selected, it is recommended to tie to GND to get better thermal performance.

| 2. 7 2. 1 Ower Good indicator Logic Table |               |               |                            |           |  |  |
|-------------------------------------------|---------------|---------------|----------------------------|-----------|--|--|
|                                           | LOGIC SIGNALS |               |                            |           |  |  |
| V <sub>IN</sub>                           | EN            | TSD           | V <sub>OUT</sub>           | STATUS    |  |  |
|                                           |               |               | V <sub>OUT</sub> on target | High      |  |  |
| V <sub>IN</sub> > UVLO                    | High          | Not triggered | V <sub>OUT</sub> > Target  | Low       |  |  |
|                                           |               |               | V <sub>OUT</sub> < Target  | Low       |  |  |
|                                           |               | Triggered     | ×                          | Low       |  |  |
|                                           | Low           | ×             | ×                          | Low       |  |  |
| 2.5 V < V <sub>IN</sub> < UVLO            | ×             | ×             | ×                          | Low       |  |  |
| V <sub>IN</sub> < 2.5 V                   | ×             | ×             | ×                          | Undefined |  |  |

表 7-2. Power Good Indicator Logic Table

#### 7.3.4 Soft Start and Pre-Biased Soft Start

This is an optional function configured by MODE pin.

If the PG function is selected, the device works with an internal soft-start time of 2 ms. If the SS function is selected, the device has the adjustable soft-start function. When the EN pin becomes high, the soft-start charge current,  $I_{SS}$ , begins charging the capacitor, which is connected from the PG/SS pin to GND ( $C_{SS}$ ). Smooth control of the output voltage is maintained during start-up. Use  $\pm$  1 to calculate the soft-start time.

$$t_{SS}(ms) = \frac{3.5 \times C_{SS}(nF) \times V_{REF}(V)}{I_{SS}(uA)} \tag{1}$$

where

•  $V_{RFF} = 0.6 \text{ V}, I_{SS} = 6.6 \mu A$ 

The value of the external soft-start capacitor must not be lower than 4 nF typical to make sure the user has good start-up behavior.

If the output capacitor is pre-biased at start-up, the device initiates switching and starts ramping up only after the internal reference voltage becomes greater than the feedback voltage. This scheme makes sure that the converters ramp up smoothly into regulation point.

### 7.3.5 Output Discharge through PG/SS Pin

If the PG function is selected, the device pulls the PG/SS pin low when the device is shut down by EN, OVP, UVP, UVLO, or thermal shutdown. Connecting PG/SS to VOUT through a resistor can be used to discharge VOUT in those cases (see  $\boxtimes$  7-2). The discharge rate can be adjusted by R3, which is also used to pull up the PG/SS pin in normal operation. The minimum supply voltage required for the discharge function to remain active is typically 2.5 V. For reliability, keep the maximum current into the PG/SS pin less than 1.8 mA. Given an output voltage, the minimum resistance of R3 can be calculated in  $\stackrel{\sim}{\Rightarrow}$  2.

$$R_{3\_MIN}(k\Omega) = \frac{V_{OUT}(V)}{1.8} - 0.4$$
 (2)

Submit Document Feedback



図 7-2. Discharge VOUT through PG/SS Pin with TPS563211

### 7.3.6 Precise Enable and Adjusting Undervoltage Lockout

The EN pin provides electrical on and off control for the device. When the EN pin voltage exceeds the threshold voltage, the device begins operation. If the EN pin voltage is pulled below the threshold voltage, the regulator stops switching and enters the shutdown mode.

The EN pin has an internal pullup source current, which allows the user to float the EN pin to enable the device. If an application requires control of the EN pin, use external control logic interface to the EN the pin like the open-drain or open-collector output logic.

The device implements internal undervoltage-lockout (UVLO) circuitry on the VIN pin. The device is disabled when the VIN pin voltage falls below the internal VIN UVLO threshold. The internal VIN UVLO threshold has a hysteresis of 400 mV.

If an application requires a higher UVLO threshold on the VIN pin, the EN pin can be configured as shown in  $\boxtimes$  7-3. When using the external UVLO function, setting the hysteresis at a value greater than 400 mV is recommended.

The EN pin has a small pullup current,  $I_p$ , which sets the default state of the EN pin to enable when no external components are connected. The pullup current is also used to control the voltage hysteresis for the external UVLO function because it increases by  $I_h$  when the EN pin crosses the enable threshold. Use  $\pm$  3 and  $\pm$  4 to calculate the values of R1 and R2 for a specified UVLO threshold. Once R1 and R2 have settled down, the EN voltage can be calculated by  $\pm$  5, which must be lower than 5.5 V with the maximum VIN.

$$R_{1} = \frac{V_{START} \cdot \frac{V_{EN\_FALL}}{V_{EN\_RISE}} - V_{STOP}}{I_{p} \left(1 - \frac{V_{EN\_FALL}}{V_{EN\_RISE}}\right) + I_{h}}$$
(3)

$$R_2 = \frac{R_1 \cdot V_{EN\_FALL}}{V_{STOP} - V_{EN\_FALL} + R_1 \cdot (I_p + I_h)}$$
(4)

$$V_{EN} = \frac{R_2 \cdot V_{IN} + R_1 R_2 (I_p + I_h)}{R_1 + R_2}$$
(5)

#### where

- $I_p = 1.2 \mu A$
- $I_h = 3.1 \, \mu A$
- V<sub>EN FALL</sub> = 1.15 V
- V<sub>EN RISE</sub> = 1.01 V
- V<sub>START</sub>, the expected input voltage enabling the device
- V<sub>STOP</sub>, the expected input voltage disabling the device

Copyright © 2021 Texas Instruments Incorporated





図 7-3. Adjustable VIN Undervoltage Lockout

### 7.3.7 Overcurrent Limit and Undervoltage Protection

The device is protected from overcurrent conditions by cycle-by-cycle current limiting on both the peak and valley of the inductor current.

During the on time of the high-side MOSFET switch, the inductor current flows through the high-side MOSFET and increases at a linear rate determined by VIN, VOUT, the on time, and the output inductor value. The high-side switch current is sensed when the high-side MOSFET is turned on after a set of blanking time and then compared with the high-side MOSFET current limit threshold in every switching cycle. If the cross-limit event is detected after the minimum on time, the high-side MOSFET is turned off immediately. The high-side MOSFET current is limited by a clamped maximum peak current threshold I<sub>HS LIMIT</sub>, which is constant.

The current going through low-side MOSFET is also sensed and monitored. When the low-side MOSFET is turned on, the inductor current begins ramping down. The low-side MOSFET is not turned off at the end of a switching cycle if its current is above the low-side current limit,  $I_{LS\_LIMIT}$ . The low-side MOSFET is kept on for the next cycle so that inductor current keeps ramping down, until the inductor current ramps below the low-side current limit,  $I_{LS\_LIMIT}$ , and the subsequent switching cycle comes, the low-side MOSFET is turned off and the high-side MOSFET is turned on after a dead time.

There are some important considerations for this type of overcurrent protection. The load current is higher than the overcurrent threshold by one-half of the peak-to-peak inductor ripple current. Also, when the current is being limited, the output voltage tends to fall as the demanded load current can be higher than the current available from the converter. When the VFB voltage falls below the UVP threshold voltage, the UVP comparator detects it. The device shuts down after the UVP delay time (typically 108 µs) and re-starts after the hiccup time (six times of soft-start time). The hiccup behavior helps reduce the device power dissipation under severe overcurrent conditions.

When the overcurrent condition is removed, the output voltage returns to the regulated value.

#### 7.3.8 Overvoltage Protection

The device detects overvoltage condition by monitoring the feedback voltage. When the feedback voltage becomes higher than 112% of the target voltage, the OVP comparator output goes high and both the high-side MOSFET and low-side MOSFET turns off. This function is a non-latch operation.

#### 7.3.9 Thermal Shutdown

The internal thermal shutdown circuitry forces the device to stop switching if the junction temperature exceeds 150°C typically. The device re-initiates the power-up sequence when the junction temperature drops below 130°C typically.

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated

#### 7.4 Device Functional Modes

#### 7.4.1 Shutdown Mode

The EN pin provides electrical on and off control for the device. When VEN is below 1.12 V (typical), the device is in Shutdown mode with a shutdown current of 3  $\mu$ A (typical). The device also employs VIN UVLO protection. If VIN voltage is below their respective UVLO level, the regulator is turned off.

#### 7.4.2 Active Mode

The device is Active mode when VEN is above the precision enable threshold voltage and VIN is above its respective UVLO level. The simplest way to enable the device is to float the EN pin. This allows self-start-up when the input voltage is in the operating range 4.2 V to 18 V.

In Active mode, depending on the load current and the configuration of MODE pin, the device is in one of the following modes:

- 1. Continuous Conduction Mode (CCM) operation with fixed switching frequency. When load current is above half of the peak-to-peak inductor current ripple. The device works with PWM regulation.
- 2. Force Continuous Conduction Mode (FCCM) operation with fixed switching frequency. No matter what the load current is, the device works with PWM regulation.
- Discontinuous Conduction Mode (DCM) operation with fixed switching frequency. When load current is lower than half of the peak-to-peak inductor current ripple in CCM operation, the device works with PWM regulation.
- 4. Eco-mode operation with switching frequency decreased at very light load, the device works with PFM regulation.

#### 7.4.3 CCM Operation

CCM operation is employed in the device when the load current is higher than half of the peak-to-peak inductor current. In CCM operation, the frequency of operation is fixed, output voltage ripple is at a minimum in this mode, and the maximum continuous output current of 3 A can be supplied by the device.

#### 7.4.4 FCCM Operation

If FCCM operation is selected by MODE pin, the device is set to operate in FCCM operation in light load conditions and allows the inductor current to become negative. In FCCM, the device switches with a fixed frequency over the entire load range, which is suitable for applications requiring tight control of the switching frequency and output voltage ripple.

#### 7.4.5 DCM Operation and Eco-Mode Operation

The light load running includes DCM operation and Eco-mode operation.

As the output current decreases from heavy load condition, the inductor current reduces as well and eventually comes to a point that its rippled valley touches zero level, which is the boundary between CCM and DCM. The low-side MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into DCM.

At even lighter current loads, Eco-mode is activated to maintain high efficiency operation. The on time is kept almost the same as it was in CCM so that it takes longer time to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The transition point to the light load operation,  $I_{OUT(LL)}$ , current can be calculated in  $\gtrsim 6$ .

$$I_{OUT(LL)} = \frac{0.85^2}{2 \cdot L_1 \cdot f_{sw}} \cdot \frac{(V_{IN} - V_{OUT}) \cdot V_{OUT}}{V_{IN}}$$
(6)

# 7.4.6 On-Time Extension for Large Duty Cycle Operation

Minimum on time,  $T_{ON\_MIN}$ , is the smallest duration of time that the high-side MOSFET can be on.  $T_{ON\_MIN}$  is typically 45 ns in the device. Minimum off time,  $T_{OFF\_MIN}$ , is the smallest duration that the high-side MOSFET can

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

be off.  $T_{OFF\_MIN}$  is typically 105 ns in the device. In CCM operation,  $T_{ON\_MIN}$  and  $T_{OFF\_MIN}$  limit the voltage conversion range given a fixed switching frequency.

The minimum duty cycle allowed is:

$$D_{MIN} = T_{ON\_MIN} \times f_{SW}$$
 (7)

The maximum duty cycle allowed is:

$$D_{MAX} = 1 - T_{OFF\_MIN} \times f_{SW}$$
(8)

In the device, a frequency foldback scheme is employed to extend the maximum duty cycle when  $T_{OFF\_MIN}$  is reached. The switching frequency decreases once longer duty cycle is needed under low VIN conditions. With the duty increased, the on-time is extended until up to the maximum on-time, 6  $\mu$ s. Wide range of frequency foldback allows the device output voltage stay in regulation with a much lower supply voltage VIN. This leads to a lower effective dropout voltage.

Given an output voltage, the maximum operation supply voltage can be found by:

$$V_{IN\_MAX} = \frac{V_{OUT}}{f_{SW} \cdot T_{ON\_MIN}}$$
(9)

At lower supply voltage, the switching frequency decreases once T<sub>OFF\_MIN</sub> is triggered. The minimum VIN without frequency foldback can be approximated by:

$$V_{\text{IN\_MIN}} = \frac{V_{\text{OUT}}}{(1 - f_{\text{SW}} \cdot T_{\text{OFF\_MIN}})}$$
(10)

Taking considerations of power losses in the system with heavy load operation,  $V_{IN\_MAX}$  is higher than the result calculated in  $\not \gtrsim 9$ . With frequency foldback,  $V_{IN\_VIN}$  is lowered by decreased  $f_{SW}$ , as shown in  $\boxtimes 7-4$ .



図 7-4. Frequency Foldback at Dropout (V<sub>OUT</sub> = 5 V)

# 8 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **8.1 Application Information**

The device is a highly integrated, synchronous buck converter. This device is used to convert a higher DC input voltage to a lower DC output voltage, with a maximum output current of 3 A. Alternately, the WEBENCH® software may be used to generate a complete design. The WEBENCH software uses an iterative design procedure and accesses a comprehensive database of components when generating a design. This section presents a simplified discussion of the design process.

### 8.2 Typical Application

The application schematic of 🗵 8-1 was developed to meet the requirements of the device. This circuit is available as the TPS563211EVM evaluation module. The design procedure is given in this section.



図 8-1. TPS563211 3.3-V, 3-A Reference Design

#### 8.2.1 Design Requirements

表 8-1 shows the design parameters for this application.

表 8-1. Design Parameters

| PARAMETER                           | EXAMPLE VALUE      |
|-------------------------------------|--------------------|
| Input voltage range                 | 4.2 to 18 V        |
| Output voltage                      | 3.3 V              |
| Output current rating               | 3 A                |
| Transient response, 1.5-A load step | ΔVout / Vout = ±5% |
| Input ripple voltage                | 300 mV             |
| Output ripple voltage               | 30 mV              |
| Operating frequency                 | 600 kHz            |

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS563211 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost.
- 3. Open the advanced tab to optimize for output voltage ripple.
- 4. Once in a TPS563211 design, you can enable the second stage L-C filter and change other settings from the drop-down on the left.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

#### 8.2.2.2 Output Voltage Resistors Selection

The output voltage is set with a resistor divider from the output node to the FB pin. TI recommends using 1% tolerance or better divider resistors. Referring to the application schematic of  $\boxtimes$  8-1, start with 10 k $\Omega$  or 20 k $\Omega$  for R9 and use  $\rightrightarrows$  11 to calculate R8. To improve efficiency at light loads, consider using larger value resistors. If the values are too high, the regulator is more susceptible to noise and voltage errors from the FB input current are noticeable.

$$R_8 = \frac{V_{OUT} - V_{REF}}{V_{REF}} \cdot R_9 \tag{11}$$

表 8-2 shows the recommended components value for common output voltages.

#### 8.2.2.3 Output Inductor Selection

To calculate the minimum value of the output inductor, use  $\not\equiv$  12.  $K_{IND}$  is a coefficient that represents the amount of inductor ripple current relative to the maximum output current. The inductor ripple current is filtered by the output capacitor. Therefore, choosing high inductor ripple currents impact the selection of the output capacitor because the output capacitor must have a ripple current rating equal to or greater than the inductor ripple current. In general, the inductor ripple value is at the discretion of the designer. For this part, TI recommends the range of  $K_{IND}$  from 25% to 55%.

$$L_{MIN} = \frac{V_{OUT}}{V_{IN\_MAX}} \cdot \frac{V_{IN\_MAX} - V_{OUT}}{K_{IND} \cdot I_{OUT} \cdot f_{SW}}$$
(12)

where

For this design example, use  $K_{IND}$  = 50%. The inductor value is calculated to be 2.99  $\mu$ H. For this design, a nearest standard value was chosen: 3.3  $\mu$ H. For the output filter inductor, it is important that the RMS current and saturation current ratings not be exceeded. The inductor peak-to-peak ripple current, peak current, and RMS current are calculated using  $\pm$  13,  $\pm$  14, and  $\pm$  15.

$$I_{RIPPLE} = \frac{V_{OUT}}{V_{IN\_MAX}} \cdot \frac{V_{IN\_MAX} - V_{OUT}}{L_1 \cdot f_{SW}}$$
(13)

$$I_{LPEAK} = I_{OUT} + \frac{I_{RIPPLE}}{2}$$
(14)

$$I_{LRMS} = \sqrt{I_{OUT}^2 + \frac{1}{12}I_{RIPPLE}^2}$$
(15)

For this design example, the calculated peak current is 3.68 A and the calculated RMS current is 3.02 A. The chosen inductor is a Wurth Elektronik 74437349033 3.3-µH. It has a saturation current rating of 12 A and a RMS current rating of 6 A.

The current flowing through the inductor is the inductor ripple current plus the output current. During power up, faults, or transient load conditions, the inductor current can increase above the calculated peak inductor current level calculated above. In transient conditions, the inductor current can increase up to the switch current limit of the device. For this reason, the most conservative approach is to specify an inductor with a saturation current rating equal to or greater than the switch current limit rather than the peak inductor current.

### 8.2.2.4 Output Capacitor Selection

After selecting the inductor, the output capacitor needs to be optimized. The LC filter used as the output filter has double pole at:

$$f_{\mathsf{P}} = \frac{1}{2\pi\sqrt{\mathsf{L}_{1} \cdot \mathsf{C}_{\mathsf{OUT}_{\mathsf{E}}}}} \tag{16}$$

At low frequencies, the overall loop gain is set by the output set-point resistor divider network and the internal gain of the device. The low frequency phase is 180°. At the output filter pole frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. A high frequency zero introduced by internal circuit that reduces the gain roll off to -20 dB per decade and increases the phase to  $90^\circ$  one decade above the zero frequency. The inductor and capacitor for the output filter must be selected so that the double pole of fp is located below the high frequency zero but close enough. The phase boost provided by the high frequency zero provides adequate phase margin for a stable circuit. To meet this requirement, make sure that the  $L1 \cdot C_{OUT\_E}$  value meets the range of  $L1 \cdot C_{OUT\_E}$  value recommended in  $\frac{1}{2}$  8-2.

表 8-2. Recommended Component Values

| OUTPUT VOLTAGE <sup>(1)</sup> (V) | R8 <sup>(2)</sup><br>(kΩ) | R9<br>(kΩ) | L1 <sup>(3)</sup><br>(µH) | C <sub>OUT</sub> <sup>(4)</sup> (μ <b>F</b> ) | RANGE OF<br>L1·C <sub>OUT_E</sub> <sup>(5)</sup><br>(µH×µF) |
|-----------------------------------|---------------------------|------------|---------------------------|-----------------------------------------------|-------------------------------------------------------------|
| 0.76                              | 5.36                      | 20.0       | 1                         | 3×22                                          | 60 to 160                                                   |
| 1.05                              | 15.0                      | 20.0       | 1.5                       | 2×22                                          | 60 to 160                                                   |
| 1.8                               | 40.0                      | 20.0       | 2.2                       | 2×22                                          | 50 to 200                                                   |
| 2.5                               | 31.6                      | 10.0       | 3.3                       | 2×22                                          | 50 to 200                                                   |
| 3.3                               | 45.3                      | 10.0       | 3.3                       | 2×22                                          | 50 to 200                                                   |
| 5                                 | 73.2                      | 10.0       | 4.7                       | 2×22                                          | 50 to 200                                                   |

- Use the recommended L1 and C<sub>OUT</sub> combination of the higher and closest output rail for the unlisted output rails.
- (2) R8 = 10 k $\Omega$  and R9 = Float for V<sub>OUT</sub> = 0.6 V
- (3) Inductance values are calculated based on V<sub>IN</sub>=18 V, but they can also be used for other input voltages. Users can calculate their preferred inductance value per 式 12.
- (4) C<sub>OUT</sub> is the sum of nominal output capacitance. 22-µF, 0805, 10-V or higher specifications capacitors are recommended.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

(5)  $C_{OUT\ E}$  is the effective value after derating. The value of L1· $C_{OUT\ E}$  must be within in the range.

The capacitor value and ESR determines the amount of output voltage ripple. The device is intended for use with ceramic or other low-ESR capacitors. Use 式 17 to determine the required RMS current rating for the output capacitor.

$$I_{CORMS} = \frac{V_{OUT} \cdot (V_{IN\_MAX} - V_{OUT})}{\sqrt{12} \cdot V_{IN\_MAX} \cdot L_1 \cdot f_{SW}}$$
(17)

Two Murata GRM21BR61C226ME44L 22- $\mu$ F, 0805, 16-V output capacitors are used for this design. From the data sheet, the estimated DC derating rate is 66.8% at room temperature with AC voltage of 0.2 V. The total output effective capacitance is approximately 29.4  $\mu$ F. The value of L1·C<sub>OUT\_E</sub> is 97  $\mu$ H× $\mu$ F, which is within the recommended range.

### 8.2.2.5 Input Capacitor Selection

The device requires an input decoupling capacitor. A bulk capacitor is needed depending on the application. TI recommends a ceramic capacitor over 10  $\mu$ F for the decoupling capacitor. An additional 0.1- $\mu$ F capacitor (C3) from VIN pin to ground is recommended to provide additional high frequency filtering. The capacitor voltage rating needs to be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the device. The input ripple current can be calculated using  $\pm$  18.

$$I_{CIRMS} = I_{OUT} \cdot \sqrt{\frac{V_{OUT}}{V_{IN\_MIN}} \cdot \frac{V_{IN\_MIN} - V_{OUT}}{V_{IN\_MIN}}}$$
(18)

The value of a ceramic capacitor varies significantly over temperature and the amount of DC bias applied to the capacitor. The capacitance variations due to temperature can be minimized by selecting a dielectric material that is stable over temperature. X5R and X7R ceramic dielectrics are usually selected for power regulator capacitors because they have a high capacitance-to-volume ratio and are fairly stable over temperature. The output capacitor must also be selected with the DC bias taken into account. The capacitance value of a capacitor decreases as the DC bias across a capacitor increases. For this example design, a ceramic capacitor with at least a 25-V voltage rating is required to support the maximum input voltage. For this design, one Murata GRM21BR61E226ME44L (10- $\mu$ F, 25-V, 0805, X5R) capacitor has been selected. The effective capacitance under input voltage of 12 V is 0.18 × 22 = 4  $\mu$ F. The input capacitance value determines the input ripple voltage of the regulator. The input voltage ripple can be calculated using  $\pm$ 19. Using the design example values,  $t_{OUT\_MAX} = 3$  A,  $t_{OIN\_E} = 4$   $\mu$ F,  $t_{SW} = 600$  kHz, yields an input voltage ripple of 313 mV and a RMS input ripple current of 1.23 A.

$$\Delta V_{IN} = \frac{I_{OUT\_MAX} \cdot 0.25}{C_{IN} \cdot f_{SW}} + (I_{OUT\_MAX} \cdot R_{ESR\_MAX})$$
(19)

where

R<sub>ESR MAX</sub> = the maximum series resistance of the input capacitor

### 8.2.2.6 Bootstrap Capacitor Selection

A 0.1-µF ceramic capacitor must be connected between the BOOT to SW pin for proper operation. TI recommends to use a ceramic capacitor with X5R or better grade dielectric. The capacitor must have a 10-V or higher voltage rating.

### 8.2.2.7 Undervoltage Lockout Set Point

The undervoltage lockout (UVLO) can be adjusted using the external voltage divider network of R1 and R2. R1 is connected between VIN and the EN pin of the TPS563211 and R2 is connected between EN and GND. The

UVLO has two thresholds, one for power up when the input voltage is rising and one for power down or brownouts when the input voltage is falling. For the example design, the supply should turn on and start switching when the input voltage increases above 6.6 V (UVLO start or enable). After the regulator starts switching, it must continue to do so until the input voltage falls below 5.7 V (UVLO stop or disable).  $\stackrel{>}{\sim}$  3 and  $\stackrel{>}{\sim}$  4 can be used to calculate the values for the upper and lower resistor values. For the stop voltages specified, the nearest standard resistor value for R1 is 174 k $\Omega$  and for R2 is 36.5 k $\Omega$ .



#### 8.2.3 Application Curves

 $V_{IN}$  = 12 V, L<sub>1</sub>= 3.3  $\mu$ H, C<sub>OUT</sub> = 44  $\mu$ F, T<sub>A</sub> = 25°C. (unless otherwise noted)





図 8-12. Transient Response 0.03 to 3 A with Slew

Rate of 0.25 A/µs (Eco-Mode)

図 8-13. Transient Response 0.03 to 3 A with Slew

Rate of 0.25 A/µs (FCCM)









# 9 Power Supply Recommendations

The devices are designed to operate from an input voltage supply range between 4.2 V and 18 V. This input supply must be well regulated. If the input supply is located more than a few inches from the device or converter, additional bulk capacitance can be required in addition to the ceramic bypass capacitors. An electrolytic capacitor with a value of 47  $\mu$ F is a typical choice.

### 10 Layout

# 10.1 Layout Guidelines

- 1. VIN and GND traces should be as wide as possible to reduce trace impedance. The wide areas are also of advantage from the view point of heat dissipation.
- 2. The input capacitor and output capacitor should be placed as close to the device as possible to minimize trace impedance.
- 3. Provide sufficient vias for the input capacitor and output capacitor.
- 4. Keep the SW trace as physically short and wide as practical to minimize radiated emissions.
- 5. Do not allow switching current to flow under the device.
- 6. A separate VOUT path should be connected to the upper feedback resistor.
- 7. Make a Kelvin connection to the GND pin for the feedback path.
- 8. Voltage feedback loop should be placed away from the high-voltage switching trace, and preferably has ground shield.
- 9. The trace of the FB node should be as small as possible to avoid noise coupling.
- 10. The GND trace between the output capacitor and the GND pin should be as wide as possible to minimize its trace impedance.

### 10.2 Layout Example



図 10-1. Top Layout Example





図 10-2. Bottom Layout Example

## 11 Device and Documentation Support

# 11.1 Device Support

### 11.1.1 Development Support

### 11.1.1.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the TPS563211 device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage  $(V_{IN})$ , output voltage  $(V_{OUT})$ , and output current  $(I_{OUT})$  requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost.
- 3. Open the advanced tab to optimize for output voltage ripple.
- 4. Once in a TPS563211 design, you can enable the second stage L-C filter and change other settings from the drop-down on the left.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- · Export customized schematic and layout into popular CAD formats
- · Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.

## 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 11.3 サポート・リソース

TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

WEBENCH® is a registered trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。

### 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2021 Texas Instruments Incorporated

Submit Document Feedback

www.ti.com 31-Oct-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                   |                       |      | (4)                           | (5)                        |              |                  |
| TPS563211DRLR         | Active | Production    | SOT-5X3 (DRL)   8 | 4000   LARGE T&R      | Yes  | Call TI   Sn                  | Level-1-260C-UNLIM         | -40 to 125   | 3211             |
| TPS563211DRLR.A       | Active | Production    | SOT-5X3 (DRL)   8 | 4000   LARGE T&R      | Yes  | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 3211             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE MATERIALS INFORMATION

www.ti.com 3-Dec-2021

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS563211DRLR | SOT-5X3         | DRL                | 8 | 4000 | 180.0                    | 8.4                      | 2.75       | 1.9        | 8.0        | 4.0        | 8.0       | Q3               |

www.ti.com 3-Dec-2021



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| TPS563211DRLR | SOT-5X3      | DRL             | 8    | 4000 | 210.0       | 185.0      | 35.0        |  |



PLASTIC SMALL OUTLINE



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
   This drawing is subject to change without notice.
   This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, interlead flash, protrusions, or gate burrs shall not accord 0.45 mercans side.
- exceed 0.15 mm per side.
- 4. Reference JEDEC Registration MO-293, Variation UDAD



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria.



PLASTIC SMALL OUTLINE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月