**TPS51397A** JAJSJP3A - SEPTEMBER 2020 - REVISED OCTOBER 2020 # TPS51397A 4.5V~24V、10A 同期整流降圧コンバータ、ULQ™ 動作 # 1 特長 - 入力電圧範囲:4.5V~24V - 出力電圧範囲:0.6V~5.5V - 10A の連続出力電流をサポート - D-CAP3™ アーキテクチャ制御による高速過渡応答 - 0.6V±1% の帰還電圧精度 (25°C) - 17mΩ および 5.9mΩ の FET を内蔵 - ULQ<sup>™</sup> 動作 (110 µA) により、システムのスタンバイ中 のバッテリ動作時間を延長 - MODE ピンで選択可能な Eco-mode™ と Out-of- - 500kHz と800kHz のスイッチング周波数を選択可能 - ソフトスタート時間を変更可能、デフォルトは 内部 - 大きいデューティ・サイクル動作 - パワーグッド・インジケータを内蔵 - 出力放電機能を内蔵 - サイクル単位の過電流保護 - ラッチ付きの出力 OV および UV 保護 - ラッチなしの UVLO および OT 保護 - 動作時接合部温度:-40°C~125°C - 20ピン、3.0mm × 3.0mm の HotRod™ VQFN パッケ ージ - **12A** の TPS56C230 とピン互換 - WEBENCH® Power Designer により、TPS51397A を使用するカスタム設計を作成 # 2 アプリケーション - ノート PC およびデスクトップ PC - ウルトラブック、ハンドヘルド・タブレット - 産業用 PC、シングル・ボード・コンピュータ - 非軍事用ドローン - 分散電源システム # TPS51397A 概略回路図 # 3 概要 このデバイスは、モノリシックな 10A 同期整流降圧コンバ ータで、高効率を実現する MOSFET が内蔵されており、 また、必要な外付け部品数が最小であるため、スペースの 制約が厳しい電力システムでも使いやすくなっています。 TPS51397A は、内部補償により高速な過渡応答と非常 に優れたラインおよび負荷レギュレーションを実現する D-CAP3™ 制御を採用しています。低消費電力動作で長い バッテリ寿命を実現しようとする場合、ULQ™ (超低静止電 流)機能は非常に有益です。デューティ比の大きい動作 により、入力電圧が低いときは負荷過渡性能が大幅に向 上します。 MODE ピンを使って、軽負荷動作向けの Eco-mode™ ま たは Out-of-Audio™ (OOA) モードに設定できます。 さら に、500kHz または 800kHz のスイッチング 周波数を選択 できます。Eco-mode™は、軽負荷動作時に高効率を維 持します。OOA モードは、効率の低下を最小限に抑えな がら、スイッチング周波数を可聴周波数より高く維持しま す。 このデバイスは、内部ソフトスタート時間と外部ソフトスター ト時間を選択できます。内部ソフトスタート時間は 1.2ms に固定されています。アプリケーションでこれより長いソフト スタート時間が必要な場合、外付けのコンデンサを SS ピ ンに接続して、長いソフトスタート時間を実現できます。 TPS51397A はパワーグッド・インジケータを内蔵してお り、出力放電機能を備えています。また、OVP、UVP、 OCP、OTP、UVLO を含む完全な保護機能を備えていま す。このデバイスは、20 ピンの 3.0mm × 3.0mm HotRod ™ パッケージで供給され、-40℃~125℃ の接合部温度 で動作が規定されています。 ### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |-----------|----------------------|-----------------| | TPS51397A | VQFN (20) | 3.00mm × 3.00mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 効率と出力電流との関係 (500kHz、ECO-mode) # **Table of Contents** | 1 特長 | 1 | 7.4 Device Functional Modes | 14 | |--------------------------------------|---|---------------------------------------------------|----------------------| | 2 アプリケーション | | 8 Application and Implementation | 16 | | 3 概要 | | 8.1 Application Information | <mark>16</mark> | | 4 Revision History | | 8.2 Typical Application | 16 | | 5 Pin Configuration and Functions | | 9 Power Supply Recommendations | <mark>22</mark> | | 6 Specifications | | 10 Layout | 23 | | 6.1 Absolute Maximum Ratings | | 10.1 Layout Guidelines | 23 | | 6.2 ESD Ratings | | 10.2 Layout Example | | | 6.3 Recommended Operating Conditions | | 11 Device and Documentation Support | 24 | | 6.4 Thermal Information | | 11.1 Receiving Notification of Documentation Upda | ates <mark>24</mark> | | 6.5 Electrical Characteristics | | 11.2 サポート・リソース | 24 | | 6.6 Typical Characteristics | | 11.3 Trademarks | 24 | | 7 Detailed Description | | 11.4 静電気放電に関する注意事項 | 24 | | 7.1 Overview | | 11.5 用語集 | | | 7.2 Functional Block Diagram | | 12 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | | Information | 25 | | | | | | **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | hanges from Revision * (September 2020) to Revision A (September 2020) | Page | |---|------------------------------------------------------------------------|------| | • | デバイス・ステータスを「事前情報」から「量産データ」に変更 | 1 | # **5 Pin Configuration and Functions** 図 5-1. 20-Pin VQFN RJE Package (Top View) 表 5-1. Pin Functions | ı | PIN | ИО. | DESCRIPTION | |-------|------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | I/O | DESCRIPTION | | BST | 1 | 0 | Supply input for the gate drive voltage of the high-side MOSFET. Connect the bootstrap capacitor between BST and SW. 0.1 µF is recommended. | | VIN | 2,3,4,5 | Р | Input voltage supply pin for the control circuitry. Connect the input decoupling capacitors between VIN and PGND. | | sw | 6,19,20 | 0 | Switching node connection to the inductor and bootstrap capacitor for buck. This pin voltage swings from a diode voltage below the ground up to input voltage of buck. | | PGND | 7,8,18, Thermal Pad G Power GND terminal for the controller circuit and the internal circuitry | | Power GND terminal for the controller circuit and the internal circuitry | | PGOOD | 9 | 0 | Open-drain power-good indicator. It is asserted low if output voltage is out of PG threshold, over voltage, or if the device is under thermal shutdown, EN shutdown, or during soft start. | | ss | 11 | 0 | Soft-Start time selection pin. Connecting an external capacitor sets the soft-start time and if no external capacitor is connected, the soft-start time is about 1.2 ms. | | NC | 10,16 | | Not connect. Can be connected to GND plane for better thermal achieved. | | EN | 12 | I | Enable input of buck converter | | AGND | 13 | G | Ground of internal analog circuitry. Connect AGND to GND plane with a short trace. | | FB | 14 | I | Feedback sensing pin for Buck output voltage. Connect this pin to the resistor divider between output voltage and AGND. | | MODE | 15 | ı | Switching frequency and light load operation mode selection pin. Connect this pin to a resistor divider from VCC and AGND for different MODE options shown in $\frac{1}{8}$ 7-1. | | vcc | 17 | 0 | The driver and control circuits are powered from this voltage. Decouple with a minimum 1-µF ceramic capacitor as close to VCC as possible. | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |-----------------------------------------------|-----------------------|------|-----|------| | | VIN | -0.3 | 26 | V | | | VBST | -0.3 | 31 | V | | Input voltage | VBST-SW | -0.3 | 6 | V | | | EN, MODE, FB, SS, VCC | -0.3 | 6 | V | | | PGND, AGND | -0.3 | 0.3 | V | | | SW | -1 | 26 | V | | Output voltage | SW (10-ns transient) | -3 | 29 | V | | | PGOOD | -0.3 | 6 | V | | T <sub>J</sub> Operating junction temperature | e | -40 | 150 | °C | | T <sub>stg</sub> Storage temperature | | -55 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|-----------------------------------------------------------------------------------|-------|------| | V | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | ٧ | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per JEDEC specification JESD22- V C101 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - 2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|------------------------|------------|------|------|------| | | | VIN | 4.5 | 24 | V | | Input voltage | | VBST | -0.3 | 29.5 | V | | | VBST-SW | -0.3 | 5.5 | V | | | | EN, MODE, FB, SS, VCC | -0.3 | 5.5 | V | | | | | PGND, AGND | -0.3 | 0.3 | V | | | Output voltage | SW | -1 | 24 | V | | | Output voltage | PGOOD | -0.3 | 5.5 | V | | I <sub>OUT</sub> | Output current | | | 10 | Α | | T <sub>J</sub> | Operating junction tem | perature | -40 | 125 | °C | ## **6.4 Thermal Information** | | | TPS51397A | | |----------------------------|------------------------------------------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RJE (VQFN) | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 49.7 | °C/W | | R <sub>0JA_effective</sub> | Junction-to-ambient thermal resistance (4-layer custom board) <sup>(2)</sup> | 39.6 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 26.2 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 14.4 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.9 | °C/W | Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated | | THERMAL METRIC <sup>(1)</sup> Junction-to-board characterization parameter | | UNIT | |------------------------|----------------------------------------------------------------------------|------|------| | ΨЈВ | Junction-to-board characterization parameter | 14.3 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 13.0 | °C/W | - (1) - For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report. 70 mm x 70 mm, 4 layers, thickness: 1.5 mm. 2 oz. copper traces located on the top and bottom of the PCB. 4 thermal vias in the PowerPAD area under the device package. # 6.5 Electrical Characteristics $T_{.1} = -40$ °C to 125°C, $V_{IN} = 12$ V, unless otherwise noted. | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|------|-----|------|------| | SUPPLY CL | JRRENT | | | | | | | VIN | Input voltage range | | 4.5 | | 24 | V | | I <sub>VIN</sub> | Non-switching supply current | No load, V <sub>EN</sub> = 5V | 90 | 110 | 150 | μA | | I <sub>VINSDN</sub> | Shutdown supply current | No load, V <sub>EN</sub> = 0V | 1 | 2 | 4 | μΑ | | VCC OUTP | UT | | | | | | | | \(\(\text{O}\) \(\text{O}\) \(\ | V <sub>IN</sub> > 5.0V | 4.85 | 5 | 5.15 | V | | V <sub>CC</sub> | VCC output voltage | V <sub>IN</sub> = 4.5V | | 4.5 | | | | I <sub>CC</sub> | VCC current limit | | 20 | | | mA | | FEEDBACK | ( VOLTAGE | | | | | | | \/ | CD voltage | T <sub>J</sub> = 25°C | 594 | 600 | 606 | mV | | $V_{FB}$ | FB voltage | T <sub>J</sub> = -40°C to 125°C | 591 | 600 | 609 | mV | | DUTY CYC | LE and FREQUENCY CONTROL | | | | | | | F <sub>SW</sub> | Switching frequency | V <sub>OUT</sub> = 2.5V | 450 | 500 | 550 | kHz | | t <sub>ON(MIN)</sub> | SW minumum on time | | 30 | 60 | 100 | ns | | t <sub>OFF(MIN)</sub> | SW minimum off time | V <sub>FB</sub> = 0.5V | | 130 | 180 | ns | | OOA Funct | ion | | | | | | | T <sub>OOA</sub> | Mode Operation Period | | 22 | 30 | 42 | us | | MOSFET ar | nd DRIVERS | | | | | - | | R <sub>DS(ON)H</sub> | High side switch resistance | T <sub>J</sub> = 25°C | | 17 | | mΩ | | R <sub>DS(ON)L</sub> | Low side switch resistance | T <sub>J</sub> = 25°C | | 5.9 | | mΩ | | OUTPUT DI | SCHARGE and SOFT START | | | | | | | R <sub>DIS</sub> | Discharge resistance | V <sub>EN</sub> = 0V | 300 | 350 | 400 | Ω | | t <sub>SS</sub> | Soft start time | Internal soft-start time, SS pin floating | 0.5 | 1.2 | 2.5 | ms | | I <sub>SS</sub> | Soft start charge current | | | 5 | | μA | | POWER GO | OOD | | | | | | | t <sub>PGDLY</sub> | PG start-up delay | PG from low to high | | 1 | | ms | | | | VFB falling (fault) | | 85 | | % | | $V_{PGTH}$ | PG threshold | VFB rising (good) | | 90 | | % | | ▼ PGTH | i O allestiola | VFB rising (fault) | | 115 | | % | | | | VFB falling (good) | | 110 | | % | | $V_{PG\_L}$ | PG sink current capability | I <sub>OL</sub> = 4mA | | | 0.4 | V | | $I_{PGLK}$ | PG leak current | V <sub>PGOOD</sub> = 5.5V | | | 1 | μA | $T_J$ = -40°C to 125°C, $V_{IN}$ = 12 V, unless otherwise noted. | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------|---------------------------------|------|-----|-----|----------| | | Over current threshold | T <sub>J</sub> = 25°C | 11 | 12 | 13 | Α | | I <sub>OCL</sub> | (valley) | T <sub>J</sub> = -40°C to 125°C | 10.5 | 12 | 14 | Α | | I <sub>NOCL</sub> | Negative over current threshold | | | 3.2 | | А | | LOGIC THE | RESHOLD | | • | | | | | V <sub>ENH</sub> | EN high-level input voltage | | 1.2 | 1.3 | 1.4 | V | | V <sub>ENL</sub> | EN low-level input voltage | | 0.9 | 1.1 | 1.2 | V | | I <sub>EN</sub> | Enable internal pull down current | V <sub>EN</sub> = 0.8V | | 2 | | μА | | OUTPUT U | NDERVOLTAGE AND OVERVO | LTAGE PROTECTION | - | | | <u>'</u> | | V <sub>OVP</sub> | OVP trip threshold | | | 125 | | % | | t <sub>OVPDLY</sub> | OVP prop deglitch | | | 120 | | us | | V <sub>UVP</sub> | UVP trip threshold | | | 60 | | % | | t <sub>UVPDLY</sub> | UVP prop deglitch | | | 256 | | us | | UVLO | | | • | | | <u>'</u> | | | | Wake up | 4.1 | 4.2 | 4.4 | V | | $V_{UVLO}$ | VIN UVLO threshold | Shutdown | 3.6 | 3.7 | 3.9 | V | | | | Hysteresis | | 0.5 | | V | | OVER TEM | IPERATURE PROTECTION | | • | | | • | | T <sub>OTP</sub> | OTP trip threshold <sup>(1)</sup> | Shutdown temperature | | 150 | | °C | | T <sub>OTPHSY</sub> | OTP hysteresis <sup>(1)</sup> | Hysteresis | | 20 | | °C | | | | | | | | | <sup>(1)</sup> Not production tested. # **6.6 Typical Characteristics** $T_J$ = -40°C to 125°C, $V_{IN}$ = 12 V, unless otherwise noted. # 7 Detailed Description ### 7.1 Overview TheTPS51397A is a high density synchronous buck converter that operates from 4.5-V to 24-V input voltage, and 0.6-V to 5.5-V output voltage range. It has 17-mΩ and 5.9-mΩ integrated MOSFETs that enable high efficiency up to 10 A. The ULQ™ (Ultra Low Quiescent) feature is extremely beneficial for long battery life in low power operation. The large duty operation greatly improves the load transient performance when input voltage is low. The device employs DCAP3™ mode control that enables low external component count, ease of design, optimization of the power design for cost, size, and efficiency, and provides fast transient response with no external compensation components and an accurate feedback voltage. The control topology supports seamless transition between CCM mode at heavy load conditions and DCM operation at light load conditions. Eco-mode™ allows the TPS51397A to maintain high efficiency at light load and OOA mode makes switching frequency above audible frequency (20 kHz), even there is no loading at output side. The TPS51397A is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors. # 7.2 Functional Block Diagram # 7.3 Feature Description ### 7.3.1 PWM Operation and DCAP3™ Control The main control loop of the buck is an adaptive on-time pulse width modulation (PWM) controller that supports a proprietary DCAP3<sup>™</sup> mode control. The DCAP3<sup>™</sup> mode control combines adaptive on-time control with an internal compensation circuit for pseudo-fixed frequency and low external component count configuration with both low-ESR and ceramic output capacitors. It is stable even with virtually no ripple at the output. The TPS51397A also includes an error amplifier that makes the output voltage high accurate. At the beginning of each cycle, the high-side MOSFET is turned on. This MOSFET is turned off after an internal one-shot timer expires. This one-shot duration is set proportional to the converter input voltage, $V_{IN}$ , and is inversely proportional to the output voltage, $V_{OUT}$ , to maintain a pseudo-fixed frequency over the input voltage range, hence it is called adaptive on-time control. The one-shot timer is reset and the high-side MOSFET is turned on again when the feedback voltage falls below the reference voltage. An internal ripple generation circuit is added to the reference voltage to emulate the output ripple. This enables the use of very low-ESR output capacitors such as multi-layered ceramic caps (MLCC). No external current sense network or loop compensation is required for DCAP3<sup>TM</sup> control topology. For any control topology that is compensated internally, there is a range of the output filter it can support. The output filter used with the TPS51397A is a low-pass L-C circuit. This L-C filter has a double-pole frequency described in $\pm$ 1. $$f_{P} = \frac{1}{2 \times \pi \times \sqrt{L_{OUT} \times C_{OUT}}}$$ (1) At low frequencies, the overall loop gain is set by the external output set-point resistor divider network and the internal gain of the TPS51397A. The low-frequency L-C double pole has a 180 degree lag in-phase. At the output filter frequency, the gain rolls off at a -40 dB per decade rate and the phase drops rapidly. The internal ripple generation network introduces a mid-frequency zero that reduces the gain roll off from -40 dB to -20 dB per decade and increases the phase to 90 degree one decade above the zero frequency. The inductor and capacitor selected for the output filter must be such that the double pole is placed close enough to the mid-frequency zero so that the phase boost provided by this mid-frequency zero provides adequate phase margin for the stability requirement. The crossover frequency of the overall system should usually be targeted to be less than one-third of the switching frequency ( $F_{SW}$ ). ### 7.3.2 Soft Start The TPS51397A has an internal 1.2-ms soft start. An external SS pin is provided for setting higher soft-start time if needed. When the EN pin becomes high, the soft-start function begins ramping up the reference voltage to the PWM comparator. If the application needs a higher soft-start time, it can be set by connecting a capacitor on SS pin. When the EN pin becomes high, the soft-start charge current ( $I_{SS}$ ) begins charging the external capacitor ( $C_{SS}$ ) connected between SS and AGND. The devices tracks the lower of the internal soft-start voltage or the external soft-start voltage as the reference. The equation for the soft-start time ( $T_{SS}$ ) is shown in $\pm$ 2: $$T_{ss}(ms) = \frac{C_{ss}(nF) \times V_{REF}(V)}{I_{ss}(uA)}$$ (2) where V<sub>REF</sub> is 0.6 V and I<sub>SS</sub> is 5 μA ### 7.3.3 Large Duty Operation The TPS51397A can support large duty operation by its internal $T_{ON}$ extension function. When $V_{IN}/V_{OUT} < 1.6$ and the $V_{FB}$ keeps lower than internal $V_{REF}$ , $T_{ON}$ is extended to implement the large duty operation which greatly improves the load transient performance. ### 7.3.4 Power Good The Power Good (PGOOD) pin is an open-drain output. A pullup resistor of 100 k $\Omega$ is recommended to pull the voltage up to VCC. Once V<sub>FB</sub> is between 90% and 110% of the target output voltage, the PGOOD is pulled high after a 1-ms de-glitch time. The PGOOD pin is pulled low when: - FB pin voltage is lower than 85% or greater than 115% of the target output voltage, - · In OVP, UVP, or thermal shutdown event, or - · During the soft-start period. ### 7.3.5 Overcurrent Protection and Undervoltage Protection The TPS51397A has overcurrent protection and undervoltage protection. The output overcurrent limit (OCL) is implemented using a cycle-by-cycle valley detect control circuit. The switch current is monitored during the OFF state by measuring the low-side FET drain-to-source voltage. This voltage is proportional to the switch current. To improve accuracy, the voltage sensing is temperature compensated. During the on-time of the high-side FET switch, the switch current increases at a linear rate determined by Vin, Vout, the on-time, and the output inductor value. During the on-time of the low-side FET switch, this current decreases linearly. The average value of the switch current is the load current I<sub>OUT</sub>. If the monitored current is above the OCL level, the converter maintains low-side FET on and delays the creation of a new pulse, even the voltage feedback loop requires one, until the current level becomes OCL level or lower. In subsequent switching cycles, the on-time is set to a fixed value and the current is monitored in the same manner. There are some important considerations for this type of overcurrent protection. When the load current is higher than the overcurrent threshold by one half of the peak-to-peak inductor ripple current, the OCL is triggered and the output current is being limited, the output voltage tends to drop because the load demand is higher than what the converter can support. When the output voltage falls below 60% of the target voltage, the UVP comparator detects it, and the device is shut off after a wait time of 256 µs. This protection is a latched function. The fault latching can be reset by EN going low or VCC power cycling. The TPS51397A also implements negative overcurrent protection, which can prevent inductor current runaway when IC works in OOA mode. When the inductor valley current hits the negative overcurrent threshold (NOCL = -3.2 A typical), the low-side FET turns off, then high-side FET turns on. ### 7.3.6 Overvoltage Protection The TPS51397A has an overvoltage protection feature, which has the same implementation. When the output voltage becomes higher than 125% of the target voltage, the OVP comparator output goes high, and the output will be discharged and latched after a wait time of 120 µs. This function is a latching operation, so it needs to reset by EN going low or VCC power cycling. ### 7.3.7 UVLO Protection The VIN undervoltage lockout (UVLO) protection monitors the VCC pin voltage to protect the internal circuitry from low input voltage. When the VCC voltage is lower than the UVLO threshold voltage, the device shuts off and outputs are discharged to prevent mis-operation of the device. The converter begins operation again when the input voltage exceeds the threshold by a hysteresis of 500 mV (typical). This is a non-latch protection. ### 7.3.8 Output Voltage Discharge The TPS51397A has a discharge function by using internal MOSFET about 350 $\Omega$ , which is connected to the output terminal SW. The discharge is slow due to the lower current capability of the MOSFET. ## 7.3.9 Thermal Shutdown The TPS51397A monitors the internal die temperature. If the temperature exceeds the threshold value (typically 150°C), the device is shut off and the output is discharged. This is a non-latch protection. The device restarts operation when the temperature goes below the thermal shutdown threshold. Copyright © 2021 Texas Instruments Incorporated ### 7.4 Device Functional Modes ### 7.4.1 Light Load Operation The TPS51397A has a MODE pin that can control two different states of operation at light load. The light load operation includes advanced Eco-mode and OOA mode. ### 7.4.2 Advanced Eco-mode Control The advanced Eco-mode control schemes to maintain high light load efficiency. As the output current decreases from heavy load conditions, the inductor current is also reduced and eventually comes to a point where the rippled valley touches zero level, which is the boundary between continuous conduction and discontinuous conduction modes. The rectifying MOSFET is turned off when the zero inductor current is detected. As the load current further decreases, the converter runs into discontinuous conduction mode. The on-time is kept almost the same as it was in continuous conduction mode so that it takes longer to discharge the output capacitor with smaller load current to the level of the reference voltage. This makes the switching frequency lower, proportional to the load current, and keeps the light load efficiency high. The light load current where the transition to Ecomode operation happens ( $I_{OUT(11)}$ ) can be calculated from 3. $$I_{OUT(LL)} = \frac{1}{2 \times L_{OUT} \times F_{SW}} \times \frac{(V_{IN} - V_{OUT}) \times V_{OUT}}{V_{IN}}$$ (3) After identifying the application requirements, design the output inductance ( $L_{OUT}$ ) so that the inductor peak-to-peak ripple current is approximately between 20% and 40% of $I_{OUT(max)}$ (peak current in the application). It is also important to size the inductor properly so that the valley current does not hit the negative low-side current limit. ### 7.4.3 Out-of-Audio Out-of-Audio (OOA) light-load mode is a unique control feature that keeps the switching frequency above audible frequency with minimum reduction in efficiency. It prevents audio noise generation from the output capacitors and inductor. During Out-of-Audio operation, the OOA control circuit monitors the states of both high-side and low-side MOSFETs and forces them to switch. When both high-side and low-side MOSFETs are off for more than 30 µs during a light-load condition, the low-side FET will discharge until output voltage drops to trigger the high-side FET on or inductor current hits negative OC limit. If the MODE pin is selected to operate in OOA mode, when the device works at light load, the minimum switching frequency is above 20 kHz which avoids the audible noise in the system. When the device works in OOA mode, TI recommends setting the peak value of inductor current above -1 A by choosing appropriate inductor. ### 7.4.4 Mode Selection The device detects the voltage on the MODE pin during start-up and latches onto one of the MODE options listed in $\Re$ 7-1. The voltage on the MODE pin is recommended to be set by connecting this pin to the center tap of a resistor divider connected between VCC and AGND. A guideline for the top resistor ( $R_{M\_H}$ ) and the bottom resistor ( $R_{M\_L}$ ) as 1% resistors is shown in $\Re$ 7-1. It is recommended to choose the resistor to set the voltage at around the middle value of each range. It is important that the voltage for the MODE pin is derived from the VCC rail only since internally this voltage is referenced to detect the MODE option, and not to leave the mode pin floating. The MODE pin setting can be reset only by a VIN power cycling or EN toggle. ating. The MODE pin setting can be reset only by a VIN power cycling or EN toggle. 表 7-1. MODE Pin Resistor Settings | VOLIAGE ON MODE | R <sub>M_H</sub> (KΩ) | K <sub>M_L</sub> (KΩ) | LIGHT LOAD OPERATION | FREQUENCY (KHZ) | |-----------------|-----------------------|-----------------------|----------------------|-----------------| | (0~10%)*VCC 330 | | 15 | Eco-mode | 500 | | (10%~20%)*VCC | 180 | 33 | OOA | 500 | | (20%~30%)*VCC | 160 | 51 | Eco-mode | 800 | | (30%~50%)*VCC | 75 | 51 | OOA | 800 | Product Folder Links: TPS51397A $\boxtimes$ 7-1 shows the typical start-up sequence of the device once the enable signal crosses the EN turnon threshold. After the voltage on VCC crosses the rising UVLO threshold, it takes about 500 $\mu$ s to finish the working mode and frequency selection. The output voltage starts ramping after about 0.2\*T<sub>SS</sub> delay time. 図 7-1. Power-Up Sequence # 7.4.5 Standby Operation The TPS51397A can be placed in standby mode by pulling the EN pin low. The device operates with a shutdown current of 2 $\mu$ A when in standby condition. EN pin is pulled low internally. When floating, the part is disabled by default. # 8 Application and Implementation ### Note 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 8.1 Application Information The schematic in 🗵 8-1 shows a typical application for TPS51397A with 5-V output. This design converts an input voltage range of 5.5 V to 24 V down to 5 V with a maximum output current of 10 A. # 8.2 Typical Application 図 8-1. 5-V, 10-A Reference Design # 8.2.1 Design Requirements 表 8-1 lists the design parameters for this example. | | PARAMETER | CONDITIONS | MIN | TYP | UNIT | | | | | |--------------------------|---------------------------|-------------------------------|-----------------------|------------------------|------|---|--|--|--| | OUTPUT | | | | | | | | | | | V <sub>OUT</sub> | Output voltage | | 5 | | | V | | | | | I <sub>OUT</sub> | Output current | | | 10 | | | | | | | $\Delta V_{OUT}$ | Transient response | 1-A — 9-A load step, 2.5 A/µs | | ±5% x V <sub>OUT</sub> | | | | | | | V <sub>IN</sub> | Input voltage | | 5.5 | 5.5 12 24 | | | | | | | V <sub>OUT(ripple)</sub> | Output voltage ripple | 0-A — 10-A loading | 2% x V <sub>OUT</sub> | | | | | | | | F <sub>SW</sub> | Switching frequency | | | kHz | | | | | | | | Light load operating mode | | Eco-mode | | | | | | | | T <sub>A</sub> | Ambient temperature | | | 25 | | | | | | 表 8-1. Design Parameters ### 8.2.2 Detailed Design Procedure ### 8.2.2.1 External Component Selection ### 8.2.2.1.1 Output Voltage Set Point To change the output voltage of the application, it is necessary to change the value of the upper feedback resistor. By changing this resistor, you can change the output voltage above 0.6 V. See $\pm$ 4. $$V_{OUT} = 0.6 \times \left(1 + \frac{R_{UPPER}}{R_{LOWER}}\right) \tag{4}$$ Submit Document Feedback ### 8.2.2.1.2 MODE Selection The light load operation mode (Eco-mode or OOA) and switching frequency are set by a voltage divider from VCC to GND connected to the MODE pin. See 表 7-1 for possible MODE pin configurations. For this design example, the switching frequency is about 500 KHz, the light load operation mode is Eco-mode, and the output current is 10 A. ### 8.2.2.1.3 Inductor Selection The inductor ripple current is filtered by the output capacitor. A higher inductor ripple current means the output capacitor should have a ripple current rating higher than the inductor ripple current. See 表 8-2 for recommended inductor values. The RMS and peak currents through the inductor can be calculated using 式 5 and 式 6. It is important that the inductor is rated to handle these currents. $$IL(rms) = \sqrt{I^{2}_{OUT} + \frac{1}{12} \times \left(\frac{V_{OUT} \times \left(V_{IN(max)} - V_{OUT}\right)}{V_{IN(max)} \times L_{OUT} \times F_{SW}}\right)^{2}}$$ (5) $$I_{L(peak)} = I_{OUT} + \frac{I_{OUT(ripple)}}{2}$$ (6) Under transient and short-circuit conditions, the inductor current can increase up to the current limit of the device, so it is safe to choose an inductor with a saturation current higher than the peak current under current limit condition. ### 8.2.2.1.4 Output Capacitor Selection After selecting the inductor, the output capacitor needs to be optimized. In D-CAP3, the regulator reacts within one cycle to the change in the duty cycle, so good transient performance can be achieved without needing large amounts of output capacitance. The recommended output capacitance range is given in $\frac{1}{2}$ 8-2. Ceramic capacitors have very low ESR, otherwise the maximum ESR of the capacitor should be less than $V_{OUT(ripple)}/I_{OUT(ripple)}$ . | 2 0-2. Neconiniended Component Values | | | | | | | | | | |---------------------------------------|-------------------------|-------------------------|-----------------------|-----------------------|----------------------------|----------------------------|----------------------|--|--| | V <sub>OUT</sub> (V) | R <sub>LOWER</sub> (kΩ) | R <sub>UPPER</sub> (kΩ) | F <sub>sw</sub> (kHz) | L <sub>OUT</sub> (µH) | C <sub>OUT(min)</sub> (μF) | C <sub>OUT(max)</sub> (µF) | C <sub>FF</sub> (pF) | | | | 0.6 | 10 | 0 | 500 | 0.33 | 66 | 330 | - | | | | | | | 800 | 0.22 | 66 | 330 | - | | | | 1.2 | 10 | 10 | 500 | 0.68 | 66 | 330 | - | | | | | | | 800 | 0.47 | 66 | 330 | - | | | | 2.5 | 15 | 47.5 | 500 | 1.2 | 66 | 330 | - | | | | | | | 800 | 1.0 | 66 | 330 | - | | | | 3.3 | 20 | 90 | 500 | 1.5 | 66 | 330 | 22-110 | | | | | | 90 | 800 | 1.2 | 66 | 330 | 22-110 | | | | 5.0 | 15 | 5 110 | 500 | 1.8 | 66 | 330 | 22-110 | | | | | | | 800 | 1.5 | 66 | 330 | 22-110 | | | 表 8-2. Recommended Component Values # 8.2.2.1.5 Input Capacitor Selection The TPS51397A requires input decoupling capacitors on power supply input pin VIN, and the bulk capacitors are needed depending on the application. The minimum input capacitance required is given in $\pm 7$ . $$C_{IN(min)} = \frac{I_{OUT} \times V_{OUT}}{V_{INripple} \times V_{IN} \times F_{SW}}$$ (7) Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback TI recommends using a high-quality X5R or X7R input decoupling capacitors of nominal 44 $\mu$ F/35 V on the input voltage pin VIN. The voltage rating on the input capacitor must be greater than the maximum input voltage. The capacitor must also have a ripple current rating greater than the maximum input current ripple of the application. The input ripple current is calculated by $\pm$ 8: $$I_{CIN(rms)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN(min)}} \times \frac{(V_{IN(min)} - V_{OUT})}{V_{IN(min)}}}$$ (8) ### 8.2.3 Application Curves $\boxtimes$ 8-2 through $\boxtimes$ 8-17 apply to the circuit of $\boxtimes$ 8-1. $V_{IN}$ = 12 V, $T_A$ = 25°C, unless otherwise specified. # 9 Power Supply Recommendations The TPS51397A is intended to be powered by a well-regulated DC voltage. The input voltage range is 4.5 V to 24 V. The TPS51397A is a buck converter. The input supply voltage must be greater than the desired output voltage for proper operation. Input supply current must be appropriate for the desired output current. If the input voltage supply is located far away from the TPS51397A circuit, some additional input bulk capacitance is recommended. Typical values are 100 $\mu$ F to 470 $\mu$ F. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 10 Layout # 10.1 Layout Guidelines - A four-layer PCB is recommended for good thermal performance and with maximum ground plane. 3-inch × 2.75-inch, top and bottom layer PCB with 2-oz copper is used as example. - Place the decoupling capacitors right across VIN and VCC as close as possible. - Place output inductors and capacitors with IC at the same layer. SW routing should be as short as possible to minimize EMI, and should be a width plane to carry big current, enough vias should be added to the PGND connection of output capacitors and also as close to the output pin as possible. - Place BST resistor and capacitor with IC at the same layer, close to BST and SW plane. >10-mil width trace is recommended to reduce line parasitic inductance. - Feedback can be 10 mil and must be routed away from the switching node, BST node, or other high speed digital signal. - VIN trace must be wide to reduce the trace impedance and provide enough current capability. - Place multiple vias under the device near VIN and PGND and near input capacitors to reduce parasitic inductance and improve thermal performance. ## 10.2 Layout Example $\boxtimes$ 10-1 shows the recommended top-side layout. Component reference designators are the same as the circuit shown in $\boxtimes$ 8-1. 図 10-1. Top-Side Layout # 11 Device and Documentation Support # 11.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 11.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 ### 11.3 Trademarks ULQ<sup>™</sup>, DCAP3<sup>™</sup>, D-CAP3<sup>™</sup>, Eco-mode<sup>™</sup>, Out-of-Audio<sup>™</sup>, HotRod<sup>™</sup>, TI E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 11.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 11.5 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated Submit Document Feedback www.ti.com 23-May-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|--------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | TPS51397ARJER | Active | Production | VQFN-HR (RJE) 20 | 3000 LARGE T&R | Yes | Call TI Sn Nipdau | Level-2-260C-1 YEAR | -40 to 125 | 51397A | | TPS51397ARJER.A | Active | Production | VQFN-HR (RJE) 20 | 3000 LARGE T&R | Yes | Call TI | Level-2-260C-1 YEAR | -40 to 125 | 51397A | | TPS51397ARJER.B | Active | Production | VQFN-HR (RJE) 20 | 3000 LARGE T&R | Yes | Call TI | Level-2-260C-1 YEAR | -40 to 125 | 51397A | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> **MSL** rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. 3 x 3, 0.45 mm pitch QUAD FLATPACK- NO LEAD Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4224683/A PLASTIC QUAD FLATPACK- NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated