











SLUSDW9A - JUNE 2020-REVISED JUNE 2020

**TPS51215A** 

# TPS51215A Single Phase, D-CAP2<sup>TM</sup> Controller with 2-Bit VID Control and Low Power Mode

## **Features**

- Differential voltage feedback
- DC compensation for accurate regulation
- Wide input voltage range: 3 V to 28 V
- Flexible, 2-bit VID supports output voltage from 0.5-V to 2.0-V and 0-V  $V_{OUT}$
- D-CAP2™ mode at 600kHz for Ultra-Low/Low **ESR Output Capacitor**
- 4700 ppm/°C, low-side R<sub>DS(on)</sub> current sensing
- Programmable soft-start time and output voltage transition time
- Built-in output discharge
- Power good output
- Integrated boost switch
- Built-in OVP/UVP/OCP
- Thermal shutdown (non-latched)
- 3-mm × 3-mm, 20-Pin, QFN (RUK) package

# **Applications**

- Notebook computers
- Desktop computers
- Industrial PC

# 3 Description

The TPS51215A is a single-phase, D-CAP2™ synchronous buck controller with a 2-bit VID input supporting 0 V and three other independent externally programmable output voltage levels, where full external programmability of the voltage level, step setting and voltage-change slew rate is desired. It is used for Intel IMVP8/9 applications where multiple voltage levels are desired.

The TPS51215A supports all POS/SPCAP and/or all ceramic MLCC output capacitor options applications where remote sense is a requirement. Tight DC load regulation is achieved through external programmable integrator capacitor. The TPS51215A provides full protection suite, including OVP, OCL, 5-V UVLO and thermal shutdown. It supports the conversion voltage up to 28 V, and output voltages adjustable from 0.5 V to 2 V.

The TPS51215A is available in the 3 mm  $\times$  3 mm, QFN, 0.4-mm pitch package and is specified from -40°C to 125°C.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| TPS51215A   | WQFN (20) | 3.00 mm × 3.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Application**





# **Table of Contents**

| 1 | Features 1                             | 7.4 D-CAP2 Control Mode 1                              |
|---|----------------------------------------|--------------------------------------------------------|
| 2 | Applications 1                         | 8 Application and Implementation 1                     |
| 3 | Description 1                          | 8.1 Application Information 1                          |
| 4 | Revision History2                      | 8.2 Typical Applications 1                             |
| 5 | Pin Configuration and Functions        | 9 Power Supply Recommendations 2                       |
| 6 | Specifications4                        | 10 Layout 2                                            |
| • | 6.1 Absolute Maximum Ratings 4         | 10.1 Layout Guidelines 2                               |
|   | 6.2 ESD Ratings                        | 11 Device and Documentation Support 2                  |
|   | 6.3 Recommended Operating Conditions 5 | 11.1 Device Support2                                   |
|   | 6.4 Thermal Information5               | 11.2 Receiving Notification of Documentation Updates 2 |
|   | 6.5 Electrical Characteristics         | 11.3 Community Resources 2                             |
|   | 6.6 Typical Characteristics 8          | 11.4 Trademarks                                        |
| 7 | Detailed Description9                  | 11.5 Electrostatic Discharge Caution 2                 |
| • | 7.1 Overview 9                         | 11.6 Glossary2                                         |
|   | 7.2 Functional Block Diagram           | 12 Mechanical, Packaging, and Orderable                |
|   | 7.3 Feature Description                | Information 2                                          |
|   |                                        | 12.1 Package Option Addendum 2                         |
|   |                                        |                                                        |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2020 | A        | initial release |

Submit Documentation Feedback



# 5 Pin Configuration and Functions



**Pin Functions** 

| PIN         |     | 1/0 | DECORPTION                                                                                                                                                                                |
|-------------|-----|-----|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NO. | 1/0 | DESCRIPTION                                                                                                                                                                               |
| BST         | 11  | I   | Supply input for high-side MOSFET driver (bootstrap terminal). Connect a capacitor from this pin to the SW pin. Internally connected to V5IN via the bootstrap MOSFET switch.             |
| DRVH        | 13  | 0   | High-side MOSFET gate driver output.                                                                                                                                                      |
| DRVL        | 14  | 0   | Synchronous low-side MOSFET gate driver output.                                                                                                                                           |
| EN          | 10  | I   | Enable input for the device. Support 3.3-V logic                                                                                                                                          |
| GND         | 17  | I   | Combined AGND and PGND point. The positive on-resistance current sensing input.                                                                                                           |
| GSNS        | 1   | I   | Voltage sense return tied directly to GND sense point of the load. Tie to GND with a 10-Ω resistor to close feedback if remote sensing is used. Short to GND if remote sense is not used. |
| MODE        | 16  | I   | connect to V5IN                                                                                                                                                                           |
| PGOOD       | 7   | 0   | PGOOD output. Connect pull-up resistor.                                                                                                                                                   |
| SLEW        | 19  | I   | Program the startup using 4.5 µA and voltage transition time using 45 µA from an external capacitor via current source.                                                                   |
| SW          | 12  | I/O | High-side MOSFET gate driver return. The R <sub>DS(on)</sub> current sensing input (–).                                                                                                   |
| TRIP        | 18  | I   | Connect resistor to GND to set OCL at V <sub>TRIP</sub> /8. Output 10 µA current at room temperature, T <sub>C</sub> = 4700ppm/°C.                                                        |
| V0          | 5   | I   | Voltage need to be set to 0V, corresponding to 00                                                                                                                                         |
| V1          | 4   | I   | Voltage set-point programming resistor input, corresponding to 01                                                                                                                         |
| V2          | 3   | I   | Voltage set-point programming resistor input, corresponding to 10                                                                                                                         |
| V3          | 2   | I   | Voltage set-point programming resistor input, corresponding to 11                                                                                                                         |
| V5IN        | 15  | I   | 5-V power supply input for internal circuits and MOSFET gate drivers                                                                                                                      |
| VID0        | 8   | I   | Logic input for set-point voltage selector. Use in conjunction with VID1 pin to select among four set-point reference voltages. Support 1-V and 3.3-V logic.                              |
| VID1        | 9   | I   | Logic input for set-point voltage selector. Use in conjunction with VID0 pin to select among four set-point reference voltages. Support 1-V and 3.3-V logic.                              |
| VREF        | 6   | 0   | 2 V, 300-μA voltage reference. Bypass to GND with a 1-μF ceramic capacitor.                                                                                                               |
| VSNS        | 20  | I   | Voltage sense return tied directly to the load voltage sense point. Tie to V <sub>OUT</sub> with a 10-Ω resistor to close feedback if remote sensing is used.                             |
| Thermal Pad | _   | _   | Connect directly to system GND plane with multiple vias.                                                                                                                                  |

Copyright © 2020, Texas Instruments Incorporated



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                                       |                     |                      | MIN  | MAX  | UNIT |
|---------------------------------------|---------------------|----------------------|------|------|------|
|                                       | BST                 |                      | -0.3 | 36   |      |
|                                       | BST <sup>(3)</sup>  |                      | -0.3 | 6    |      |
|                                       | B31(9)              | transient < 20 ns    | -2   | 6.5  |      |
|                                       | sw                  |                      | -5   | 30   |      |
| Input voltage range (2)               | 344                 | transient < 20 ns    | -5   | 32   | V    |
| input voitage range 🗸                 | EN, TRIP, MODI      | E, VID1, VID0        | -0.3 | 5.5  | V    |
|                                       | V5IN                |                      | -0.3 | 5.3  |      |
|                                       | SLEW, VSNS          | SLEW, VSNS           |      | 3.6  |      |
|                                       | GSNS                | GSNS                 |      | 0.35 |      |
|                                       | GND                 | GND                  |      | 0.3  |      |
|                                       | DRVH                |                      | -5   | 36   |      |
|                                       | DRVH <sup>(3)</sup> |                      | -0.3 | 6    |      |
|                                       | DRVIII              | transient < 20 ns    | -2   | 6.5  |      |
| Output voltage range (2)              | DRVL                |                      | -0.3 | 6    | V    |
|                                       | DRVL                | transient < 20 ns    | -2   | 6.5  |      |
|                                       | PGOOD               |                      | -0.3 | 6    |      |
|                                       | VREF, V0, V1, V     | VREF, V0, V1, V2, V3 |      | 3.6  |      |
| Junction temperature, T <sub>J</sub>  | ·                   |                      | -40  | 150  | °C   |
| Storage temperature, T <sub>STG</sub> |                     |                      | -55  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> All voltage values are with respect to the network ground terminal unless otherwise noted.

<sup>(3)</sup> Voltage values are with respect to the SW terminal

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                              |                     |                   | MIN  | MAX  | UNIT |
|------------------------------|---------------------|-------------------|------|------|------|
| Supply voltage               | V5IN                |                   | 4.5  | 5.25 | V    |
|                              | BST                 |                   | -0.1 | 33.5 |      |
|                              | BST <sup>(1)</sup>  |                   | -0.1 | 5.5  |      |
|                              | SW                  |                   | -3   | 28   |      |
| longit voltogo rongo         | SW <sup>(2)</sup>   |                   | -4.5 | 28   | V    |
| Input voltage range          | EN, TRIP, MODE      | E, VID1, VID0     | -0.1 | 5.5  | V    |
|                              | SLEW, VSNS          | SLEW, VSNS        |      | 3.5  |      |
|                              | GSNS                | GSNS              |      | 0.3  |      |
|                              | GND                 | GND               |      | 0.1  |      |
|                              | DRVH                |                   | -3   | 33.5 |      |
|                              | DRVH <sup>(2)</sup> |                   | -4.5 | 33.5 |      |
|                              | DRVH <sup>(1)</sup> |                   | -0.1 | 5.5  |      |
| Output voltage range         | DB\/I               |                   | -0.1 | 5.5  | V    |
|                              | DRVL                | transient < 20 ns | -1.5 | 5.5  |      |
|                              | PGOOD               | PGOOD             |      | 5.5  |      |
|                              | VREF, V0, V1, V     | 2, V3             | -0.1 | 3.5  | 5    |
| Operating free-air temperatu | re, T <sub>J</sub>  | ·                 | -40  | 125  | °C   |

## 6.4 Thermal Information

|                        |                                              | TPS51215A  |      |
|------------------------|----------------------------------------------|------------|------|
|                        | THERMAL METRIC <sup>(1)</sup>                | RUK (WQFN) | UNIT |
|                        |                                              | 20 PINS    |      |
| $R_{\theta JA}$        | Junction-to-ambient thermal resistance       | 94.1       | °C/W |
| $R_{\theta JC(top)}$   | Junction-to-case (top) thermal resistance    | 58.1       | °C/W |
| $R_{\theta JB}$        | Junction-to-board thermal resistance         | 64.3       | °C/W |
| ΨЈТ                    | Junction-to-top characterization parameter   | 31.8       | °C/W |
| ΨЈВ                    | Junction-to-board characterization parameter | 58.0       | °C/W |
| R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 5.9        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

# 6.5 Electrical Characteristics

Over recommended free-air temperature range, VIN = 12 V, V5IN = 5V,  $T_J = -40^{\circ}C$  to 125°C, typical values are at  $T_J = 25^{\circ}C$ (unless otherwise noted)

|                        | PARAMETER                  | TEST CONDITIONS                                                                 | MIN | TYP | MAX | UNIT |
|------------------------|----------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------|
| SUPPLY                 |                            | •                                                                               |     |     |     |      |
| V <sub>IN</sub>        | Input Voltage Range        | VIN                                                                             | 3   |     | 28  | V    |
| I <sub>V5IN</sub>      | V5IN Supply Current        | No load, V <sub>EN</sub> =3.3V,Vout ≠0, Non<br>Switching, V <sub>MODE</sub> =5V |     | 610 |     | μΑ   |
|                        | V5IN Stand-by Current      | No load, V <sub>EN</sub> =3.3V, Vout=0                                          |     | 250 |     | μΑ   |
| I <sub>V5INSDN</sub>   | V5IN Shutdown Current      | No load, V <sub>EN</sub> =0V                                                    |     | 1   |     | μΑ   |
| UVLO                   | ,                          | ,                                                                               | •   |     | •   |      |
|                        |                            | Wake up V5IN voltage                                                            |     | 4.4 | 4.6 | V    |
| V <sub>V5IN_UVLO</sub> | V5IN Under-Voltage Lockout | Shut down V5IN voltage                                                          | 3.8 | 4   |     | V    |
|                        |                            | Hysteresis V5IN voltage                                                         |     | 400 |     | mV   |

Product Folder Links: TPS51215A

Voltage values are with respect to the SW terminal. This voltage should be applied for less than 30% of the repetitive period.



# **Electrical Characteristics (continued)**

Over recommended free-air temperature range, VIN = 12 V, V5IN = 5V,  $T_J$  = -40°C to 125°C, typical values are at  $T_J$  = 25°C (unless otherwise noted)

|                       | PARAMETER                                                  | TEST CONDITIONS                                                 | MIN  | TYP  | MAX  | UNIT  |
|-----------------------|------------------------------------------------------------|-----------------------------------------------------------------|------|------|------|-------|
| $V_{VREF}$            | Output Voltage                                             | I <sub>VREF</sub> = 30 μA, w/r/t GSNS                           |      | 2    |      | V     |
|                       |                                                            | 0 μA ≤I <sub>VREF</sub> ≤ 30 μA, 0°C ≤T <sub>J</sub> ≤ 85°C     | -0.8 |      | 0.8  | %     |
| V <sub>VREFTOL</sub>  | Output Voltage Tolerance                                   | 0 μA ≤I <sub>VREF</sub> ≤ 300 μA, -40°C ≤T <sub>J</sub> ≤ 125°C | -1   |      | 1    | %     |
| VREFOCL               | Current Limit                                              | V <sub>VREF-GSNS</sub> = 1.7V                                   | 0.4  | 1    |      | mA    |
|                       | E and FREQUENCY CONTROL                                    |                                                                 |      |      | "    |       |
| F <sub>SW</sub>       | Switching Frequency (1)                                    | V <sub>IN</sub> = 12 V, V <sub>VSNS</sub> = 1.8 V, VMODE<br>=5V |      | 600  |      | kHz   |
| T <sub>ON(MIN)</sub>  | Minimum On-time                                            | DRVH rising to falling                                          |      | 40   |      | ns    |
| T <sub>OFF(MIN)</sub> | Minimum Off-time                                           | DRVH falling to rising                                          |      | 320  |      | ns    |
| DRIVERS               |                                                            |                                                                 |      |      |      |       |
|                       |                                                            | Source, I <sub>DRVH</sub> = 50 mA                               |      | 1.5  |      | Ω     |
| $R_{DRVH}$            | High-side Driver Resistance                                | Sink, I <sub>DRVH</sub> = 50 mA                                 |      | 0.6  |      | Ω     |
|                       |                                                            | Source, I <sub>DRVL</sub> = 50 mA                               |      | 0.9  |      | Ω     |
| $R_{DRVL}$            | Ligh-side Driver Resistance                                | Sink, I <sub>DRVL</sub> = 50 mA                                 |      | 0.4  |      | Ω     |
|                       |                                                            | DRVH-off to DRVL-on                                             |      | 14   |      | ns    |
| t <sub>D</sub>        | Dead Time                                                  | DRVL-off to DRVH-on                                             |      | 21   |      | ns    |
| SOFTSTAR              | T AND SLEWRATE                                             | - 1                                                             |      |      |      | -     |
|                       | During Soft Start                                          |                                                                 |      | 4.5  |      | μA    |
| I <sub>SLEW</sub>     | During Vout Dynamic Scaling                                |                                                                 |      | 45   |      | μA    |
| POWER GO              |                                                            |                                                                 |      |      |      |       |
|                       |                                                            | PG from low to high                                             |      | 1    |      | ms    |
| T <sub>PGDLY</sub>    | PG Deglitch Time                                           | PG from high to low                                             |      | 0.2  |      | us    |
|                       |                                                            | VOUT falling (fault)                                            |      | 84   |      | %     |
|                       |                                                            | VOUT rising (good)                                              |      | 92   |      | %     |
| $V_{PGTH}$            | PG Threshold                                               | VOUT rising (fault)                                             |      | 116  |      | %     |
|                       |                                                            | VOUT falling (good)                                             |      | 108  |      | %     |
| I <sub>PGMAX</sub>    | PG Sink Current                                            | V <sub>PGOOD</sub> =0.5V                                        |      | 6    |      | mA    |
| I <sub>PGLK</sub>     | PG Leak Current                                            | V <sub>PGOOD</sub> =5.5V                                        |      |      | 1    | uA    |
| CURRENT L             |                                                            | VPG00D = 5.5 V                                                  |      |      | •    | u, t  |
| I <sub>TRIP</sub>     | TRIP source current                                        | T <sub>J</sub> = 25°C, V <sub>TRIP</sub> = 0.4 V                | 9    | 10   | 11   | μΑ    |
| TC <sub>TRIP</sub>    | TRIP source current temperature coefficient <sup>(1)</sup> | 1J = 20 0, V   RIP = 0.1 V                                      |      | 4700 |      | ppm/C |
| V <sub>TRIP</sub>     | VTRIP Voltage Range                                        |                                                                 | 0.2  |      | 3    | V     |
| TIME                  |                                                            | V <sub>TRIP</sub> = 3.0V                                        | 360  | 375  | 390  | -     |
| V <sub>OCL</sub>      | Current Limit Threshold                                    | V <sub>TRIP</sub> = 1.6V                                        | 188  | 200  | 212  | mV    |
| JUL                   |                                                            | $V_{TRIP} = 0.2V$                                               | 20   | 25   | 30   |       |
|                       |                                                            | V <sub>TRIP</sub> = 3.0V                                        | -390 | -375 | -360 |       |
| V <sub>NOCL</sub>     | Negative Current Limit Threshold                           | V <sub>TRIP</sub> = 1.6V                                        | -212 | -200 | -188 | mV    |
| NOOL                  | - g                                                        | $V_{TRIP} = 0.2V$                                               | -30  | _25  | -20  |       |
| LOGIC THR             | ESHOLD                                                     | - IMF 0.21                                                      |      |      |      |       |
| V <sub>EN(ON)</sub>   | EN Threshold High-level                                    |                                                                 | 1.5  |      |      | V     |
| VEN(ON)<br>VEN(OFF)   | EN Threshold Low-level                                     |                                                                 | 1.0  |      | 0.5  | V     |
|                       | EN Hysteresis                                              |                                                                 |      | 250  | 0.5  | mV    |
| V <sub>EN(HSYS)</sub> | EN Leakage Current                                         |                                                                 | -1   | 200  | 1    | uA    |
| l <sub>EN</sub>       |                                                            |                                                                 |      |      | 1    | V     |
| $V_{VIDx(HI)}$        | VIDx Threshold High-level                                  |                                                                 | 0.9  |      |      | V     |

Submit Documentation Feedback



# **Electrical Characteristics (continued)**

Over recommended free-air temperature range, VIN = 12 V, V5IN = 5V,  $T_J$  = -40°C to 125°C, typical values are at  $T_J$  = 25°C (unless otherwise noted)

|                       | PARAMETER                        | TEST CONDITIONS                                                    | MIN   | TYP | MAX   | UNIT |
|-----------------------|----------------------------------|--------------------------------------------------------------------|-------|-----|-------|------|
| V <sub>VIDx(LI)</sub> | VIDx Threshold Low-level         |                                                                    |       |     | 0.3   | V    |
| I <sub>VIDx</sub>     | VIDx Leakage Current             |                                                                    | -1    |     | 1     | uA   |
| OUTPUT U              | NDERVOLTAGE AND OVERVOLTAGE      | PROTECTION                                                         |       |     | ·     |      |
| V <sub>OVP</sub>      | OVP Trip Threshold               |                                                                    | 118   | 120 | 123   | %    |
| T <sub>OVPDLY</sub>   | OVP Deglitch Time                |                                                                    |       | 0.2 |       | us   |
| V <sub>UVP</sub>      | UVP Trip Threshold               |                                                                    | 65    | 68  | 70    | %    |
| T <sub>UVPDLY</sub>   | UVP Deglitch Time                |                                                                    |       | 1   |       | ms   |
| VOUT VOLT             | AGE                              |                                                                    |       |     |       |      |
| V <sub>SLEWCLP</sub>  | SLEW Clamp Voltage               | V <sub>REFIN</sub> = 1.1 V                                         | 1.012 |     | 1.188 | V    |
| 9м                    | Error Amplifier Transconductance | V <sub>REFIN</sub> = 1.1 V                                         |       | 60  |       | us   |
| I <sub>SNS</sub>      | VSNS Input Current               | V <sub>VSNS</sub> = 1.1 V                                          |       | 20  |       | uA   |
| I <sub>VSNSDIS</sub>  | VSNS Discharge Current           | EN=0, $V_{VSNS}$ =0.5 $V$ , $VMODE = 5V$                           |       | 12  |       | mA   |
| OUTPUT DI             | SCHARGE                          |                                                                    |       |     |       |      |
| R <sub>DIS</sub>      | Discharge Resistance             | T <sub>J</sub> =25°C, V <sub>VOUT</sub> =0.5V, V <sub>EN</sub> =0V |       | 42  |       | Ω    |
| Thermal pro           | otection                         |                                                                    |       |     |       |      |
| T <sub>OTP</sub>      | OTP Trip Threshold               |                                                                    |       | 140 |       | °C   |
| T <sub>OTPHSY</sub>   | OTP Hysteresis                   |                                                                    |       | 10  |       | °C   |



# 6.6 Typical Characteristics





# 7 Detailed Description

#### 7.1 Overview

TPS51215A is a synchronous step-down controller which can operate from 3 V to 28 V input voltage (V<sub>IN</sub>). The proprietary D-CAP2<sup>TM</sup> mode enables low external component count, ease of design, optimization of the power rail for cost, size and efficiency. TPS51215A is able to adapt to both low equivalent series resistance (ESR) output capacitors such as POSCAP or SP-CAP, and ultra-low ESR ceramic capacitors.

The TPS51215A needs an external 5V supply to power the internal control circuitry. The undervoltage lockout (UVLO) circuit monitors the V5IN pin voltage to protect the internal circuitry from low input voltages. TPS51215A operates in fixed 600kHz switching frequency.

The TPS51215A supports 2-bits VID and Low Power Mode(LPM) to dynamically change the Vout voltage to satisfy the Intel IMVP8/9 applications — VCCIN\_AUX, VCCIO\_0, VCCIO\_1\_2 applications.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Switch Mode Power Supply Control

The TPS51215A is a high performance, single-synchronous step-down controller with differential voltage feedback. It realizes accurate regulation at the specific load point over wide load range.

Copyright © 2020, Texas Instruments Incorporated



The TPS51215A is using D-CAP2 mode which do not require complex external compensation networks and can minimize the external components counts. An adaptive on-time control scheme is used to achieve pseudoconstant frequency. The TPS51215A adjusts the on-time  $(t_{ON})$  to be inversely proportional to the input voltage  $(V_{IN})$  and proportional to the SMPS output voltage  $(V_{OUT})$ . The switching frequency remains nearly constant over the variation of input voltage at the steady-state condition.

## 7.3.2 VREF, V0, V1, V2, V3 and Output Voltage

The device provides a 2.0-V, accurate voltage reference from the VREF pin. This output has a 300- $\mu$ A current sourcing capability to drive V1, V2 and V3 input voltages through a voltage divider circuit as shown in Figure 7. If higher overall system accuracy is required, the sum of total resistance (R1+R2+R3+R4+R5) from VREF to GND should be designed to be more than 67 k $\Omega$ . A MLCC capacitor with a value of 0.1- $\mu$ F or larger should be placed close to the VREF pin.

The device also provides 2-bit VID flexible output voltage control. Fixed 0V output voltage and up to three voltage levels can be programmed externally by a voltage divider circuit. Fixed 0V output voltage corresponds to VID 00, V1 corresponds to VID 01, V2 corresponds to VID 10 and V3 corresponds to VID 11. It is not necessary to match the voltage set point ( $V_{SET1}$ ,  $V_{SET2}$  or  $V_{SET3}$ ) to any particular V1, V2 or V3 input. Assignment of the input voltage is entirely dependent on the user requirement, which makes the device very easy and flexible to use.

The device can also be configured to provide 1-bit VID flexible output voltage operation. In the applications where fewer than four input voltage levels are needed, the remaining input voltage pins cannot be left floating.



Figure 7. Setting the Output Voltage

#### 7.3.3 Soft-Start and Power Good

Prior to asserting EN high, the power stage conversion voltage and V5IN voltage should be ready. When EN is asserted high, TPS51215A provides soft start to suppress in-rush current during start-up. The soft start action is achieved by an internal SLEW current of 4.5  $\mu$ A (typ) sourcing into a external MLCC capacitor connected from SLEW pin to GND.

Use Equation 1 to determine the soft-start timing.

$$t_{SS} = C_{SLEW} \times \frac{V_{OUT}}{I_{SLEW}}$$

where

- · C<sub>SLEW</sub> is the soft start capacitance
- V<sub>OUT</sub> is the output voltage
- I<sub>SLEW</sub> is the internal 4.5-μA current source

(1)



The TPS51215A has a open-drain PowerGood output pin that indicates the Vout voltage is within the target range. The target voltage window and transition delay times of the PGOOD comparator are  $\pm 8\%$  (typ) and 1-ms delay for assertion from low to high, and  $\pm 16\%$  (typ) and 0.2- $\mu$ s delay for de-assertion from high to low during operation.

#### 7.3.4 SLEW and VID Function

In addition to providing soft start function, SLEW is also used to program the VID transition time. TPS51215A supports 2-bit VID and 1-bit VID operations. VID0 and VID1 works with 1.05-V logic level signals with capability of supporting up to 3.3-V logic high.



- (1) I1: Enable during VID transitioning, 45 μA.
- (2) I2: Soft start, 4.5 μA.

Figure 8. VID Configuration

#### **During VID transition:**

SLEW current is increased to 45 µA. Based on the VID transition time of the system, the amount of the SLEW
capacitance can be calculated to meet such requirement. The minimum SLEW capacitance can be supported
by the device is 2nF.

$$C_{SLEW} = I_{SLEW} \times \frac{dt}{dV}$$

## where

- I<sub>SLEW</sub> is 45 μA, dV is the voltage change during VID transition
- · dt is the required transition time

(2)

- FCCM (forced continuous conduction mode) operation is used regardless of the load level. In the meantime, the overcurrent level is temporality increased to 125% times the normal OCL level to prevent false OC trip during fast SLEW up transition. Power good, UVP and OVP functions are all blanked as well. All normal functions are resumed 16 internal clock cycles (64 µs) after VID transition is completed.
- Additional SLEW CLAMP is implemented. If severe output short occurs (either to GND or to some other high
  voltage rails in the system), SLEW is engaged into SLEW CLAMP, approximately 50 mV above or below the
  output voltage reference point. After 32 internal clockcycles, the CLAMP is engaged, UVP and OVP functions
  are activated to disable the controller at fault.
- If VID 00 is selected, part will enter low power mode where the DRVL and DRVH will be stop switching and Vout will decay to 0V. At mean time, the PGOOD pin still keeps high. The Vout transition time can be calculated by Equation 2
- VID is fixed to 11 internally until soft-start end which means that Vout ramp to V3 in soft start period.
   Figure 10 showed the power up sequence



Figure 9. Low Power Mode Enter and Exit



Figure 10. Power up Sequence

## 7.3.5 MODE Pin Configuration

MODE pin should be connected to V5IN pin.

# 7.3.6 Light-Load Operation

In auto-skip mode, the TPS51215A SMPS control logic automatically reduces its switching frequency to improve light-load efficiency. To achieve this intelligence, a zero cross detection comparator is used to prevent negative inductor current by turning off the low-side MOSFET. Equation 3 shows the boundary load condition of this skip mode and continuous conduction operation.

$$I_{LOAD(LL)} = \frac{\left(V_{IN} - V_{OUT}\right)}{2 \times L_{X}} \times \frac{V_{OUT}}{V_{IN}} \times \frac{1}{f_{SW}}$$
(3)

#### 7.3.7 Out-of-Bound Operation

When the output voltage rises to 8% above the target value, the out-of-bound operation starts. During the out-of-bound condition, the controller operates in forced PWM-only mode. Turning on the low-side MOSFET beyond the zero inductor current quickly discharges the output capacitor. During this operation, the cycle-by-cycle negative overcurrent limit is also valid. Once the output voltage returns to within regulation range, the controller resumes to auto-skip mode.

Submit Documentation Feedback



#### 7.3.8 Current Sensing and Overcurrent Protection

In order to provide both cost effective solution and good accuracy, TPS51215A supports MOSFET  $R_{DS(on)}$  sensing. For  $R_{DS(on)}$  sensing scheme, TRIP pin should be connected to GND through the trip voltage setting resistor,  $R_{TRIP}$ . In this scheme, TRIP terminal sources 10µA of  $I_{TRIP}$  current (at  $T_J = 25$ °C) and the trip level is set to 1/8 of the voltage across the  $R_{TRIP}$ . The inductor current is monitored by the voltage between the GND pin and the SW pin so that the SW pin is connected to the drain terminal of the low-side MOSFET.  $I_{TRIP}$  has a 4700ppm/°C temperature slope to compensate the temperature dependency of the  $R_{DS(on)}$ . GND is used as the positive current sensing node so that GND should be connected to the sense resistor or the source terminal of the low-side MOSFET.

TPS51215A has cycle-by-cycle overcurrent limiting protection. The inductor current is monitored during the off-state and the controller maintains the off-state when the inductor current is larger than the overcurrent trip level. The overcurrent trip level, V<sub>OCTRIP</sub>, is determined by Equation 4.

$$V_{OCTRIP} = R_{TRIP} \times \left(\frac{I_{TRIP}}{8}\right)$$
(4)

Because the comparison is made during the off-state,  $V_{OCTRIP}$  sets the valley level of the inductor current. The load current OCL level,  $I_{OCL}$ , can be calculated by considering the inductor ripple current.

Overcurrent limiting using  $R_{DS(on)}$  sensing is shown in Equation 5.

$$I_{OCL} = \left(\frac{V_{OCTRIP}}{R_{DS(on)}}\right) + \frac{I_{IND(ripple)}}{2} = \left(\frac{V_{OCTRIP}}{R_{DS(on)}}\right) + \frac{1}{2} \times \frac{V_{IN} - V_{OUT}}{L_X} \times \frac{V_{OUT}}{f_{SW} \times V_{IN}}$$

where

In an overcurrent condition, the current to the load exceeds the current to the output capacitor, thus the output voltage tends to fall down. Eventually, it crosses the undervoltage protection threshold and shuts down.

#### 7.3.9 Overvoltage and Undervoltage Protection

The TPS51215A sets the overvoltage protection (OVP) when VSNS voltage reaches a level 20% (typ) higher than the target voltage. When an OV event is detected, the controller changes the output target voltage to 0 V. This usually turns off DRVH and forces DRVL to be on. When the inductor current begins to flow through the low-side MOSFET and reaches the negative OCL, DRVL is turned off and DRVH is turned on, for a minimum ontime.

After the minimum on-time expires, DRVH is turned off and DRVL is turned on again. This action minimizes the output node undershoot due to LC resonance. When the VSNS reaches 0 V, the driver output is latched as DRVH off, DRVL on.

The undervoltage protection (UVP) latch is set when the VSNS voltage remains lower than 68% (typ) of the REFIN voltage for 1 ms or longer. In this fault condition, the controller latches DRVH low and DRVL low and discharges the  $V_{OUT}$ . UVP detection function is enabled after 1.2 ms of SMPS operation to ensure startup.

To release the OVP and UVP latches, toggle EN or adjust the V5IN voltage down and up beyond the undervoltage lockout threshold.

#### 7.3.10 V5IN Undervoltage Lockout Protection

TPS51215A has a 5-V supply undervoltage lockout protection (UVLO) threshold. When the V5IN voltage is lower than UVLO threshold voltage, typically 4.0 V, V<sub>OUT</sub> is shut off. This is a non-latch protection.

#### 7.3.11 Thermal Shutdown

TPS51215A includes an internal temperature monitor. If the temperature exceeds the threshold value, 140°C (typ),  $V_{OUT}$  is shut off. The state of  $V_{OUT}$  is open at thermal shutdown. This is a non-latch protection and the operation is restarted with soft-start sequence when the device temperature is reduced by 10°C (typ).

Copyright © 2020, Texas Instruments Incorporated



#### 7.4 D-CAP2 Control Mode

Figure 11 shows a simplified model of D-CAP2 mode architecture in the TPS51215A.



Figure 11. Simplified D-CAP2 Mode Architecture

When TPS51215A operates in D-CAP2 mode, it uses an internal phase compensation network ( $R_{C1}$ ,  $R_{C2}$ ,  $C_{C1}$  and  $C_{C2}$  and G) to work with very low ESR output capacitors such as multi-layer ceramic capacitors (MLCC) and POSCAP. The role of such network is to sense and scale the ripple component of the inductor current information and then use it in conjunction with the voltage feedback to achieve loop stability of the converter.

The switching frequency used for D-CAP2 mode is 600 kHz and it is generally recommended to have a unity gain crossover (f0) of 1/4 of the switching frequency, which is approximately 150 kHz for the purpose of this application.

Given the range of the recommended unity gain frequency, the power stage design is flexible, as long as Equation 6 is true.

$$\frac{1}{2 \times \pi \times \sqrt{L_{\text{OUT}} \times C_{\text{OUT}}}} \le \frac{1}{10} \times f_0 \tag{6}$$

When TPS51215A is configured in D-CAP2 mode, the overall loop response is dominated by the internal phase compensation network. The compensation network is designed to have two identical zeros at 7.7 kHz in the frequency domain, which serves the purpose of splitting the L-C double pole into one low frequency pole (same as the L-C double pole frequency) and one high-frequency pole (greater than the unity gain crossover frequency).

Submit Documentation Feedback



# 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 8.1 Application Information

This section describes two different applications for the TPS51215A controller. Design 1 is a 2-Bit VID  $I_{CC(max)}$  = 30A, application for VCCIN\_AUX application in Intel IMVP9 platform. Design 2 is a 1-Bit VID  $I_{CC(max)}$  =10A, for VCCIO\_1\_2 in Intel RocketLake-S platform.

# 8.2 Typical Applications



Figure 12. Typical 2-Bit VID Application

#### 8.2.1 Design Requirements

The Step One: Determine the Specifications section and the Step Two: Determine System Parameters section itemize the system agent rail application requirements.

#### 8.2.2 Detailed Design Procedure

The simplified design procedure creates VCCIN-AUX rail for IMVP9 Intel platform application using the TPS51215A controller.

#### 8.2.2.1 Step One: Determine the Specifications

- $V_{00} = 0 \text{ V}$
- $V_{01} = 1.1 \text{ V}$
- $V_{10} = 1.65 \text{ V}$
- V<sub>11</sub> = 1.8 V
- I<sub>CC(max)</sub> = 30 A
- I<sub>DYN(max)</sub> = 12 A

## 8.2.2.2 Step Two: Determine System Parameters

The input voltage range and operating frequency are of primary interest.

Copyright © 2020, Texas Instruments Incorporated



In this example:

- $5.5 \text{ V} \le \text{V}_{IN} \le 20 \text{ V}$
- f<sub>SW</sub> = 600 kHz

#### 8.2.2.3 Step Three: Determine Inductor Value and Choose Inductor

Smaller values of inductor have better transient performance but higher ripple and lower efficiency. Higher values have the opposite characteristics. It is common practice to limit the ripple current to 25% to 50% of the maximum current. In this example, use 25%:

$$I_{P-P} = 30 \text{ A} \times 0.4 = 12 \text{ A}$$

At  $f_{SW}$  = 600 kHz with a 20-V input and a 1.8-V output:

$$L = \frac{(V_{OUT} - V_{IN}) \times T_{ON}}{I_{P-P}} = \frac{(V_{OUT} - V_{IN}) \times D \times T}{I_{P-P}} = \frac{(20 \text{ V} - 1.8 \text{ V}) \times \frac{1.8 \text{ V}}{20 \text{ V}} \times \frac{1}{600 \text{ kHz}}}{12 \text{ A}}$$
(7)

For this application, a 0.22-μH, 1.15-mΩ inductor from Cyntec with part number CMLE063T-R22MS is used.

#### 8.2.2.4 Step Four: Set the Output Voltages

Set the output voltage levels. for V0, V1, V2 and V3 pins ).

- VID 00, V0 = V<sub>SET1</sub> = 0 V
- VID 10, V2 = V<sub>SET2</sub> = 1.1 V
- VID 01, V1 = V<sub>SET3</sub> = 1.65 V
- VID 11, V3 = V<sub>SET4</sub> = 1.8 V

The resistor value:

- V<sub>RFF</sub> = 2 V
- R1 = 20 kΩ
- R2 = 15 k $\Omega$
- R3 = 54.9 k $\Omega$
- R4 = 110 kΩ
- $R5 = 0\Omega$



Figure 13. Setting the Output Voltage



#### 8.2.2.5 Step Five: Calculate SLEW Capacitance

SLEW can be used to program the soft-start time and voltage transition timing. During soft-start operation, the current source used to program the SLEW rate is 4.5  $\mu$ A (nominal). During VID transition, the current source is switched to a higher current of 45  $\mu$ A.

In this design example, the requirement is to complete VID\_00 to VID\_11 transition within 120  $\mu$ s, calculate the SLEW capacitance based on Equation 8.

$$C_{SLEW} = I \times \frac{dT}{dV} = 45 \,\mu A \times \frac{120 \,\mu s}{1.8 \,V} = 3 \,nF$$
 (8)

For  $V_{OUT} = 1.8 \text{ V}$ , the soft start timing based on  $C_{SLEW}$  is 1.2 ms.

The slower slew rate is desired to minimize large inductor current perturbation during startup and voltage transition, thus reducing the possibility of acoustic noise.

#### 8.2.2.6 Step Six

TPS51215A uses a low-side on-resistance ( $R_{DS(on)}$ ) sensing scheme. The TRIP pin sources 10  $\mu$ A of current and the trip level is set to 1/8 of the voltage across the TRIP resistor ( $R_{TRIP}$ ). The overcurrent trip level is determined by  $R_{TRIP} \times (I_{TRIP} / 8)$ . Because the comparison is done during the off state, the trip voltage sets the valley current. The load current can be calculated by considering the inductor ripple current.

$$R_{TRIP} = \frac{8 \times \left(I_{OCL} - \left(\frac{\left(V_{IN} - V_{OUT}\right)}{\left(2 \times Lx\right)}\right) \times \frac{\left(V_{OUT}\right)}{\left(f_{SW} \times V_{IN}\right)}\right) \times R_{DS(on)}}{I_{TRIP}}$$

where

- V<sub>IN</sub> is the input voltage
- V<sub>OUT</sub> is the output voltage
- f<sub>SW</sub> is the switching frequency (600 kHz)
- R<sub>DS(on)</sub> is the low-side FET on resistance
- I<sub>TRIP</sub> is the trip current, 10 μA (nominal)
- Lx is the output inductance

#### 8.2.2.7 Step Seven: Determine the Output Capacitance

The switching frequency for D-CAP2 mode is 600 kHz and it is generally recommend to have a unity gain crossover ( $f_0$ ) of 1/4 of the switching frequency, which is approximately 150kHz for the purpose of this application.

Given the range of the recommended unity gain frequency, the power stage design is flexible, as long as the LC double pole frequency is less than 10% of  $f_0$ .

$$f_{LC} = \frac{1}{2\pi\sqrt{L_{OUT} \times C_{OUT}}} \le \frac{1}{10} \times f_0 = 9 \text{kHz} \Leftrightarrow 12 \text{kHz}$$
(10)

As long as the LC double pole frequency is designed to be less than 1/10 of  $f_0$ , the internal compensation network provides sufficient phase boost at the unity gain crossover frequency in order for the converter to be stable with enough margin.

When the ESR frequency of the output bulk capacitor is in the vicinity of the unity gain crossover frequency of the loop, additional phase boost is achieved. This applies to POSCAP and/or SPCAP output capacitors.

When the ESR frequency of the output capacitor is beyond the unity gain crossover frequency of the loop, no additional phase boost is achieved. This applies to low/ultra low ESR output capacitors, such as MLCCs.

Equation 11 and Equation 12 can be used to estimate the amount of capacitance needed for a given dynamic load step/release. Note that there are other factors that may impact the amount of output capacitance for a specific design, such as ripple and stability. Equation 11 and Equation 12 are used only to estimate the transient requirement, the result should be used in conjuction with other factors of the design to determine the necessary output capacitance for the application.

Copyright © 2020, Texas Instruments Incorporated

(9)



$$C_{OUT(min\_under)} = \frac{L \times \left(\Delta I_{LOAD(max)}\right)^2 \times \left(\frac{V_{OUT} \times t_{SW}}{V_{IN(min)}} + t_{MIN(off)}\right)}{2 \times \Delta V_{LOAD(insert)} \times \left(\left(\frac{V_{IN(min)} - V_{OUT}}{V_{IN(min)}}\right) \times t_{SW} - t_{MIN(off)}\right) \times V_{OUT}}$$

$$C_{OUT(min\_over)} = \frac{L_{OUT} \times \left(\Delta I_{LOAD(max)}\right)^2}{2 \times \Delta V_{LOAD(release)} \times V_{OUT}}$$

$$(11)$$

Equation 11 and Equation 12 calculate the minimum  $C_{OUT}$  for meeting the transient requirement, which is 480  $\mu$ F assuming  $\pm 7.5\%$  voltage allowance for load step and release.

## 8.2.2.8 Step Eight: Select Decoupling and Peripheral Components

For the TPS51215A, peripheral capacitors use the following minimum values of ceramic capacitance. X5R or better temperature coefficient is recommended. Tighter tolerances and higher voltage ratings are always appropriate.

- V5IN decoupling ≥2.2 µF, ≥ 6.3 V
- VREF decoupling 0.22 µF to 1 µF, ≥ 4 V
- Bootstrap capacitors ≥ 0.1 µF, ≥ 10 V
- Pull-up resistors on PGOOD, 100 kΩ

Submit Documentation Feedback



# 8.2.3 Application Examples

## 8.2.3.1 Design 1: 2-Bit VID $I_{CC(max)}$ = 30 A, DCAP2 600-kHz Application for VCCIN\_AUX in Intel TigerLake platform



Figure 14. Application Circuit for Design 1

Table 1. VID Table for Design 1

| VID1 | VID0 | OUTPUT VOLTAGE<br>(V) |
|------|------|-----------------------|
| 0    | 0    | 0                     |
| 0    | 1    | 1.1                   |
| 1    | 0    | 1.65                  |
| 1    | 1    | 1.8                   |

Table 2. List of Materials for Design 1

| REFERENCE<br>DESIGNATOR     | QTY | SPECIFICATION                       | MANUFACTURER      | PART<br>NUMBER      |
|-----------------------------|-----|-------------------------------------|-------------------|---------------------|
| C <sub>IN</sub> (not shown) | 6   | 10 μF, 25 V                         | TDK               | C3216X5R1V106M160AB |
| C <sub>OUT_BULK</sub>       | 1   | 220 μF, 6.3 V, 5 m $\Omega$         | Panasonic         | 6TPF220M5L          |
| C <sub>OUT_MLCC</sub>       | 12  | 22 μF, 6.3 V                        | Murata            | GRM21BR60J226ME39L  |
| L <sub>OUT</sub>            | 1   | 0.22 $\mu$ H, 38 A, 1.15 m $\Omega$ | Cyntec            | CMLE063T-R22MS-68   |
| Q1 Q2                       | 1   | 30 V, 45A                           | Texas Instruments | CSD87355Q5D         |

# TEXAS INSTRUMENTS

# 8.2.3.2 Design 2: 2-Bit VID, $I_{CC(max)} = 10$ A, for VCCIO\_1\_2 in Intel RocketLake - S platform



Figure 15. Application Circuit for Design 2

Table 3. VID Table for Design 2

| VID1 | VID0 | OUTPUT VOLTAGE (V) |
|------|------|--------------------|
| 0    | 0    | 0                  |
| 0    | 1    | Not Used           |
| 1    | 0    | Not Used           |
| 1    | 1    | 1.0                |

Table 4. List of Materials for Design 2

| REFERENCE<br>DESIGNATOR     | QTY | SPECIFICATION                     | SPECIFICATION MANUFACTURER |                     |
|-----------------------------|-----|-----------------------------------|----------------------------|---------------------|
| C <sub>IN</sub> (not shown) | 3   | 10 μF, 25 V                       | TDK                        | C3216X5R1V106M160AB |
| C <sub>OUT_MLCC</sub>       | 6   | 22 μF, 6.3 V                      | Murata                     | GRM21BR60J226ME39L  |
| L <sub>OUT</sub>            | 1   | 0.47 $\mu$ H, 25 A,2.9 m $\Omega$ | Cyntec                     | CMLE063T-R47MS-68   |
| Q1 Q2                       | 1   | 30 V, 45A                         | Texas Instruments          | CSD87355Q5D         |



# 8.2.4 Application Curves of Design 1









# 9 Power Supply Recommendations

The TPS51215A is intended to be powered by a well regulated dc voltage, and input voltage is 3 V to 28 V. Input supply must be appropriate for the desired output current. If the input voltage supply is located for from the part, come additional input buck capacitance is recommended. Typical value is 50uF and 0.1uF Vin capacitor is needed.

- VIN is the power of input for buck, V5IN is power supply for internal control logic.
- EN is high before VIN has the power input, V5IN power supply must be provided after or same time with VIN, otherwise the output will be latched, this latch can be recovered by toggling the EN pin or re-power up the V5IN
- EN is low before VIN and V5IN have the power input, then there is no power supply input sequence requirement

# 10 Layout

## 10.1 Layout Guidelines

Certain issues must be considered before designing a layout using the TPS51215A.

- V<sub>IN</sub> capacitor(s), V<sub>OUT</sub> capacitor(s) and MOSFETs are the power components and should be placed on one side of the PCB (solder side). Other small signal components should be placed on another side (component side). At least one inner plane should be inserted, connected to ground, in order to shield and isolate the small signal traces from noisy power lines.
- All sensitive analog traces and components such as VSNS, SLEW, MODE, V0, V1, V2, V3, VREF and TRIP should be placed away from high-voltage switching nodes such as SW, DH, DL or BST to avoid coupling. Use internal layer(s) as ground plane(s) and shield feedback trace from power traces and components. Need to placed close to the part and minimized length of routing trace.
- The DC/DC converter has several high-current loops. The area of these loops should be minimized in order to suppress generating switching noise.
  - Loop #1. The most important loop to minimize the area of is the path from the V<sub>IN</sub> capacitor(s) through the high and low-side MOSFETs, and back to the capacitor(s) through ground. Connect the negative node of the V<sub>IN</sub> capacitor(s) and the source of the low-side MOSFET at ground as close as possible. (Refer to loop #1 of Figure 26)
  - Loop #2. The second important loop is the path from the low-side MOSFET through inductor and V<sub>OUT</sub> capacitor(s), and back to source of the low-side MOSFET through ground. Connect source of the low-side MOSFET and negative node of V<sub>OUT</sub> capacitor(s) at ground as close as possible. (Refer to loop #2 of Figure 26)
  - Loop #3. The third important loop is of gate driving system for the low-side MOSFET. To turn on the low-side MOSFET, high current flows from V5 capacitor through gate driver and the low-side MOSFET, and back to negative node of the capacitor through ground. To turn off the low-side MOSFET, high current flows from gate of the low-side MOSFET through the gate driver and PGND, and back to source of the low-side MOSFET through ground. Connect negative node of V5 capacitor, source of the low-side MOSFET and PGND at ground as close as possible. (Refer to loop #3 of Figure 26)
- VSNS can be connected directly to the output voltage sense point at the load device or the bulk capacitor at the converter side. For additional noise filtering, insert a 10-Ω, 1-nF, R-C filter between the sense point and the VSNS pin. Connect GSNS to ground return point at the load device or the general ground plane/layer. VSNS and GSNS can be used for the purpose of remote sensing across the load device, however, care must be taken to minimize the routing trace to prevent excess noise injection to the sense lines.
- Connect the overcurrent setting resistors from TRIP pin to ground and make the connections as close as
  possible to the device. The trace from TRIP pin to resistor and from resistor to ground should avoid coupling
  to a high-voltage switching node.
- Connections from gate drivers to the respective gate of the high-side or the low-side MOSFET should be as short as possible to reduce stray inductance. Use 0.65 mm (25 mils) or wider trace and via(s) of at least 0.5 mm (20 mils) diameter along this trace.
- The PCB trace defined as SW node, which connects to the source of the switching MOSFET, the drain of the
  rectifying MOSFET and the high-voltage side of the inductor, should be as short and wide as possible.
- · In order to effectively remove heat from the package, prepare the thermal land and solder to the package

Copyright © 2020, Texas Instruments Incorporated



# **Layout Guidelines (continued)**

thermal pad. Wide trace of the component-side copper, connected to this thermal land, helps to dissipate heat Numerous vias with a 0.3-mm diameter connected from the thermal land to the internal/solder-side ground plane(s) should be used to help dissipation.



Figure 26. DC/DC Converter Ground System



# 11 Device and Documentation Support

# 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

# 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 11.3 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

D-CAP2. E2E are trademarks of Texas Instruments.

#### 11.5 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TPS51215A

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| TPS51215ARUKR         | Active | Production    | WQFN (RUK)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 51215A           |
| TPS51215ARUKR.A       | Active | Production    | WQFN (RUK)   20 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 51215A           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE MATERIALS INFORMATION

www.ti.com 14-Sep-2020

# TAPE AND REEL INFORMATION





| Α0 |                                                           |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS51215ARUKR | WQFN            | RUK                | 20 | 3000 | 330.0                    | 12.4                     | 3.3        | 3.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 14-Sep-2020



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing Pins SPQ |    | Length (mm) | Width (mm) | Height (mm) |      |
|---------------|--------------|--------------------------|----|-------------|------------|-------------|------|
| TPS51215ARUKR | WQFN         | RUK                      | 20 | 3000        | 367.0      | 367.0       | 35.0 |

3 x 3, 0.4 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



www.ti.com



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated