**TPS3842** # TPS3842 42V 小型、850nA 低電圧スーパーバイザ、プログラマブル遅延およ びグリッチ除去機能付き # 1 特長 - 広い電源電圧範囲:1.9V~42V - VDD、SENSE、RESET は 42V 定格 - 低い静止電流:850nA (標準値) - 高いスレッショルド精度:0.5% (標準値) - 固定の内部スレッショルド電圧:2.7V~9.5V - 可変電圧バリアント:0.7 V - 遅延時間を CTR ピンによりコンデンサでプログラム可 - グリッチ除去時間を CTS ピンによりコンデンサでプロ グラム可能 - オープンドレイン、アクティブ Low 出力 - 温度範囲:-40℃~125℃ - 小型:SOT5X3 (DRL) # 2 アプリケーション - ファクトリオートメーション - モータードライブ - 電力供給 - エンタープライズ システム - グリッド インフラ 代表的なアプリケーション回路 # 3 概要 TPS3842 は、I<sub>DD</sub> = 850nA、精度 0.5%、高速な検出時 間を特長とする 42V 電圧検出器です。このデバイスは、 12V/24V の電圧レールに直接接続して、低電圧 (UV) 状 態を継続的に監視できます。TPS3842 はサイズの制約が あるアプリケーション向けに小型の DRL パッケージで供 給されています。SENSE ピンに組み込まれたヒステリシス は、電源電圧レール監視中のリセット信号の誤検出を防 止します。1%、5%、10%のヒステリシス電圧を選択でき、 設計の柔軟性により電圧過渡に対応できます。 SENSE は VDD から切り離されているため、VDD よりも 高い電圧と低い電圧を監視できます。固定スレッショルド バリアントは、高精度の低 IQ 電圧監視を実現します。可 変スレッショルド バリアントは、外付け抵抗により柔軟な低 電圧スレッショルド設定を実現します。TPS3842 は、CTS ピンにより SENSE でコンデンサ プログラマブルなグリッ チ除去機能および CTR ピンによりコンデンサ プログラマ ブルなリセット遅延タイミングを提供します。 # 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) <sup>(2)</sup> | |---------|----------------------|---------------------------| | TPS3842 | SOT5X3 (6) | 1.20mm × 1.60mm | - 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 - パッケージ サイズ (長さ×幅) は公称値で、該当する場合はピンも 含まれます。 電源電圧と電源電流との関係 # **Table of Contents** | 1 特長 | . 1 | 7.1 Overview | 10 | |--------------------------------------|-----|-----------------------------------------|----| | 2 アプリケーション | | 7.2 Functional Block Diagrams | 10 | | 3 概要 | | 7.3 Feature Description | 11 | | 4 Device Comparison | | 7.4 Device Functional Modes | 15 | | 5 Pin Configuration and Functions | | 8 Application and Implementation | 16 | | 6 Specification | | 8.1 Application Information | 16 | | 6.1 Absolute Maximum Ratings | | 8.2 Typical Application | 16 | | 6.2 ESD Ratings | | 9 Device and Documentation Support | 19 | | 6.3 Recommended Operating Conditions | | 9.1ドキュメントの更新通知を受け取る方法 | 19 | | 6.4 Thermal Information. | | 9.2 Trademarks | 19 | | 6.5 Electrical Characteristics | 6 | 9.3 静電気放電に関する注意事項 | 19 | | 6.6 Timing Requirements | 6 | 9.4 サポート・リソース | 19 | | 6.7 Switching Characteristics | | 9.5 用語集 | | | 6.8 Timing Diagram | 7 | 10 Revision History | | | 6.9 Typical Characteristics | | 11 Mechanical, Packaging, and Orderable | | | 7 Detailed Description | | Information | 19 | | - | | | | Product Folder Links: TPS3842 # 4 Device Comparison Device Naming Convention shows some of the device naming nomenclature of the TPS3842. For a detailed breakdown of every device part number by features, thresholds, and analog out scale see 表 4-1 for more details. Contact TI sales representatives or on TI's E2E forum for detail and availability of other options. 表 4-1. Device Threshold Table | ORDERABLE PART NAME | THRESHOLD VOLTAGE | HYSTERESIS | |---------------------|-------------------|------------| | TPS3842A011DRLR | 700mV | 1% | | TPS3842A010DRLR | 700mV | 10% | - 1. Listed percentage denotes hysteresis tolerance, see セクション 6.5 for more information. - 2. 700mV threshold with ADJ denotes an adjustable voltage threshold set by an external resistor divider, see セクション 7.3.1 for more information on how to set the threshold. OD – Open Drain output \* PRODUCT PREVIEW ### 図 4-1. Device Naming Convention 1. Suffix 01 with V<sub>ITN</sub> of 700mV corresponds to the adjustable variant, does not have internal voltage divider resistor ladder. # **5 Pin Configuration and Functions** 表 5-1. Pin Functions | P | PIN | | PIN I/O | | DESCRIPTION | |-------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------| | NAME | SOT5X3 | "/0 | DESCRIPTION | | | | VDD | 1 | I | Supply voltage pin. | | | | SENSE | 2 | ı | Sense input. Monitors input voltage based on internal voltage threshold. See セクション 7.3.1 for more details. | | | | RESET | 3 | 0 | Output reset signal. Connect RESET to pull up voltage using a pull up resistance.See セクション 7.3.4 for more details. | | | | стѕ | 4 | I | Sense time delay: Capacitor programmable sense delay: CTS pin offers a user adjustable sense delay time when asserting a reset condition. See セクション 7.3.2 for more details. | | | | GND | 5 | _ | Ground pin. | | | | CTR | 6 | I | Reset time delay: User-programmable reset time delay for RESET pin. Connect an external capacitor for adjustable time delay or leave the pin floating for the shortest delay. See セクション 7.3.3 for more details. | | | English Data Sheet: SNVSCK5 # 6 Specification # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------|-----------------------------------------------------------|------|-----|------| | Voltage | V <sub>DD</sub> , V <sub>SENSE</sub> , V <sub>RESET</sub> | -0.3 | 50 | V | | Voltage | V <sub>CTR</sub> , V <sub>CTS</sub> | -0.3 | 5.5 | V | | Current | I <sub>RESET</sub> | | ±40 | mA | | | Operating junction temperature, T <sub>J</sub> | -55 | 150 | °C | | Temperature (2) | Operating free-air temperature, T <sub>A</sub> | -55 | 150 | °C | | | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond values listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods can affect device reliability As a result of the low dissipated power in this device, the operating temperature is assumed that T<sub>J</sub> = T<sub>A</sub>. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------|-------|--------| | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 | ±2000 | \<br>\ | | V <sub>(ESD)</sub> | ı | Charged device model (CDM), per JEDEC specification JESD22-C101 (2) | ±750 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process # **6.3 Recommended Operating Conditions** | | | MIN | NOM MAX | UNIT | |--------------------|---------------------------------------------|-----|---------|------| | $V_{DD}$ | Supply pin voltage | 1.9 | 42 | V | | V <sub>SENSE</sub> | Sense pin voltage | 0 | 42 | V | | V <sub>CTR</sub> | CTR pin voltage | | 5 | V | | V <sub>CTS</sub> | CTS pin voltage | | 5 | V | | V <sub>RESET</sub> | Output pin voltage | 0 | 42 | V | | I <sub>RESET</sub> | Output pin current | 0 | 10 | mA | | T <sub>A</sub> | Junction temperature (free-air temperature) | -40 | 125 | °C | ### 6.4 Thermal Information | | | TPS3842 | | |----------------------|----------------------------------------------|---------|------| | | THERMAL METRIC <sup>(1)</sup> | DRL | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 153.4 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 86.3 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 42.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.9 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 41.2 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 6.5 Electrical Characteristics At $1.9V \le V_{DD} \le 42V$ , CTS = CTR = Open, RESET Voltage ( $V_{RESET}$ ) = $100k\Omega$ to $V_{DD}$ , RESET load = 50pF, and over the operating free-air temperature range of $-40^{\circ}C$ to $125^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = 25^{\circ}C$ . | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|---------------------------------------|-----------------------------------------------------------------|------|------|------|------| | $V_{DD}$ | Supply Voltage | | 1.9 | | 42 | V | | V <sub>POR</sub> | Power on reset voltage <sup>(1)</sup> | $V_{OL}(max) = 0.25V, I_{RESET (Sink)} = 15\mu A$ | | | 1.3 | V | | V <sub>ITN</sub> | Negative-going threshold accuracy | Fixed internal threshold, V <sub>ITN</sub> = 2.7V to 9.5V | -1.5 | ±0.5 | 1.5 | % | | V <sub>ITN</sub> | Negative-going threshold accuracy | Adjustable internal threshold, V <sub>ITN</sub> = 700mV | -1.5 | ±0.5 | 1.5 | % | | V <sub>HYS</sub> | Hysteresis Voltage <sup>(2)</sup> | 1% Variant | 0.5 | 1 | 1.5 | % | | V <sub>HYS</sub> | Hysteresis Voltage <sup>(2)</sup> | 5% Variant | 4.5 | 5 | 5.5 | % | | V <sub>HYS</sub> | Hysteresis Voltage <sup>(2)</sup> | 10% Variant | 9.5 | 10 | 10.5 | % | | I <sub>DD</sub> | Supply current | VDD = 12V, RESET = Not asserted | | 0.85 | 1.9 | μA | | I <sub>SENSE</sub> | Input current, SENSE pin | V <sub>SENSE</sub> = V <sub>ITN</sub> , Adjustable version | | | 25 | nA | | I <sub>SENSE</sub> | Input current, SENSE pin | V <sub>SENSE</sub> = 12V, Fixed versions | | 1.35 | 2.5 | μA | | V <sub>OL</sub> | Low level output voltage | 1.9V ≤ V <sub>DD</sub> < 42V, I <sub>RESET (Sink)</sub> = 0.5mA | | | 300 | mV | | I <sub>LKG</sub> | Open drain output leakage current | V <sub>DD</sub> = V <sub>RESET</sub> = 12V | , | | 300 | nA | <sup>(1)</sup> V<sub>POR</sub> is the minimum V<sub>DD</sub> voltage level for a controlled output state. # 6.6 Timing Requirements At $1.9V \le V_{DD} \le 42V$ , CTS = CTR = Open, $\overline{RESET}$ Voltage $(V_{\overline{RESET}}) = 100k\Omega$ to $V_{DD}$ , $\overline{RESET}$ load = 50pF, and over the operating free-air temperature range of $-40^{\circ}$ C to $125^{\circ}$ C, unless otherwise noted. Typical values are at $T_A = 25^{\circ}$ C. | | | | MIN | NOM | MAX | UNIT | |------------------------|----------------------------------------------------------------------------------|------------|-----|-----|-----|------| | t <sub>GI (VITN)</sub> | Glitch Immunity undervoltage V <sub>IT-(UV)</sub> , 20% Overdrive <sup>(1)</sup> | CTS = Open | | 5 | | μs | <sup>(1) 20%</sup> Overdrive from threshold. Overdrive % = [V<sub>SENSE</sub> - V<sub>ITN</sub>] / V<sub>ITN</sub> ### 6.7 Switching Characteristics At $1.9V \le V_{DD} \le 42V$ , CTS = CTR = Open, $\overline{RESET}$ Voltage $(V_{\overline{RESET}})$ = $100k\Omega$ to $V_{DD}$ , $\overline{RESET}$ load = 50pF, and over the operating free-air temperature range of $-40^{\circ}C$ to $125^{\circ}C$ , unless otherwise noted. Typical values are at $T_A$ = $25^{\circ}C$ . | | 5 1 5 | , | MIN NOM | MAX | UNIT | |------------------|---------------------------------------------|------------------------|---------|-----|------| | t <sub>CTR</sub> | Reset time delay | CTR = Open | 250 | | μs | | t <sub>CTR</sub> | Reset time delay | CTR = 0.1uF | 285.8 | | ms | | t <sub>CTR</sub> | Reset time delay | CTR = 3.3uF | 9.43 | | s | | t <sub>PD</sub> | Propagation detect delay <sup>(1)</sup> (2) | CTS = Open, ADJ<br>Vth | 7 | | μs | | t <sub>PD</sub> | Propagation detect delay <sup>(1) (2)</sup> | CTS = Open, Fixed Vth | 9 | | μs | | t <sub>CTS</sub> | Sense time delay | CTS = 0.1uF | 300 | | ms | | t <sub>SD</sub> | Startup delay <sup>(3)</sup> | | 300 | | μs | <sup>(1) 20%</sup> Overdrive from threshold. Overdrive % = [V<sub>SENSE</sub> - V<sub>ITN</sub>] / V<sub>ITN</sub> 合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TPS3842* <sup>(2)</sup> Hysteresis is with respect of the tripoint V<sub>ITN</sub>. <sup>(2)</sup> t<sub>PD</sub> measured from threhold trip point (V<sub>ITN</sub>) to RESET V<sub>OL</sub> voltage <sup>(3)</sup> During the power-on sequence, V<sub>DD</sub> must be at or above V<sub>DD (MIN)</sub> for at least t<sub>SD</sub> + t<sub>D</sub> + t<sub>CTR</sub> before the output is in the correct state. # **6.8 Timing Diagram** 図 6-1. Timing Diagram 7 # **6.9 Typical Characteristics** At $T_A$ = 25°C, $V_{DD}$ = 3.3V, $R_{RESET}$ = 100k $\Omega$ , and $C_{LRESET}$ = 50pF, unless otherwise noted. # **6.9 Typical Characteristics (continued)** At $T_A$ = 25°C, $V_{DD}$ = 3.3V, $R_{RESET}$ = 100k $\Omega$ , and $C_{LRESET}$ = 50pF, unless otherwise noted. # 7 Detailed Description ### 7.1 Overview The TPS3842 high voltage supervisor product family is designed to assert a $\overline{RESET}$ signal when the SENSE pin voltage drops below $V_{ITN}$ and stays below $V_{ITN}$ for user defined time. The $\overline{RESET}$ output remains asserted for a user-adjustable time until after SENSE voltages returns above the respective threshold and hysteresis. VDD, SENSE and RESET pins can support 42V continuous operation. All VDD, SENSE, and RESET voltage levels can be independent of each other. The TPS3842 features capacitor programmable sense time delay (CTS) to set a minimum duration of a undervoltage event before RESET is asserted. CTS feature also functions as a programmable de-glitch to avoid false resets. The TPS3842 also features a capacitor programmable reset time delay (CTR) to set a minimum duration of RESET assertion after a undervoltage event recovers. # 7.2 Functional Block Diagrams 図 7-1. Adjustable-Voltage Version 図 7-2. Fixed-Voltage Version 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ### 7.3 Feature Description A broad range of voltage threshold and hysteresis options are available for the TPS3842, allowing this device to be used in a wide array of applications. Reset threshold voltages can be factory-set from adjustable 0.7V or fixed from 2.7V to 9.5V. The adjustable variant can be set to any voltage above 0.7V using an external resistor divider. Connecting a capacitor between CTR and GND allows the designer to select any reset delay period up to $10\mu F$ . Connecting a capacitor between CTS and GND allows the designer to select any sense delay period up to $10\mu F$ . ### 7.3.1 SENSE Input The SENSE input provides a pin at which any system voltage can be monitored. If the voltage on this pin drops below $V_{ITN}$ for a $t_{PD}+t_{CTS}$ time interval, then $\overline{RESET}$ is asserted. The comparator has a built-in hysteresis to suppress unintended $\overline{RESET}$ assertions and de-assertions. For noisy envirionments, good analog design practice is to put a 1nF bypass capacitor on the SENSE input to reduce sensitivity to transients and layout parasitics or leaverage the CTS feature to set a minimum fault time interval before $\overline{RESET}$ is asserted. ☑ 7-3 illustrates an example of how to adjust the voltage threshold with external resistor dividers. The resistors can be calculated depending on the desired voltage threshold and device part number. TI recommends using the 700mV threshold option when using an external resistor divider. The variant bypasses the internal resistor ladder for higher accuracy when using external resistors. For example, consider a 12V rail, $V_{MON}$ , being monitored for undervoltage (UV) using of the TPS3842A011DRLR variant, as shown in $\boxed{2}$ 7-3. The monitored UV threshold, denoted as $V_{MON-}$ , is the desired voltage where the device asserts the reset. For this example $V_{MON-}=5.8V$ . To assert an undervoltage reset the voltage at the sense pin, $V_{SENSE}$ , needs to be equal to the input threshold negative, $V_{ITN}$ . For this example variant $V_{SENSE}=V_{ITN}=0.7V$ . Using $R_1$ and $R_2$ the correlation between $V_{MON-}$ and $V_{SENSE}$ can be seen in $\cancel{\pi}$ 1. Assuming $R_1=1.00$ and $R_2$ can be calculated as $R_2=13.7$ kΩ. $$V_{SENSE} = V_{MON-} \times (R_2 \div (R_1 + R_2))$$ (1) The TPS3842 hysteresis depends on the configuration selected. For the reset signal to become deasserted, $V_{MON}$ must go above $V_{ITN}$ + $V_{HYS}$ . For this example variant a 1% voltage threshold hysteresis was selected. Therefore, $V_{MON}$ equals 5.858V when the reset signal becomes deasserted. If a 10% hysteresis option was instead used, $V_{MON}$ equals 6.38V when the reset signal becomes deasserted. 図 7-3. Using the TPS3842A011DRLR to Monitor a User-Defined Threshold Voltage #### 7.3.1.1 SENSE Hysteresis TPS3842 device offers built-in hysteresis around the UV threshold to avoid erroneous $\overline{\text{RESET}}$ deassert. The hysteresis (V<sub>HYS</sub>) is opposite to the threshold voltage for undervoltage options hysteresis is added to the negative threshold (V<sub>ITN</sub>). Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 表 7-1. Common Adjustable Hysteresis Lookup Table | Part Number | DEVICE HYSTERESIS OPTION | |--------------------------|--------------------------| | TPS3842Axx1DRLR | 1% | | TPS3842Axx <b>5</b> DRLR | 5% | | TPS3842Axx <b>0</b> DRLR | 10% | Knowing the amount of hysteresis voltage, the release voltage for the undervoltage (UV) channel is $(V_{ITN} + V_{HYS})$ . Hysteresis is dependent on the device $V_{ITN}$ including $V_{ITN}$ accuracy and deviations. Undervoltage (UV) $V_{ITN} = 700 \text{mV}$ Voltage Hysteresis ( $V_{HYS}$ ) = 1% = $V_{ITN}$ x 1% = 7mV Release Voltage = $V_{ITN} + V_{HYS} = 707 \text{mV}$ # 7.3.2 Selecting the SENSE Delay Time TPS3842 has adjustable sense time delay with external capacitors. - A capacitor on CTS programs the minimum fault time interval before RESET is asserted. - No capacitor on this pin gives the fastest sense delay time indicated by t<sub>PD</sub> in セクション 6.6. - Parasitic capacitance on the CTS pin counts as CTS capacitance and increases t<sub>CTS</sub>. The time delay (t<sub>CTS</sub>) can be programmed by connecting a capacitor between CTS pin and GND. The relationship between external capacitor $C_{CTS}$ EXT (typ) and the time delay $t_{CTS}$ (typ) is given by $\gtrsim 2$ . $$t_{\text{CTS (typ)}} = 2.858 \text{ x C}_{\text{CTS\_EXT (typ)}} \tag{2}$$ $t_{CTS (tvp)}$ = is given in seconds (s) $C_{CTS\ EXT\ (typ)}$ = is given in microfarads ( $\mu F$ ) The sense delay varies according to the external capacitor ( $C_{CTS\_EXT}$ ). The minimum and maximum variance due to the constant is show in $\pm$ 3 and $\pm$ 4: $$t_{\text{CTS (max)}} = 3.715 \text{ x C}_{\text{CTS EXT (max)}} \tag{3}$$ $$t_{\text{CTS (min)}} = 2 \times C_{\text{CTS EXT (min)}}$$ (4) Make sure there is enough time for the capacitor to fully discharge when a voltage fault occurs to prevent the CTS capacitor from having charge before the next fault. Also, having a too large of a capacitor value can cause very slow charge up (rise times) and system noise can cause the internal circuit to trip earlier or later near the threshold. \* Leakages on the capacitor can effect accuracy of sense time delay. ### 7.3.3 Selecting the RESET Delay Time TPS3842 has adjustable reset release time delay with external capacitors. - A capacitor on CTR programs the reset time delay of the output. - · No capacitor on this pin gives the fastest reset delay time. - Parasitic capacitance on the CTR pin counts as CTR capacitance and increases t<sub>CTR</sub>. The time delay (t<sub>CTR</sub>) can be programmed by connecting a capacitor between CTR pin and GND. The relationship between external capacitor $C_{CTR\ EXT\ (typ)}$ and the time delay $t_{CTR\ (typ)}$ is given by $\precsim 5$ . $$t_{CTR (typ)} = 2.858 \times C_{CTR EXT (typ)}$$ (5) $t_{CTR (typ)}$ = is given in seconds (s) C<sub>CTR</sub> EXT (typ) = is given in microfarads (µF) The reset delay varies according to the external capacitor ( $C_{CTR\_EXT}$ ). The minimum and maximum variance due to the constant is show in $\pm$ 6 and $\pm$ 7: $$t_{CTR (max)} = 3.715 \times C_{CTR EXT (max)}$$ (6) $$t_{CTR (min)} = 2 \times C_{CTR EXT (min)}$$ (7) Having a too large of a capacitor value (>10µF) can cause very slow charge up (rise times) due to capacitor leakage and system noise can cause the internal circuit to hold RESET active. \* Leakages on the capacitor can effect accuracy of reset time delay. ### 7.3.4 RESET Output RESET (active low) denoted with a bar above the pin label. RESET remains high voltage ( $V_{OH}$ , deasserted) (open-drain variant $V_{OH}$ is measured against the pullup voltage) as long as sense voltage is in normal operation above the threshold boundary and VDD voltage is above VDD(min). If SENSE falls below $V_{ITN}$ for a time period longer than $t_{PD}+t_{CTS}$ , RESET is asserted, driving the RESET pin to a low impedance. Once SENSE is above $V_{ITN} + V_{HYS}$ , a delay circuit (CTR) is enabled that holds $\overline{RESET}$ low for a specified reset delay period. Once the reset delay has expired, the $\overline{RESET}$ pin goes to a high impedance state. Open-drain output requires an external pull-up resistor to hold the voltage high to the required voltage logic. Connect the pull-up resistor to the proper voltage rail to enable the output to be connected to other devices at the correct interface voltage levels. RESET supports pull-up voltages up to 42V and is independent of VDD and SENSE voltages. To select the right pull-up resistor, consider system $V_{OH}$ and the Open-Drain Leakage Current ( $I_{LKG}$ ) provided in the electrical characteristics to set the maximum pull-up resistor value. Low pull-up resistor values increase the amount of current through the internal open-drain output. The current through the open-drain output must be lower than the $I_{RESET}$ of the device. #### 7.4 Device Functional Modes 表 7-2. Truth Table | SENSE > V <sub>ITN</sub> | RESET | VDD | |--------------------------|-------|-----------------------| | 0 | L | VDD > VDD(min) | | 1 | Н | VDD > VDD(min) | | 0 or 1 | L | VDD(min) > VDD > VPOR | ### 7.4.1 Normal Operation ( $V_{DD} > V_{DD(min)}$ ) When $V_{DD}$ is greater than $V_{DD(min)}$ , the $\overline{RESET}$ signal is determined by the voltage on the SENSE pin. The RESET signal corresponds to the voltage on SENSE relative to V<sub>ITN</sub>. # 7.4.2 Above Power-On Reset but Less Than $V_{DD(min)}$ ( $V_{POR} < V_{DD} < V_{DD(min)}$ ) When the voltage on $V_{DD}$ is less than the device $V_{DD(min)}$ voltage, and greater than the power-on reset voltage ( $V_{POR}$ ), the RESET signal is asserted and low impedance regardless of the voltage on the SENSE pin. # 7.4.3 Below Power-On Reset ( $V_{DD} < V_{POR}$ ) When the voltage on $V_{DD}$ is lower than the required voltage ( $V_{POR}$ ) needed to internally pull the asserted output to GND, RESET is undefined. 15 Product Folder Links: TPS3842 # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 8.1 Application Information The following sections describe in detail proper device implementation, depending on the final application requirements. # 8.2 Typical Application A typical application of the TPS3842 used to monitor a 12V power rail is shown in $\boxtimes$ 8-1. The open-drain RESET output is typically connected to the RESET input of a microprocessor. A pullup resistor must be used to hold this line high when RESET is not asserted. The RESET output is undefined for voltage below $V_{POR}$ , but this characteristic is normally not a problem because most microprocessors do not function below this voltage. 図 8-1. Typical Application of the TPS3842 Monitoring a 12V Power Supply #### 8.2.1 Design Requirements 表 8-1. Design Parameters | PARAMETER | DESIGN REQUIREMENT | | | | | | |-------------------|-----------------------------------|--|--|--|--|--| | Voltage Threshold | Typical UV voltage threshold 9.5V | | | | | | | Output logic | Open-Drain | | | | | | | SENSE delay | < 0.2ms | | | | | | | RESET delay | 300ms | | | | | | ### 8.2.2 Detailed Design Procedure The TPS3842 utilizes high-voltage SENSE and $V_{DD}$ inputs to monitor a 12V power supply for undervoltage. In this design example TPS3842A011DRLR is used. The negative-going threshold voltage, $V_{ITN}$ , is set by the device variant. In this example, the nominal supply voltage from the power supply is 12V. Setting a undervoltage threshold of 9.5V (approximately 20% under 12V) makes sure that the device resets before supply voltage violates the allowed boundary. The adjustable voltage variant is chosen and $R_1$ and $R_2$ are adjusted to meet the threshold. Assuming $R_2$ equal to $10k\Omega$ and $R_1$ is calculated as $125k\Omega$ . For additional information on selecting resistor values see $25k\Omega$ . The Threshold voltage decoding can be found in Device Decoder. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated #### 8.2.2.1 Meeting the Sense and Reset Delay The TPS3842 features both reset assertion (sense) delay, $t_{CTS}$ , and reset deassertion (reset) delay, $t_{CTR}$ . $\forall \mathcal{D} \supset 0$ 7.3.2 and $\forall \mathcal{D} \supset 0$ 7.3.3 show how to set the timings for the capacitor-programmable delays. The application requires less than 0.2ms sense delay, thus no capacitor is used and CTS is left open. The application requires greater than 300ms reset delay, thus a 0.1 $\mu$ F capacitor is used. ### 8.2.3 Application Curve 図 8-2. TPS3842 Detecting Undervoltage Fault and RESET Recovery #### 8.2.4 Power Supply Recommendations TPS3842 is designed to operate from an input supply with a $V_{DD}$ voltage between 1.9V (minimum operation) to 42V (maximum operation). Good analog design practice recommends placing a minimum 0.1 $\mu$ F ceramic capacitor as near as possible to the $V_{DD}$ pin. ### 8.2.5 Layout #### 8.2.5.1 Layout Guidelines - Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a greater than 0.1µF ceramic capacitor as near as possible to the VDD pin. - For noisy envirionments and to improve noise immunity on the SENSE pins, an optional 1nF capacitor between the SENSE pin and GND can reduce the sensitivity to transient voltages on the monitored signal. An alternative to improve noise immunity is to use the CTS feature. - If a capacitor is used on CTS or CTR, place these components as close as possible to the respective pins. If the capacitor adjustable pins are left unconnected, make sure to minimize the amount of parasitic capacitance to not affect the t<sub>PD</sub> or t<sub>CTR</sub>. - Place the pull-up resistors on RESET as close to the pin as possible. - When laying out metal traces, separate high voltage traces from low voltage traces as much as possible. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 Do not have high voltage metal pads or traces closer than 20mils (0.5mm) to the low voltage metal pads or traces. # 8.2.5.2 Layout Example Vias used to connect pins for application-specific connections 図 8-3. TPS3842 Reccomended Layout # 9 Device and Documentation Support # 9.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.2 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 # 9.3 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 # 9.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 # 9.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 #### Changes from Revision \* (April 2024) to Revision A (August 2024) **Page** # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most-current data available for the designated devices. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane. www.ti.com 24-Jul-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TPS3842A010DRLR | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | A010 | | TPS3842A010DRLR.A | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | A010 | | TPS3842A010DRLR.B | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | - | SN | Level-1-260C-UNLIM | -40 to 125 | A010 | | TPS3842A011DRLR | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | A011 | | TPS3842A011DRLR.A | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | A011 | | TPS3842A011DRLR.B | Active | Production | SOT-5X3 (DRL) 6 | 4000 LARGE T&R | - | SN | Level-1-260C-UNLIM | -40 to 125 | A011 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 24-Jul-2025 #### OTHER QUALIFIED VERSIONS OF TPS3842: Automotive: TPS3842-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects PLASTIC SMALL OUTLINE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-293 Variation UAAD PLASTIC SMALL OUTLINE NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.7. Land pattern design aligns to IPC-610, Bottom Termination Component (BTC) solder joint inspection criteria. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated