# TPS37100-Q1、TPS37102-Q1 車載用、105V、5μA、ウィンドウ、過電圧または 低電圧、電源電圧測定用のバッファ内蔵スーパーバイザ # 1 特長 - 以下の結果で AEC-Q100 認定済み: - デバイス温度グレード 1:-40℃~+125℃の動作 時周囲温度範囲 TA - 機能安全への対応 (予定) - 機能安全システム設計に役立つ資料を利用可能 - ASIL-D 機能安全準拠 (TPS37102 で予定) - 機能安全アプリケーション向け開発 - ISO 26262 システムの設計に役立つ資料 - ASIL-D までの決定論的対応能力に対応予定 - ASIL-D までのハードウェア対応能力に対応予定 - 広い電源電圧範囲:3V~105V - 低い静止電流:5uA - 高いスレッショルド精度:1.1% (最大値) - SENSE で -105V 逆極性保護 - 24V/48V のシステム向けの 5µs 高速 UV/OV モニタ - イネーブル ピンおよびディスエーブル ピンを使用した 電源電圧測定用のバッファ (AOUT) 内蔵 - 固定またはプログラム可能なリリース時間遅延 - 固定またはプログラム可能なセンス時間遅延 - オープンドレイン、アクティブ Low 出力: OUT A およ び OUT B # 2 アプリケーション - バッテリ管理ユニット - DC/DC コンバータ システム - 2輪車と3輪車のトラクションドライブ - 低電圧バッテリシステム - トラクション インバータ #### 3 概要 TPS37100-Q1 および TPS37102-Q1 は、低静止電流 (5µA)、高速な検出時間、電源電圧測定用のバッファ内蔵 の 105V 入力電圧スーパーバイザです。このデバイスフ ァミリは、24V / 48V / 52V バッテリまたは電圧レールに直 接接続して、過電圧 (OV) または低電圧 (UV) 状態を継 続的に監視できます。バッテリ電圧過渡により発生する出 力の誤ったデアサートを無視するため、幅広いヒステリシス 電圧オプションを選択できます。 TPS37100-Q1 および TPS37102-Q1 には 2 つの出力 (OUT A と OUT) があり、OV および UV フォルト モニタと して個別に使用されるため、発生した障害に基づいて異 なるアクションを実行できます。さらに、AOUT ピンには低 減された SENSE ピンの電圧出力があり、電源電圧測定 用に ADC でサンプリングされることを意図しています。ユ ーザーは、選択した注文可能な部品に基づいて、必要な スケーリング係数を選択できます。TPS37102-Q1 には起 動時に BIST が実装されており、デバイスの健全性を検証 するとともに、OUT A にはオプションのラッチ機能も搭載さ れており、重大な障害が発生したときにシステムを安全な 状態に移行するのに役立ちます。 #### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) <sup>(3)</sup> | |-----------------|----------------------|---------------------------| | TPS37100-Q1 | SOT-23 (14) (DYY) | 4.1mm × 1.9mm | | TPS37102-Q1 (2) | SOT-23 (14) (DYY) | 4.1mm × 1.9mm | - パッケージの詳細については、このデータシートの末尾の外形図 (1) を参照してください。 - 製品プレビュー - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 I<sub>DD</sub> と温度との代表的な関係 (VDD = 48V) # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|----| | 2 アプリケーション | 1 | | 3 概要 | 1 | | 4 Device Comparison | | | 5 Pin Configuration and Functions | | | 6 Specifications | | | 6.1 Absolute Maximum Ratings | | | 6.2 ESD Ratings | 6 | | 6.3 Recommended Operating Conditions | 6 | | 6.4 Thermal Information | 6 | | 6.5 Electrical Characteristics | | | 6.6 Switching Characteristics | 9 | | 6.7 Timing Requirements | 10 | | 6.8 Timing Diagrams | | | 6.9 Typical Characteristics | | | 7 Detailed Description | | | 7.1 Overview | 14 | | | 7.2 Functional block blagram | -14 | |----|----------------------------------------|-----| | | 7.3 Feature Description | .16 | | 8 | Application and Implementation | 25 | | | 8.1 Application Information | 25 | | | 8.2 Typical Application | 25 | | | 8.3 Power Supply Recommendations | 28 | | | 8.4 Layout | 28 | | 9 | Device and Documentation Support | 32 | | | 9.1ドキュメントの更新通知を受け取る方法 | 32 | | | 9.2 サポート・リソース | 32 | | | 9.3 Trademarks | 32 | | | 9.4 静電気放電に関する注意事項 | 32 | | | 9.5 用語集 | 32 | | 1( | 0 Revision History | 32 | | 11 | 1 Mechanical, Packaging, and Orderable | | | | Information | 32 | | | | | # **4 Device Comparison** Device Naming Convention shows some of the device naming nomenclature of the TPS37100-Q1 and TPS37102-Q1. Not all device namings follow this nomenclature table. For a detailed breakdown of every device part number by features, thresholds, and analog out scale see 表 4-1 for more details. Contact TI sales representatives or on TI's E2E forum for detail and availability of other options. 表 4-1. Device Threshold Table | ORDERABLE PART NAME | FEATURES | OV / UV SETTINGS | | ANALOG OUT<br>SCALE | |---------------------|------------|------------------|------------------------------|---------------------| | PTPS37100Z91DDYYRQ1 | Analog Out | 11110 | CTS: Enabled<br>CTR: Enabled | 0.75 | - 1. Listed percentage denotes hysteresis tolerance, see セクション 6.5 for more information - 2. V<sub>ITN</sub> or V<sub>ITP</sub> threshold with ADJ denotes an adjustable voltage threshold set by an external resistor divider, see セクション 7.3.2.1 for more information on how to set the threshold. ☑ 4-1. Device Naming Convention - 1. Not all TPS37100-Q1 and TPS37102-Q1 devices can be decoded by this table. Refer to 表 4-1 for a decoding table by part number. - 2. Adjustable (ADJ) internal threshold is 800mV. # **5 Pin Configuration and Functions** 図 5-1. DYY Package, 14-Pin SOT-23, TPS37100 -Q1 (Top View) 図 5-2. DYY Package, 14-Pin SOT-23, TPS37102-Q1 (Top View) PRODUCT PREVIEW 表 5-1. Pin Functions | PIN | TPS37100 -Q1 | TPS37102 -Q1 | | DECORPORTION | |-------|--------------|--------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | NO. | I/O | DESCRIPTION | | VDD | 1 | 1 | I | Input Supply Voltage: Supply voltage pin. For noisy systems, bypass with a 0.1µF capacitor to GND. | | SENSE | 3 | 3 | I | Sense Voltage: Connect this pin to the supply rail that must be monitored. See セクション 7.3.2 for more details. Sensing Topology: Overvoltage (OV) or Undervoltage (UV) or Window (OV + UV) | | OUT A | 5 | 5 | 0 | Output A 105V output: OUT A asserts varies on configuration as denoted by in セクション 4. For window or OV only variants, OUT A asserts for overvoltage faults. For UV only variants, OUT A asserts for undervoltage faults. See セクション 7.3.2 for more details on overvoltage and undervoltage behavior. The active low open-drain output requires an external pullup resistor. See セクション 7.3.3 for more details on open-drain output. Output topology: Open-Drain Active-Low | | OUT B | 7 | 7 | 0 | Output B 5.5V output: OUT B asserts varies on configuration as denoted by in セクション 4. For window or UV only variants, OUT B asserts for undervoltage faults. For OV only variants, OUT B asserts for overvoltage faults. See セクション 7.3.2 for more details on overvoltage and undervoltage behavior. The active low open-drain output requires an external pullup resistor. See セクション 7.3.3 for more details on open-drain output. Output topology: Open-Drain Active-Low | | BIST | - | 8 | 0 | <b>Built-In Self-Test:</b> BIST asserts when a logic high input occurs on the BIST_EN pin, this initiates the internal BIST testing. BIST recovers after $t_{\text{BIST}}$ to signify BIST completed successfully. BIST remains asserted for a time period longer than $t_{\text{BIST}}$ if there is a failure during BIST. BIST active-low open-drain output requires an external pullup resistor. See $t = t_{\text{COM}} t_{\text{COM}}$ | | GND | 9 | 9 | - | <b>Ground.</b> All GND pins must be electrically connected to the board ground. | | AOUT | 10 | 10 | 0 | Analog Out: Output of AOUT is a scaled voltage from the SENSE pin. Devices with AEN pin can enable or disable Analog Out. Devices without AEN pin cannot disable Analog Out. A 0.1µF is required at VOUT for output stability. See セクション 7.3.6 for more details. | # 表 5-1. Pin Functions (続き) | | (10) | | | | | | | | |---------|----------------|--------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PIN | TPS37100 -Q1 | TPS37102 -Q1 | 1/0 | DESCRIPTION | | | | | | NAME | NO. | NO. | " | DESCRIPTION | | | | | | AEN | 11 | - | I | Analog Out Enable: Enables or disables the AOUT pin. A logic high input enables the AOUT. A logic low disables AOUT. AEN pin has an internal $100k\Omega$ pulldown resistor. | | | | | | BIST_EN | - | 11 | ı | Built-in Self-test Enable and Latch Clear: A logic high input must occur on the BIST_EN to initate BIST. For variants with latch enabled in the configuration as denoted by in セクション 4, BIST_EN enables or disables a latch on OUT A. See セクション 7.3.3.3 for more details. | | | | | | CTR | 12 | 12 | - | Release Time Delay: User-programmable release time delay for CTR enabled outputs OUT A and OUT B. Connect an external capacitor for adjustable time delay or leave the pin floating for the shortest delay. See セクション 7.3.4 for more details. | | | | | | стѕ | 13 | 13 | - | SenseTime Delay: User-programmable sense time delay for for CTS enabled outputs OUT A and OUT B. Connect an external capacitor for adjustable time delay or leave the pin floating for the shortest delay when CTS is enabled. See セクション 7.3.5 for more details. | | | | | | NC | 2, 4, 6, 8, 14 | 2, 4, 6, 14 | - | NC stands for "No Connect." The pins are to be left floating. | | | | | # **6 Specifications** ### 6.1 Absolute Maximum Ratings over operating free-air temperature range, unless otherwise noted (1) | | | MIN | MAX | UNIT | |--------------------------|-----------------------------------------------------------------------------|------------|-----|------| | Voltage | V <sub>DD</sub> , V <sub>SENSE(ADJ)</sub> , V <sub>OUT A</sub> | -0.3 | 105 | V | | Voltage | V <sub>SENSE</sub> (Fixed) | -105 | 105 | V | | Voltage | V <sub>AEN</sub> , V <sub>CTS</sub> , V <sub>CTR</sub> , V <sub>OUT B</sub> | -0.3 | 6 | V | | Voltage | V <sub>BIST</sub> , V <sub>BIST_EN</sub> | -0.3 | 6 | V | | Current | I <sub>OUT A</sub> , I <sub>OUT B</sub> , I <sub>BIST</sub> | | 10 | mA | | Output Short-current (2) | I <sub>AOUT</sub> | Continuous | | μΑ | | Temperature | Operating junction temperature, T <sub>J</sub> | -40 | 150 | °C | | Temperature | Operating ambient temperature, T <sub>A</sub> | -40 | 125 | °C | | Temperature | Storage, T <sub>stg</sub> | -65 | 150 | °C | Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------------| | V | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Liectrostatic discharge | Charged device model (CDM), per AEC Q100-011 | ±750 | , <b>'</b> | <sup>1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------|-----------------------------------------------------------------------------|------|---------|------| | Voltage | $V_{DD}$ | 3 | 105 | V | | Voltage | V <sub>SENSE(ADJ)</sub> , V <sub>OUT A</sub> | 0 | 105 | V | | Voltage | V <sub>SENSE(FX)</sub> | -105 | 105 | V | | Voltage | V <sub>AEN</sub> , V <sub>CTS</sub> , V <sub>CTR</sub> , V <sub>OUT B</sub> | 0 | 5.5 | V | | Voltage | V <sub>BIST</sub> , V <sub>BIST_EN</sub> | 0 | 5.5 | V | | Current | I <sub>OUT A</sub> , I <sub>OUT B</sub> , I <sub>BIST</sub> | 0 | ±5 | mA | | T <sub>J</sub> | Junction temperature (free air temperature) | -40 | 125 | °C | #### 6.4 Thermal Information | | | TPS3710x-Q1 | | |------------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC (1) | DYY | UNIT | | | | 14-PIN | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 120.8 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 54.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 50.1 | °C/W | | Ψ <sub>JT</sub> | Junction-to-top characterization parameter | 2.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 49.7 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> Short-circuit to ground. ### 6.5 Electrical Characteristics At $V_{DD(MIN)} \le V_{DD} \le V_{DD \ (MAX)}$ , CTR = CTS = open, output OUT A and OUT B pull-up resistor with $R_{PU}$ = 10k $\Omega$ and $V_{PU}$ = 5.5V. The operating free-air temperature range $T_A$ = -40°C to 125°C, unless otherwise noted. Typical values are at $T_A$ = 25°C and VDD = 16V. $V_{IT}$ refers to $V_{ITN}$ or $V_{ITP}$ . AOUT $C_{Load}$ = 100nF and AOUT $V_{OUT}$ = 2.5V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------|-------------------------------------------------------------------------------------------|------|-----|-----|------| | VDD | | | | | | | | $V_{DD}$ | Supply Voltage | | 3 | | 105 | V | | UVLO (1) | Undervoltage Lockout | V <sub>DD</sub> Falling below V <sub>DD (MIN)</sub> | | | 2.6 | V | | UVLO(HYS) | Undervoltage Lockout<br>Hysteresis | V <sub>DD</sub> Rising above V <sub>DD (MIN)</sub> | | 400 | | mV | | V <sub>POR</sub> | Power on Reset Voltage (2)<br>OUT_A | V <sub>OL(MAX)</sub> = 300mV<br>I <sub>OUT A(Sink)</sub> = 15μA | | | 1.4 | V | | V <sub>POR</sub> | Power on Reset Voltage (2)<br>OUT_B | V <sub>OL(MAX)</sub> = 300mV<br>I <sub>OUT B (Sink)</sub> = 15μA | | | 1.4 | V | | I <sub>DD</sub> | Supply current into VDD pin | V <sub>DD (MIN)</sub> ≤ V <sub>DD</sub> ≤ V <sub>DD (MAX)</sub><br>Analog out = disabled | | 5 | 13 | μΑ | | I <sub>DD</sub> | Supply current into VDD pin | $V_{DD (MIN)} \le V_{DD} \le V_{DD (MAX)}$<br>Analog out = enabled<br>$I_{AOUT} = 0\mu A$ | | 9 | 18 | μА | | SENSE (Inpu | t) | | | | ' | | | I <sub>SENSE</sub> | Input current | V <sub>IT</sub> = 800mV | | | 250 | nA | | I <sub>SENSE</sub> | Input current | V <sub>IT</sub> = 3 V to 105 V | | 1.5 | 8 | μA | | V | Input Threshold Negative | V <sub>ITN</sub> = 3V to 105V | -1.1 | | 1.1 | % | | V <sub>ITN</sub> | (Undervoltage) | V <sub>ITN</sub> = 800mV | -0.8 | | 0.8 | % | | V | Input Threshold Positive | V <sub>ITP</sub> = 3V to 105V | -1.1 | | 1.1 | % | | $V_{ITP}$ | (Overvoltage) | V <sub>ITP</sub> = 800mV | -0.8 | | 0.8 | % | | V <sub>HYS</sub> | Hysteresis Accuracy (3) | V <sub>HYS</sub> Range = 1% | 0.8 | 1 | 1.2 | % | | V <sub>HYS</sub> | Hysteresis Accuracy (3) | V <sub>HYS</sub> Range = 2% | 1.5 | 2 | 2.5 | % | | V <sub>HYS</sub> | Hysteresis Accuracy (3) | V <sub>HYS</sub> Range = 5% | 4.5 | 5 | 6 | % | | V <sub>HYS</sub> | Hysteresis Accuracy (3) | V <sub>HYS</sub> Range = 10% | 9 | 10 | 11 | % | | OUT A and C | OUT B (Output) | | | | • | | | | Onen Prein leekere | V <sub>OUT A</sub> = 5.5V<br>V <sub>ITN</sub> < V <sub>SENSE</sub> < V <sub>ITP</sub> | | | 900 | nA | | I <sub>lkg</sub> (OUT A) | Open-Drain leakage | V <sub>OUT A</sub> = 105V<br>V <sub>ITN</sub> < V <sub>SENSE</sub> < V <sub>ITP</sub> | | | 900 | nA | | V <sub>OL(OUT A)</sub> | Low level output voltage | 3V ≤ VDD ≤ 105V<br>I <sub>OUT A</sub> = 2.7 mA | | | 350 | mV | | I <sub>lkg(OUT B)</sub> | Open-Drain leakage | V <sub>OUT B</sub> = 5.5V<br>V <sub>ITN</sub> < V <sub>SENSE</sub> < V <sub>ITP</sub> | | | 300 | nA | | V <sub>OL(OUT B)</sub> | Low level output voltage | 3V ≤ VDD ≤ 105V<br>I <sub>OUT B</sub> = 5 mA | | | 300 | mV | # 6.5 Electrical Characteristics (続き) At $V_{DD(MIN)} \le V_{DD} \le V_{DD \ (MAX)}$ , CTR = CTS = open, output OUT A and OUT B pull-up resistor with $R_{PU} = 10k\Omega$ and $V_{PU} = 5.5V$ . The operating free-air temperature range $T_A = -40^{\circ}C$ to $125^{\circ}C$ , unless otherwise noted. Typical values are at $T_A = 25^{\circ}C$ and VDD = 16V. $V_{IT}$ refers to $V_{ITN}$ or $V_{ITP}$ . AOUT $C_{I \ operatorname operatorname of the pull-up resistor with <math>R_{PU} = 10k\Omega$ and $V_{PU} = 10k\Omega$ . | | PARAMETER | . AOUT C <sub>Load</sub> = 100nF and A TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------|------|------|----------------------------------|-------| | Capacitor Ti | ming (CTS, CTR) | | | | | | | R <sub>CTR</sub> | Internal resistance (CTR) | | 2880 | 3600 | 4320 | Kohm | | R <sub>CTS</sub> | Internal resistance (CTS) | | 2880 | 3600 | 4320 | Kohm | | Analog Out | | | | | I | | | C <sub>OUT</sub> | Output buffer capacitor for stability | ESR = 5m to 20m Ohm | 0.07 | 0.1 | 0.13 | μF | | I <sub>оит</sub> | Output buffer current, sink & source | | -20 | | +20 | μΑ | | Isc | Short circuit current. | | | 450 | | μA | | Slew Rate | Slew Rate for current | | | 50 | | mA/ms | | V <sub>IL_EN</sub> | | | | , | 500 | mV | | / <sub>IH_EN</sub> | | | 1300 | | | mV | | V <sub>CM</sub> | Vout Range | V <sub>DD</sub> + V <sub>DO</sub> < 5V | 0.35 | | V <sub>DD</sub> -V <sub>DO</sub> | V | | V <sub>CM</sub> | Vout Range | VDD + VDO ≥ 5V | 0.35 | | 5 | V | | $V_{DO}$ | Voltage dropout | I <sub>AOUT</sub> = 0μA | | | 0.41 | V | | $V_{DO}$ | Voltage dropout | I <sub>AOUT</sub> = 20μA | | | 0.41 | V | | | Accuracy 25°C | I <sub>AOUT</sub> = 0μA, T <sub>A</sub> = 25°C<br>Analog Out Scale = 0.75, 8 to<br>58 | -0.2 | | 0.2 | % | | | Accuracy over Temp | I <sub>AOUT</sub> = 0μA, T <sub>A</sub> = -40°C to<br>125°C<br>Analog Out Scale = 8 to 58<br>3V > V <sub>AOUT</sub> > 0.5V | -1 | | 1 | % | | | Accuracy over Temp | I <sub>AOUT</sub> = 0μA, T <sub>A</sub> = -40°C to<br>125°C<br>Analog Out Scale = 8 to 58<br>0.5V > V <sub>AOUT</sub> | -2 | | 2 | % | | | Accuracy over Temp | I <sub>AOUT</sub> = 0μA, T <sub>A</sub> = -40°C to<br>125°C<br>Analog Out Scale = 0.75<br>3V > V <sub>OUT</sub> > 0.5V | -1 | | 1 | % | | | Accuracy over Temp | I <sub>AOUT</sub> = 0μA, T <sub>A</sub> = -40°C to<br>125°C<br>Analog Out Scale = 0.75<br>0.5V > V <sub>AOUT</sub> | -2 | | 2 | % | | | Line Regulation | VDD = 3V to 105V | -0.1 | | 0.1 | % | | | Load Regulation (source) | Iload = 0μA to 20μA | | | 0.01 | %/µA | | | Load Regulation (sink) | $I_{AOUT} = 0\mu A$ to $-20\mu A$ | | | 0.01 | %/µA | | | Turn-on (EN) Time | I <sub>AOUT</sub> = 0μA, Vout = Sense<br>with scaling within 0.7% | | 5.1 | | ms | | | Response time | V <sub>AOUT</sub> < 0.7% accuracy, 90% of input to 0.7% accuracy of output | | 5 | | ms | | I <sub>lkg(BIST_OD)</sub> | Open-Drain leakage | V <sub>BIST</sub> = 5.5V<br>V <sub>ITN</sub> < V <sub>SENSE</sub> < V <sub>ITP</sub> | | | 300 | nA | | V <sub>BIST_OL</sub> | Low level output voltage | 3V ≤ VDD ≤ 105V<br>I <sub>BIST (Sink)</sub> = 5mA | | | 300 | mV | | V <sub>BIST_EN</sub> | BIST_EN pin logic low input | | | , | 500 | mV | # 6.5 Electrical Characteristics (続き) At $V_{DD(MIN)} \le V_{DD} \le V_{DD \ (MAX)}$ , CTR = CTS = open, output OUT A and OUT B pull-up resistor with $R_{PU}$ = 10k $\Omega$ and $V_{PU}$ = 5.5V. The operating free-air temperature range $T_A$ = -40°C to 125°C, unless otherwise noted. Typical values are at $T_A$ = 25°C and VDD = 16V. $V_{IT}$ refers to $V_{ITN}$ or $V_{ITP}$ . AOUT $C_{Load}$ = 100nF and AOUT $V_{OUT}$ = 2.5V. | PARAMETER | | TEST CONDITIONS MIN | | TYP | MAX | UNIT | |----------------------|------------------------------|---------------------|------|-----|-----|------| | V <sub>BIST_EN</sub> | BIST_EN pin logic high input | | 1300 | | | mV | - (1) When $V_{DD}$ voltage falls below UVLO, OUT A and OUT B are asserted until $V_{POR}$ . $V_{DD}$ slew rate $\leq$ 1V / $\mu$ s - (2) V<sub>POR</sub> is the minimum V<sub>DD</sub> voltage for a controlled output state. Below VPOR, the output cannot be determined. V<sub>DD</sub> dv/dt ≤ 1V/µs - (3) Hysteresis is with respect to V<sub>ITP</sub> and V<sub>ITN</sub> voltage threshold. V<sub>ITP</sub> has negative hysteresis and V<sub>ITN</sub> has positive hysteresis. ### 6.6 Switching Characteristics At $V_{DD(MIN)} \le V_{DD} \le V_{DD \ (MAX)}$ , CTR = CTS = open, output OUT A and OUT B pull-up resistor with $R_{PU}$ = 10k $\Omega$ and $V_{PU}$ = 5.5V. The operating free-air temperature range $T_A$ = -40°C to 125°C, unless otherwise noted. Typical values are at $T_A$ = 25°C and VDD = 16V. $V_{IT}$ refers to $V_{ITN}$ or $V_{ITP}$ . AOUT $C_{Load}$ = 100nF and AOUT $V_{OUT}$ = 2.5V. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | | | | |-----------------------------|-----------------------------------------|------------------------------------------------------------------------------------------|---------|-------|------|--|--|--| | Common switching parameters | | | | | | | | | | t <sub>CTR(OUT A)</sub> | Release time delay (CTR) <sup>(1)</sup> | V <sub>IT</sub> = 3V to 100V<br>C <sub>CTR</sub> = Open<br>20% Overdrive from Hysteresis | 500 | ) | μs | | | | | t <sub>CTR(OUT A)</sub> | Release time delay (CTR) <sup>(1)</sup> | V <sub>IT</sub> = 800mV<br>C <sub>CTR</sub> = Open<br>20% Overdrive from Hysteresis | 500 | ) | μs | | | | | t <sub>CTR(OUT B)</sub> | Release time delay (CTR) <sup>(1)</sup> | V <sub>IT</sub> = 3V to 100V<br>C <sub>CTR</sub> = Open<br>20% Overdrive from Hysteresis | 500 | ) | μs | | | | | t <sub>CTR(OUT B)</sub> | Release time delay (CTR) <sup>(1)</sup> | V <sub>IT</sub> = 3V to 100V<br>C <sub>CTR</sub> = Open<br>20% Overdrive from Hysteresis | 500 | ) | μs | | | | | t <sub>CTS</sub> | Sense time delay (2) | V <sub>ITP</sub> = 800mV<br>CTS = Disabled<br>20% Overdrive from V <sub>IT</sub> | | 3 | μs | | | | | t <sub>CTS</sub> | Sense time delay (2) | V <sub>ITN</sub> = 800mV<br>CTS = Disabled<br>20% Overdrive from V <sub>IT</sub> | | 5 | μs | | | | | t <sub>CTS</sub> | Sense time delay (2) | V <sub>ITP</sub> = 3V to 100V<br>CTS = Disabled<br>20% Overdrive from V <sub>IT</sub> | | 3 10 | μs | | | | | t <sub>CTS</sub> | Sense time delay (2) | V <sub>ITN</sub> = 3V to 100V<br>CTS = Disabled<br>20% Overdrive from V <sub>IT</sub> | | 5 10 | μs | | | | | t <sub>CTS</sub> | Sense time delay (CTS) <sup>(2)</sup> | $V_{IT}$ = 3V to 100V<br>$C_{CTS}$ = Open = 20pF<br>20% Overdrive from $V_{IT}$ | 7: | 5 120 | μs | | | | | | | $V_{IT}$ = 800mV<br>$C_{CTS}$ = Open = 20pF<br>20% Overdrive from $V_{IT}$ | 7: | 5 100 | μs | | | | | t <sub>SD</sub> | Startup Delay (3) | C <sub>CTR</sub> = Open | | 1 | ms | | | | | t <sub>BIST</sub> | Test time for BIST | | | 2.5 | ms | | | | #### (1) CTR Release detect time delay: Overvoltage active-LOW output is measure from V $_{\rm ITP-HYS}$ to V $_{\rm OH}$ Undervoltage active-LOW output is measure from V $_{\rm ITN+HYS}$ to V $_{\rm OH}$ (2) CTS Sense detect time delay: Active-low output is measure from $V_{IT}$ to $V_{OL}$ (or $V_{Pullup}$ ) (3) During the power-on sequence, VDD must be at or above V<sub>DD (MIN)</sub> for at least t<sub>SD</sub> before the output is in the correct state based on V<sub>SENSE</sub>. ### 6.7 Timing Requirements At $V_{DD(MIN)} \le V_{DD} \le V_{DD \ (MAX)}$ , CTR = CTS = open, output OUT A and OUT B pull-up resistor with $R_{PU}$ = 10k $\Omega$ and $V_{PU}$ = 5.5V. The operating free-air temperature range $T_A$ = -40°C to 125°C, unless otherwise noted. Typical values are at $T_A$ = 25°C and VDD = 16V. $V_{IT}$ refers to $V_{ITN}$ or $V_{ITP}$ . AOUT $C_{Load}$ = 100nF and AOUT $V_{OUT}$ = 2.5V. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |---------------------|--------------------------|-----------------------------------------------------------|-----|-----|-----|------|--|--| | Common tin | Common timing parameters | | | | | | | | | t <sub>GI_SNS</sub> | Sense Glitch (1) | 10% overdrive, Fixed threshold, CTS = Disabled | 1.2 | | | μs | | | | t <sub>GI_SNS</sub> | Sense Glitch (1) | 10% overdrive, Fixed threshold, CTS = Enabled, CTS = 20pF | | 65 | | μs | | | (1) Overdrive % = [( $V_{SENSE}/V_{IT}$ ) - 1] × 100%, $V_{IT}$ refers to either $V_{ITN}$ or $V_{ITP}$ # **6.8 Timing Diagrams** - A. OUT A and OUT B pins are connected via external pull-up resistors to pullup voltages. - B. Be advised that 🗵 6-1 shows the VDD falling slew rate is slow or the VDD decay time is much larger than the propagation detect delay (t<sub>CTR</sub>) time. 図 6-1. SENSE Undervoltage (UV) Timing Diagram - A. OUT A and OUT B pins are connected via external pull-up resistors to pullup voltages. - B. Be advised that 🗵 6-2 shows the VDD falling slew rate is slow or the VDD decay time is much larger than the propagation detect delay (t<sub>CTR</sub>) time. 図 6-2. SENSE Overvoltage (OV) Timing Diagram # **6.9 Typical Characteristics** Typical characteristics show the typical performance of the TPS37100-Q1 device. Test conditions are $T_A$ = 25°C, $R_{PU}$ = 10k $\Omega$ , $C_{Load}$ = 10pF, AOUT $C_{Load}$ = 100nF and AOUT $V_{OUT}$ = 2.5V, unless otherwise noted. $V_{IT}$ refers to $V_{ITN}$ or $V_{ITN}$ . # 7 Detailed Description #### 7.1 Overview The TPS3710x-Q1 is a family of high voltage and low quiescent current voltage supervisors with overvoltage and undervoltage threshold voltage, delay timings, Built-In Self-Test (TPS37102-Q1 only), and AOUT. The TPS3710x-Q1 over and undervoltage thresholds are device specific and are offered in either adjustable thresholds or fixed thresholds. The adjustable threshold option uses an external resistor ladder to make a voltage divider on SENSE pin which uses the internal 800mV threshold to trigger overvoltage and/or undervoltage faults. The benefit of using an adjustable option with external resistors is the faster reaction speed compared to a fixed internal threshold variant. The TPS3710x-Q1 fixed threshold option utilizes an integrated voltage divider to eliminate the need for external resistors and provides a lower total current consumption. VDD, SENSE, and OUT A pins can support 105V continuous operation. SENSE has -105V reverse polarity protection for fixed threshold options only. VDD, SENSE, OUT A, and OUT B pins are voltage level independent of each other. Fixed and programmable sense and release time delay options are available to avoid false assertion and false deassertions. The AOUT pins provides a scaled output voltage from the SENSE for both fixed and adjustable options. The AOUT pin is intended to be sampled with an ADC for supply voltage measurements. The AOUT and supervisor combination simplifies high voltage rail monitoring for low voltage ADCs. ### 7.2 Functional Block Diagram 図 7-1. Fixed Threshold Functional Block Diagram 図 7-2. Adjustable Threshold Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Input Voltage (VDD) VDD operating voltage ranges from 3V to 105V. An input supply capacitor is not required for this device; however, if the input supply is noisy good analog practice is to place a $0.1\mu F$ capacitor between the VDD and GND. VDD needs to be at or above $V_{DD(MIN)}$ for at least the start-up time delay ( $t_{SD}$ ) for the device to be fully functional. VDD voltage is independent of $V_{SENSE}$ , $V_{OUT\ A}$ , and $V_{OUT\ B}$ , meaning that VDD can be higher or lower than the other pins. #### 7.3.1.1 Undervoltage Lockout (V<sub>POR</sub> < V<sub>DD</sub> < UVLO) When the voltage on $V_{DD}$ is less than the UVLO voltage, but greater than the power-on reset voltage ( $V_{POR}$ ), the OUT A, OUT B, and $\overline{BIST}$ pins are asserted, regardless of the voltage at SENSE pin. ### 7.3.1.2 Power-On Reset ( $V_{DD} < V_{POR}$ ) When the voltage on VDD is lower than the power-on reset voltage (V<sub>POR</sub>), the output signal is undefined and is not to be relied upon for proper device function. #### 7.3.2 **SENSE** The SENSE pin connects to the supply rail that is to be monitored. The sense pin on each device is configured to monitor either overvoltage (OV), undervoltage (UV), or window (OV and UV) conditions. TPS3710x-Q1 device offers built-in hysteresis that provides noise immunity and maintains stable operation. Although not required in most cases, designers can use either $t_{CTS}$ or place a 10nF to 100nF bypass capacitor at the SENSE input to reduce sensitivity to transient voltages on the monitored signal. SENSE can be connected directly to VDD pin. #### 7.3.2.1 Adjustable Voltage Thresholds ☑ 7-3 illustrates an example of how to adjust the voltage threshold with external resistor dividers. The resistors can be calculated depending on the desired voltage threshold and device part number. Adjustable voltage threshold variants bypass the internal resistor ladder. For example, consider a 48V rail, $V_{MON}$ , being monitored for undervoltage (UV) only using of the TPS37100Z91DDYYRQ1 variant, as shown in $\boxtimes$ 7-3. The monitored UV threshold, denoted as $V_{MON-}$ , is the desired voltage where the device asserts the reset. For this example $V_{MON-} = 40V$ . To assert an undervoltage reset the voltage at the sense pin, $V_{SENSE}$ , needs to be equal or lower to the input threshold positive, $V_{ITN}$ . For this example variant $V_{SENSE} = V_{ITN} = 0.8V$ . Using $R_1$ and $R_2$ the correlation between $V_{MON-}$ and $V_{SENSE}$ can be seen in $\not\equiv$ 1. Assuming $R_2 = 2k\Omega$ , and $R_1$ can be calculated as $R_1 = 98k\Omega$ . $$V_{SENSE} = V_{MON-} \times (R_2 \div (R_1 + R_2))$$ (1) The TPS37100Z91DDYYRQ1 comes with variant specific 1% voltage threshold hysteresis. For the reset signal to become deasserted, $V_{MON}$ must go above $V_{ITN}$ + $V_{HYS}$ . For this example variant a 1% voltage threshold hysteresis was selected. Therefore, $V_{MON}$ equals 40.4V when the reset signal becomes deasserted. 図 7-3. Adjustable Voltage Threshold with External Resistor Dividers #### 7.3.2.2 SENSE Hysteresis TPS3710x-Q1 device offers built-in hysteresis around the UV and OV thresholds to avoid erroneous OUT A and OUT B deassertions. The hysteresis is opposite to the threshold voltage; for overvoltage options the hysteresis is subtracted from the positive threshold ( $V_{ITP}$ ), for undervoltage options hysteresis is added to the negative threshold ( $V_{ITN}$ ). $\boxtimes$ 7-4 and $\boxtimes$ 7-5 highlight the OUT A and OUT B behavior based on a window variant. 表 7-1. Common Adjustable Threshold Hysteresis Lookup Table | | TARGET | | | | | |-------------------------|--------------|-------|--------------------------|--|--| | ADJUSTABLE<br>THRESHOLD | | | DEVICE HYSTERESIS OPTION | | | | 800mV | Overvoltage | 792mV | -1% | | | | 800mV | Overvoltage | 784mV | -2% | | | | 800mV | Overvoltage | 760mV | -5% | | | | 800mV | Overvoltage | 720mV | -10% | | | | 800mV | Undervoltage | 808mV | 1% | | | | 800mV | Undervoltage | 816mV | 2% | | | | 800mV | Undervoltage | 840mV | 5% | | | | 800mV | Undervoltage | 880mV | 10% | | | 表 7-1 shows a sample of hysteresis for the 800mV adjustable variant of TPS3710x-Q1. Knowing the amount of hysteresis voltage, the release voltage for the undervoltage (UV) channel is $(V_{ITN} + V_{HYS})$ and for the overvoltage (OV) channel is $(V_{ITP} - V_{HYS})$ . ### Undervoltage (UV) $V_{ITN} = 800 \text{mV}$ Voltage Hysteresis (V<sub>HYS</sub>) = 2% = 16mV Release Voltage = V<sub>ITN</sub> + V<sub>HYS</sub> = 816mV Overvoltage (OV) $V_{ITP} = 800 \text{mV}$ Voltage Hysteresis (V<sub>HYS</sub>) = 2% = 16mV Release Voltage = V<sub>ITP</sub> - V<sub>HYS</sub> = 784mV #### 7.3.2.3 Reverse Polarity Protection SENSE has -105V reverse polarity protection for fixed threshold options only. Adjustable threshold option does not have reverse polarity protection. #### 7.3.3 Output Logic Configurations TPS3710x-Q1 is a single channel device that has a single input SENSE pin with dual outputs, OUT A and OUT B pins. The OUT A and OUT B pins are available only with open-drain active-low topology. #### 7.3.3.1 Open-Drain The open-drain output pins require an external pull-up resistor to hold the voltage high to the required voltage logic. Connect the pull-up resistor to the proper voltage rail to enable the output to be connected to other devices at the correct interface voltage levels. To select the right pull-up resistor, consider system $V_{OH}$ and the Open-Drain Leakage Current ( $I_{lkg}$ ) provided in the electrical characteristics, high resistors values have a higher voltage drop affecting the output voltage high. The open-drain outputs can be connected as a wired-AND logic with other open-drain signals such as another TPS3710x-Q1 open-drain output pin. ### 7.3.3.2 Active-Low (OUT A and OUT B) OUT A and OUT B (active low) remain high voltage ( $V_{OH}$ , deasserted) as long as sense voltage is in normal operation within the threshold boundaries and VDD voltage is above UVLO. For window variants, to assert the OUT A or OUT B the sense pins needs to meet one of the conditions below: - For OUT A, the SENSE voltage need to cross the upper boundary (V<sub>ITP</sub>). - For OUT B, the SENSE voltage needs to cross the lower boundary (V<sub>ITN</sub>). For UV only variants, to assert the OUT A or OUT B the sense pins needs to meet the condition below: For OUT A and OUT B, the SENSE voltage need to cross the lower boundary (V<sub>ITN</sub>). For OV only variants, to assert the OUT A or OUT B the sense pins needs to meet the condition below: For OUT A and OUT B, the SENSE voltage needs to cross the upper boundary (V<sub>ITP</sub>). #### 7.3.3.3 Latching The TPS37102-Q1 comes with the optional output latching feature for overvoltage only, check the $\forall 2/2 \equiv 2/4$ to verify variant specific latch functionality. When using a variant with latch enabled ( $V_{BIST\_EN}$ <0.5V), whenever an overvoltage fault occurs OUT A asserts and goes low and remains low until cleared by a logic high input ( $V_{BIST\_EN} > 1.3V$ ) on the BIST\_EN pin. If the SENSE pin is in a safe region and latch is disabled, the OUT A deasserts after a delay. This delay is dependent on BIST and CTR timing. See $\forall 2/2 \equiv 2/6.7$ for more details. While $V_{BIST\_EN} > 1.3V$ , the device is in latch disabled mode and the OUT A does not latch for OV faults. While $V_{BIST\_EN} < 0.5V$ , latch mode is enabled. 図 7-6. OUT A Latch and Unlatch ### 7.3.4 User-Programmable Release Time Delay TPS3710x-Q1 has adjustable release time delay with external capacitors. - · A capacitor on CTR programs the deassertion release time of the output. - No capacitor on this pin gives the fastest release time indicated by t<sub>CTR</sub> in セクション 6.6. - Certain variants use a fixed internal time delay, check the 表 4-1 to verify variant specific timing. #### 7.3.4.1 Deassertion Time Delay Configuration Capacitor release time delay ( $t_{CTR}$ ) occurs when the OUT A and OUT B transitioning from a fault state ( $V_{OL}$ ) to a non-fault state ( $V_{OH}$ ). The time delay ( $t_{CTR}$ ) can be programmed by connecting a capacitor between CTR pin and GND. For situations with a fault on SENSE after OUT A and OUT B recovers, the TPS3710x-Q1 makes sure that the CTR capacitor is fully discharged before starting the recovery sequence. This makes sure that the programmed CTR time is maintained for consecutive faults. The relationship between external capacitor $C_{CTR\ EXT\ (typ)}$ and the time delay $t_{CTR\ (typ)}$ is given by $\precsim 2$ . $$t_{\text{CTR (typ)}} = R_{\text{CTR (typ)}} \times C_{\text{CTR\_EXT (typ)}} + t_{\text{CTR (CTR = open)}} \times 10^{-6}$$ (2) $R_{CTR (typ)} = is in mega ohms (M\Omega)$ C<sub>CTR</sub> EXT (typ) = is given in microfarads (μF) $t_{CTR (tvp)}$ = is given in seconds (s) The release delay time varies according to three variables: the external capacitor ( $C_{CTR\_EXT}$ ), CTR pin internal resistance ( $R_{CTR}$ ) provided in セクション 6.5, and the constant ( $t_{CTR}$ (CTR = open)) provided in セクション 6.7. The minimum and maximum variance due to the constant is show in 式 3 and 式 4: $$t_{\text{CTR (min)}} = R_{\text{CTR (min)}} \times C_{\text{CTR\_EXT (min)}} + t_{\text{CTR (CTR = open)}} \times 10^{-6}$$ (3) $$t_{CTR (max)} = R_{CTR (max)} \times C_{CTR EXT (max)} + t_{CTR (CTR = open)} \times 10^{-6}$$ (4) There is no limit to the capacitor on CTR pin. Having a too large of a capacitor value can cause very slow charge up (rise times) due to capacitor leakage and system noise can cause the internal circuit to hold OUT A or OUT B active. \* Leakages on the capacitor can affect accuracy of release time delay. ### 7.3.5 User-Programmable Sense Delay TPS3710x-Q1 has adjustable sense release time delay with external capacitors. - A capacitor on CTS programs the sense time delay of the input. - When T<sub>CTS</sub> is enabled, no capacitor on this pin gives the fastest sense delay time indicated by t<sub>CTS</sub> in セクション 6.7. - Certain TPS3710x-Q1 variants comes with an optional fixed internal time delay that disables the CTS pin and offers the fastest detection time (5µs). Check the セクション 4 to verify variant specific functionality. #### 7.3.5.1 Sense Time Delay Configuration SENSE time delay ( $t_{CTS}$ ) is the minimum length of time required to count a fault on the SENSE pin as a valid fault and assert OUT A and OUT B. The time delay ( $t_{CTS}$ ) can be programmed by connecting a capacitor between CTS pin and GND. The relationship between external capacitor $C_{CTS\ EXT\ (typ)}$ and the time delay $t_{CTS\ (typ)}$ is given by $m \precsim 5$ . $$t_{\text{CTS (typ)}} = R_{\text{CTS (typ)}} \times C_{\text{CTS\_EXT (typ)}} + t_{\text{CTS (CTS = Open)}} \times 10^{-6}$$ (5) $R_{CTS (tvp)} = is in mega ohms (M\Omega)$ $C_{CTS\_EXT (typ)}$ = is given in microfarads ( $\mu F$ ) $t_{CTS (typ)} = is given in seconds (s)$ The sense delay varies according to three variables: the external capacitor ( $C_{CTS\_EXT}$ ), CTS pin internal resistance ( $R_{CTS}$ ) provided in セクション 6.5, and the constant ( $t_{CTS}$ (CTS = Open)) provided in セクション 6.5. The minimum and maximum variance due to the constant is show in 式 6 and 式 7: $$t_{\text{CTS (min)}} = R_{\text{CTS (min)}} \times C_{\text{CTS EXT (min)}} + t_{\text{CTS (CTS = Open)}} \times 10^{-6}$$ (6) $$t_{\text{CTS (max)}} = R_{\text{CTS (max)}} \times C_{\text{CTS\_EXT (max)}} + t_{\text{CTS (CTS = Open)}} \times 10^{-6}$$ (7) The recommended maximum sense delay capacitor for the TPS3710x-Q1 is $10\mu F$ as this makes sure there is enough time for the capacitor to fully discharge when a voltage fault occurs. Also, having a too large of a capacitor value can cause very slow charge up (rise times) and system noise can cause the internal circuit to trip unpredictably. This leads to a variation in time delay where the delay accuracy can be worse in the presence of system noise. \* Leakages on the capacitor can affect accuracy of sense time delay. #### 7.3.6 Analog Out The TPS3710x-Q1 family contains one buffer for supply voltage measurements. The integrated buffer outputs a voltage on the AOUT pin that is representative on the SENSE pin input voltage. The AOUT pin paired with an ADC can be used to directly measure the voltage on the SENSE pin. The AOUT simplifies the need for an external discrete network of resistors, capacitors, and FETs to measure a high voltage rail with a low voltage ADC. The AOUT voltage is dependent on the analog out scale factor. The analog out scale factor can be found in 表 4-1. The AOUT pin requires a 0.1µF capacitor for stability. Place the stability capacitor as close as possible to the pin. TI recommends to use a stability capacitor on AOUT even if the feature is not in use. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated The AOUT can also be enabled or disabled using AEN on certain variants. When AEN > 1.3V the AOUT is enabled. When the AEN < 0.5V the AOUT is disabled. The AEN has a $100 k\Omega$ pull-down resistor which sets the default behavior as disabled. AOUT is always enabled for variants without AEN pin. 図 7-7. AOUT following SENSE pin. #### 7.3.7 Built-in Self-Test The BIST feature is only in TPS37102-Q1 option only. TPS37100 does not have BIST. The BIST sequence of internal tests verifies the health of the internal signal chain of the device by checking for faults on the internal comparators on the SENSE pin, bandgap voltage, and the OUT A and OUT B outputs. The TPS37102-Q1 has a Built-In Self-Test (BIST) feature that runs diagnostics internally in the device to monitor the health of the device. During power-up BIST is initiated automatically after crossing $V_{DD(min)}$ . During BIST the $\overline{BIST}$ pin and OUT A and OUT B output asserts low and deasserts if the BIST test completes successfully indicating no internal faults in the device. The length of the BIST and $\overline{BIST}$ assertion is specified by $t_{BIST}$ . If BIST is not successful, the $\overline{BIST}$ pin stays asserted low signifying an internal fault. The OUT A and OUT B output asserts on $\overline{BIST}$ failure. During BIST, the device is not monitoring the SENSE pin for faults and the OUT A and OUT B is not dependent on the SENSE pin voltage. After a successful power-up sequence, BIST can be initiated any time with a rising edge input ( $V_{BIST\_EN} > 1.3V$ ) on the BIST\_EN pin. BIST initiates and the $\overline{BIST}$ pin asserts only if the SENSE pin is not in a overvoltage or undervoltage fault mode. #### 7.3.7.1 Latching The TPS37102-Q1 comes with the optional output reset latching feature for the window (OV & UV) and OV only variants, check the 表 4-1 to verify variant specific latch functionality. When using a variant with latch, latch is enabled when enabled $V_{BIST\_EN}$ <0.5V. The BIST\_EN pin has an internal pull-down resistor to GND which enables latch at startup. When latch is enabled, whenever an OV fault occurs OUT A asserts and goes low and remains low until cleared. To clear latch, $V_{BIST\_EN}$ > 1.3V and SENSE < $V_{ITP}$ , then latch is disabled and OUT A deasserts after a delay. This delay is dependent on BIST and CTR timing. While $V_{BIST\_EN}$ > 1.3V, the device is in latch disabled mode and OUT A does not latch for OV event on the SENSE pin. While the device is in latch disabled mode OUT A asserts for OV faults. 図 7-8. TPS37102 Latch Disable # 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information The following sections describe in detail how to properly use this device. As this device has many applications and setups, there are many situations that this datasheet can not characterize in detail and vary from these applications depending on the requirements of the final application ### 8.2 Typical Application # 8.2.1 Design 1: Off-Battery Monitoring This application is intended for the initial power stage in applications with the 48V batteries. Variation of the battery voltage is common between 40V and 55V. Furthermore, load transients can cause voltage spikes up to 100V. In this design example, we are highlighting the ability for low power, direct off-battery voltage supervision with capabilities to handle 100V transients. ☑ 8-1 illustrates an example of how the TPS37100 Q1 is monitoring the battery voltage while being powered by the same rail. 図 8-1. TPS37100-Q1 Overvoltage Supervisor with Direct Off-Battery Monitoring #### 8.2.1.1 Design Requirements This design requires voltage supervision on a 48V battery voltage rail with possibility of the 48V battery rail rising up as high as 100V. The undervoltage fault occurs when the power supply voltage drops below 40V. | PARAMETER | DESIGN REQUIREMENT | DESIGN RESULT | | | |------------------------------------|-------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Power Rail Voltage Supervision | Monitor 48V power supply for undervoltage condition, trigger a undervoltage fault at 40V. | TPS37100-Q1 provides undervoltage monitoring up to 100V. | | | | Maximum Input Power | Operate with power supply input up to 100V. | The TPS37100-Q1 VDD, SENSE, OUT A pin can support a VDD of up to 105V. | | | | Output logic voltage | Open-Drain Output Topology | OUT A and OUT B are both open-drain outputs. | | | | Maximum system current consumption | 1mA max when power supply is at 48V typical | TPS37100-Q1 allows for $I_Q$ to remain low with support of up to 100V. The Adjustable variant does require external resistors which increases the power consumption. A fixed threshold variant does not require external resistors which decreases the power consumption. | | | | Always on monitor | Maximum voltage monitor accuracy of 1.5%. | The TPS37100-Q1 has 0.8% maximum voltage monitor accuracy. | | | | Feature | ADC monitoring for telemetry | The TPS37100-Q1 has a AOUT pin that can be sampled by an ADC for voltage telemetry. | | | #### 8.2.1.2 Detailed Design Procedure The primary advantage of this application is being able to directly monitor a voltage on an automotive battery with the SENSE input. Voltage rail monitoring is done by connecting the SENSE input to a external resistor ladder then to the battery rail. The TPS37100-Q1 that is being used in this example is an adjustable voltage variant where the monitored threshold voltage has to be set externally. Word of caution, the TVS protection diodes must be chosen such that the transient voltages on the monitored rails do not exceed the absolute max limit listed in セクション 6.1. Adjustable threshold variants do not offer reverse polarity protection on the SENSE pin. To use this configuration, the specific voltage threshold variation of the device must be chosen according to the application. In this configuration, the TPS37100Z91DDYYRQ1 is used and has the parameters and features listed in $\pm$ 4-1. The 40V undervoltage threshold is set by R1 and R2. Assuming $R_2 = 2k\Omega$ , and $R_1$ can be calculated as $R_1 = 98k\Omega$ . The AOUT pin requires a $0.1\mu F$ stability capacitor. When operating at 48V the AOUT = 1.6V which pairs well with a 3 or 3.3V ADC of a MCU. OUT A and OUT B can be connected to different loads. Example, OUT A be connected to the enable of a wide VIN DC/DC converter while OUT B can be connected to a MCU GPIO. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ### 8.2.1.3 Application Curves 図 8-2. TPS37100 waveform # 8.3 Power Supply Recommendations These devices are designed to operate from an input supply with a voltage range between 3V ( $V_{POR}$ ) to 105V (maximum operation). Good analog design practice recommends placing a minimum 0.1 $\mu$ F ceramic capacitor as near as possible to the VDD pin. #### 8.3.1 Power Dissipation and Device Operation The permissible power dissipation for any package is a measure of the capability of the device to pass heat from the power source, the junctions of the IC, to the ultimate heat sink, the ambient environment. Thus, the power dissipation is dependent on the ambient temperature and the thermal resistance across the various interfaces between the die junction and ambient air. The maximum continuous allowable power dissipation for the device in a given package can be calculated using 式 9: $$P_{D-MAX} = ((T_{J-MAX} - T_A) / R_{\theta,JA})$$ $$(9)$$ The actual power being dissipated in the device can be represented by $\pm$ 10: $$P_{D} = V_{DD} \times I_{DD} + P_{OUTA} + P_{OUTB}$$ (10) $P_{OUT\,A}$ and $P_{OUT\,B}$ are calculated by $\precsim$ 11 or $\precsim$ 12 $$P_{OUTA} = V_{OUTA} \times I_{OUTA}$$ (11) $$P_{OUTB} = V_{OUTB} \times I_{OUTB}$$ (12) 式 9 and 式 10 establish the relationship between the maximum power dissipation allowed due to thermal consideration, the voltage drop across the device, and the continuous current capability of the device. These two equations must be used to determine the optimum operating conditions for the device in the application. In applications where lower power dissipation ( $P_D$ ) and/or excellent package thermal resistance ( $R_{\theta JA}$ ) is present, the maximum ambient temperature ( $T_{A-MAX}$ ) can be increased. In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature ( $T_{A-MAX}$ ) have to be de-rated. $T_{A-MAX}$ is dependent on the maximum operating junction temperature ( $T_{J-MAX-OP} = 125^{\circ}C$ ), the maximum allowable power dissipation in the device package in the application ( $P_{D-MAX}$ ), and the junction-to ambient thermal resistance of the part/package in the application ( $R_{\theta JA}$ ), as given by $\overrightarrow{x}$ 13: $$T_{A-MAX} = (T_{J-MAX-OP} - (R_{\theta JA} \times P_{D-MAX}))$$ (13) #### 8.4 Layout #### 8.4.1 Layout Guidelines - Make sure that the connection to the VDD pin is low impedance. Good analog design practice is to place a greater than 0.1µF ceramic capacitor as near as possible to the VDD pin. - To further improve the noise immunity on the SENSE pins, either use the CTS feature with a 100pF capacitor or place a 10nF to 100nF capacitor on the SENSE pin. - If a capacitor is used on CTS or CTR, place these components as close as possible to the respective pins. If the capacitor adjustable pins are left unconnected, make sure to minimize the amount of parasitic capacitance on the pins to less than 20pF as this affects the delay of CTS and CTR. - To further improve the noise immunity on the SENSE pins, either use the CTS feature with a 100pF capacitor or place a 10nF to 100nF capacitor on the SENSE pin. - Place the AOUT stability capacitor as close as possible to the pin. - For the open-drain outputs, place the pull-up resistors on OUT A, OUT B, and BIST as close to the pin as possible. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated - When laying out metal traces, separate high voltage traces from low voltage traces as much as possible. If high and low voltage traces need to run close by, spacing between traces must be greater than 20mils (0.5mm). - Do not have high voltage metal pads or traces closer than 20mils (0.5mm) to the low voltage metal pads or traces. ### 8.4.2 Layout Example The layout example in 図 8-3 shows how the TPS37100-Q1 is laid out on a printed circuit board (PCB) with user-defined delays. Vias used to connect pins for application-specific connections 図 8-3. TPS37100-Q1 Recommended Layout Vias used to connect pins for application-specific connections 図 8-4. TPS37102-Q1 Recommended Layout ### 8.4.3 Creepage Distance Per IEC 60664 Creepage is the shortest distance between two conductive parts or as shown in 🗵 8-5 the distance between high voltage conductive parts and grounded parts, the floating conductive part is ignored and subtracted from the total distance. 図 8-5. Creepage Distance #### 8-5 details - A = Left pins (high voltage) - B = Central pad (conductive not internally connected, can be left floating or connected to GND) - C = Right pins (low voltages) - Creepage distance = a + b # 9 Device and Documentation Support # 9.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.3 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 9.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE REVISION | | NOTES | | | | |----------------|---|-----------------|--|--|--| | September 2024 | * | Initial Release | | | | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|---------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | PPS37100Z91DDYYRQ1 | Active | Preproduction | SOT-23-THIN<br>(DYY) 14 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | PPS37100Z91DDYYRQ1.A | Active | Preproduction | SOT-23-THIN<br>(DYY) 14 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. PLASTIC SMALL OUTLINE ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 per side - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.50 per side. - 5. Reference JEDEC Registration MO-345, Variation AB PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated