TPS2HB50-Q1 JAJSHA8A - FEBRUARY 2018 - REVISED APRIL 2019 # TPS2HB50-Q1 40V、50m $\Omega$ デュアルチャネル・スマート・ハイサイド・ スイッチ # 特長 - 車載アプリケーションに対応 - 下記内容で AEC-Q100 認定済み - デバイス温度グレード 1:動作時周囲温度範囲 T<sub>4</sub> $= -40^{\circ}\text{C} \sim 125^{\circ}\text{C}$ - デバイス HBM ESD 分類レベル 2 - デバイス CDM ESD 分類レベル C4B - 40V の負荷ダンプへの耐性 - 50m $\Omega$ R<sub>ON</sub> (T<sub>J</sub> = 25°C) のデュアルチャネル・ス マート・ハイサイド・スイッチ - 可変電流制限によるシステム・レベルの信頼性の 向上 - 電流制限値は 1.6A~18A の範囲で設定可能 - 堅牢な出力保護機能を内蔵 - 熱保護機能を内蔵 - グランド/バッテリへの短絡に対する保護 - 逆電圧による自動スイッチ・オンを含むバッテリ逆 接続からの保護 - バッテリグランド喪失が発生した場合に自動シャッ トオフ - 誘導性負荷の逆起電圧の発生を防止する出力ク ランプを内蔵 - フォルト処理を設定可能 - アナログ検出出力は、以下を正確に測定するよう 設定可能 - 負荷電流 - デバイス温度 - SNS ピンによるフォルト通知 - 開放負荷とバッテリ短絡の検出 # 2 アプリケーション - インフォテインメント・ディスプレイ - ADAS モジュール - 発熱体 - シート・ヒーター - グロー・プラグ - タンク・ヒーター - トランスミッション制御ユニット - HVAC 温度調節器 - 車体制御モジュール - 白熱光および LED ライティング # 3 概要 TPS2HB50-Q1 は 12V 車載システム用のデュアルチャ ネル・スマート・ハイサイド・スイッチです。堅牢な保護・診 断機能を内蔵しているため、車載システムで短絡などの有 害な事象が発生しても、出力ポートを確実に保護できま す。デバイスの種類に応じて 1.6A~18A に設定できる信 頼性の高い電流制限により障害を防ぎます。電流制限範 囲を小さくすると、大きなピーク電流を必要としない負荷で 保護を強化できる一方で、電流制限範囲を大きくすると、 大きな過渡電流を必要とする負荷でも使用できます。この デバイスは、さまざまな負荷プロファイルを確実に駆動で きます。 TPS2HB50-Q1 は高精度のアナログ電流センスも備えて いるため、優れた負荷診断を実現します。負荷電流とデバ イス温度をシステムの MCU に報告することで、予知保全 と負荷診断が可能になり、システムの寿命が長くなります。 TPS2HB50-Q1 は HTSSOP パッケージで供給されるた め、PCB の占有面積も削減できます。 #### 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | |-------------|-------------|-----------------| | TPS2HB50-Q1 | HTSSOP (16) | 5.00mm × 4.40mm | (1) 提供されているすべてのパッケージについては、巻末の注文情報 を参照してください。 # 概略回路図 # ADVANCE INFORMATION | | 目 <i>》</i> | ( | | | |---|-----------------------------------------------|----|--------------------------------|-----------------| | 1 | 特長1 | | 9.2 Functional Block Diagram | 15 | | 2 | アプリケーション1 | | 9.3 Feature Description | 16 | | 3 | 概要1 | | 9.4 Device Functional Modes | <mark>27</mark> | | 4 | 改訂履歴 | 10 | Application and Implementation | 29 | | 5 | Device Comparison Table | | 10.1 Application Information | 29 | | 6 | Pin Configuration and Functions | | 10.2 Typical Application | 32 | | ٠ | 6.1 Recommended Connections for Unused Pins 5 | 11 | Power Supply Recommendations | 34 | | 7 | Specifications6 | 12 | Layout | 34 | | • | 7.1 Absolute Maximum Ratings | | 12.1 Layout Guidelines | 34 | | | 7.2 ESD Ratings | | 12.2 Layout Example | 35 | | | 7.3 Recommended Operating Conditions | 13 | デバイスおよびドキュメントのサポート | 36 | | | 7.4 Thermal Information | | 13.1 ドキュメントのサポート | 36 | | | 7.5 Electrical Characteristics | | 13.2 ドキュメントの更新通知を受け取る方法 | 36 | | | 7.6 SNS Timing Characteristics | | 13.3 コミュニティ・リソース | 36 | | | 7.7 Switching Characteristics | | 13.4 商標 | 36 | | 8 | Parameter Measurement Information | | 13.5 静電気放電に関する注意事項 | 36 | | 9 | Detailed Description 14 | | 13.6 Glossary | | | - | 9.1 Overview 14 | 14 | メカニカル、パッケージ、および注文情報 | 36 | # 4 改訂履歴 | 2018年2月発行のものから更新 | Page | |-----------------------------------|------| | <ul><li>データシート全体にわたって変更</li></ul> | 1 | # 5 Device Comparison Table # Table 1. TPS2HB50-Q1 Device Options | Device<br>Version | Part Number | Current Limit | Current Limit Range | Overcurrent Behavior | |-------------------|-----------------------|-----------------------|---------------------|----------------------------| | Α | TPS2HB50 <b>A</b> -Q1 | Resistor Programmable | 1.6 A - 8 A | Disable switch immediately | | В | TPS2HB50 <b>B</b> -Q1 | Resistor Programmable | 3.6 A - 18 A | Disable switch immediately | # 6 Pin Configuration and Functions #### PWP Package 16-Pin HTSSOP Top View ## **Pin Functions** | ı | PIN | 1/0 | DESCRIPTION | | |-------------|--------|-----|-----------------------------------------------------------------------------------|--| | NO. | NAME | 1/0 | DESCRIPTION | | | 1 | GND | _ | Device ground | | | 2 | SNS | 0 | Sense output | | | 3 | LATCH | ı | Sets fault handling behavior (latched or auto-retry) | | | 4 | EN1 | ı | Channel 1 control input, active high | | | 5 | ILIM1 | 0 | Connect pull-up resistor to V <sub>BB</sub> to set current-limit threshold on CH1 | | | 6-8 | VOUT1 | 0 | Channel 1 output | | | 9-11 | VOUT2 | 0 | Channel 2 output | | | 12 | ILIM2 | 0 | Connect pull-up resistor to V <sub>BB</sub> to set current-limit threshold on CH2 | | | 13 | EN2 | ı | Channel 2 control input, active high | | | 14 | SEL1 | ı | Diagnostics select 1 | | | 15 | SEL2 | ı | Diagnostics select 2 | | | 16 | DIA_EN | I | Diagnostic enable, active high | | | Exposed pad | VBB | I | Power supply input | | # 6.1 Recommended Connections for Unused Pins The TPS2HB50-Q1 device is designed to provide an enhanced set of diagnostic and protection features. However, if the system design only allows for a limited number of I/O connections, some pins may be considered optional. **Table 2. Connections for Optional Pins** | PIN NAME | CONNECTION IF NOT USED | IMPACT IF NOT USED | | | | | |------------------------------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | SNS | Ground through 1-k $\Omega$ resistor | r Analog sense is not available. | | | | | | LATCH | Float or ground through R <sub>PROT</sub> resistor | With LATCH unused, the device will auto-retry after a fault. If latched behavior is desired, but the system describes limited I/O, it is possible to use one microcontroller output to control the latch function of several high-side channels. | | | | | | ILIM1, ILIM2 | Float | If the ILIMx pin is left floating, the device will be set to the default internal current-limit threshold. | | | | | | SEL1 | Float or ground through R <sub>PROT</sub> resistor | SEL1 selects the $T_J$ sensing feature. With SEL1 unused, only CH1 and CH2 current sensing and open load detection are available. | | | | | | SEL2 Ground through R <sub>PROT</sub> resistor | | With SEL2 = 0 V, CH2 current sensing and CH2 open load detection are not available. | | | | | | DIA_EN | Float or ground through R <sub>PROT</sub> resistor | With DIA_EN unused, the analog sense, open-load, and short-to-battery diagnostics are not available. | | | | | R<sub>PROT</sub> is used to protect the pins from excess current flow during reverse battery conditions, for more information please see the section on *Reverse Battery* protection. # 7 Specifications # 7.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |-----------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|--------------------|------| | Maximum continuous supply voltage, V <sub>BB</sub> | | | 36 | V | | Load dump voltage, V <sub>LD</sub> | ISO16750-2:2010(E) | | 40 | V | | Reverse battery voltage, V <sub>Rev</sub> , t ≤ 3 minutes | • | -18 | | V | | Enable pin voltage, V <sub>EN1</sub> and V <sub>EN2</sub> | | -1 | 7 | V | | LATCH pin voltage, V <sub>LATCH</sub> | | -1 | 7 | V | | Diagnostic Enable pin voltage, V <sub>DIA_EN</sub> | nostic Enable pin voltage, V <sub>DIA_EN</sub> | | 7 | V | | Sense pin voltage, V <sub>SNS</sub> | | -1 | 18 | V | | elect pin voltage, V <sub>SEL1</sub> and V <sub>SEL2</sub> | | -1 | 7 | V | | Reverse ground current, I <sub>GND</sub> | V <sub>BB</sub> < 0 V | | -50 | mA | | Energy dissipation during turnoff, E <sub>TOFF</sub> | Single pulse, one channel, $L_{OUT} = 5$ mH, $T_{J,start} = 125$ °C | | TBD <sup>(2)</sup> | mJ | | Energy dissipation during turnoff, E <sub>TOFF</sub> | Repetitive pulse, one channel, $L_{OUT} = 5 \text{ mH}$ , $T_{J,start} = 125^{\circ}\text{C}$ | | TBD <sup>(2)</sup> | mJ | | Maximum junction temperature, T <sub>J</sub> | | | 150 | °C | | Maximum junction temperature - limited duration, T <sub>J</sub> | t < 100 hours | | 170 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute maximum rated conditions for extended periods may affect device reliability. # 7.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------|-------------------------------|-------|------| | | Electrostatic | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins except VBB and VOUTx | ±2000 | | | V <sub>(ESD)</sub> | discharge | , , , , , | VBB and VOUTx | ±4000 | V | | | | Charged-device model (CDM), per AEC Q100-011 | All pins | ±750 | | <sup>(1)</sup> AEC-Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specifications. ## 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------------------------------|----------------------------------------|-----|-----|------| | V <sub>BB</sub> | Nominal supply voltage (1) | 6 | 18 | V | | V <sub>BB</sub> | Extended supply voltage <sup>(2)</sup> | 3 | 28 | V | | V <sub>EN1</sub> ,<br>V <sub>EN2</sub> | Enable voltage | -1 | 5.5 | V | | V <sub>LATCH</sub> | LATCH voltage | -1 | 5.5 | V | | V <sub>DIA_EN</sub> | Diagnostic Enable voltage | -1 | 5.5 | V | | V <sub>SEL1</sub> ,<br>V <sub>SEL2</sub> | Select voltage | -1 | 5.5 | V | | V <sub>SNS</sub> | Sense voltage | -1 | 7 | V | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | <sup>(1)</sup> All operating voltage conditions are measured with respect to device GND <sup>2)</sup> For further details, see the section regarding switch-off of an inductive load. <sup>(2)</sup> Device will function within extended operating range, however some parametric values might not apply ## 7.4 Thermal Information | | | TPS2HB50-Q1 | | |----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)(2)</sup> | PWP (HTSSOP) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 32.9 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 30.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 9.0 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 9.2 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 2.0 | °C/W | - (1) For more information about traditional and new thermal metrics, see Tl's SPRA953 application report. - (2) The thermal parameters are based on a 4-layer PCB according to the JESD51-5 and JESD51-7 standards. # 7.5 Electrical Characteristics $V_{BB} = 6 \text{ V}$ to 18 V, $T_{J} = -40^{\circ}\text{C}$ to 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | INPUT VOL | TAGE AND CURRENT | | | | | | | V <sub>DSCLAMP</sub> | V <sub>DS</sub> clamp voltage | | 38 | | 46 | V | | V <sub>BBCLAMP</sub> | V <sub>BB</sub> clamp voltage | | 58 | | 76 | V | | V <sub>UVLOF</sub> | V <sub>BB</sub> undervoltage lockout falling | Measured with respect to the GND pin of the device | 2.0 | | 3 | V | | $V_{UVLOR}$ | V <sub>BB</sub> undervoltage lockout rising | Measured with respect to the GND pin of the device | 2.2 | | 3 | V | | I <sub>SB</sub> | Standby current (total | $V_{BB} = 13.5 \text{ V}, T_J = 25^{\circ}\text{C}$<br>$V_{ENx} = V_{DIA\_EN} = 0 \text{ V}, V_{OUT} = 0 \text{ V}$ | | | 0.5 | μΑ | | | device leakage including both MOSFET channels) | $V_{BB} = 13.5 \text{ V}, T_J = 125^{\circ}\text{C},$<br>$V_{ENx} = V_{DIA\_EN} = 0 \text{ V}, V_{OUT} = 0 \text{ V}$ | | | 4 | μΑ | | | Continuous load current, per channel | Two channels enabled, T <sub>AMB</sub> = 70°C | | 3 | | Α | | IL <sub>NOM</sub> | | One channel enabled, T <sub>AMB</sub> = 70°C | | 4.5 | | Α | | | Output leakage current (per channel) | $V_{BB} = 13.5 \text{ V}, T_{J} = 25^{\circ}\text{C}$<br>$V_{ENx} = V_{DIA\_EN} = 0 \text{ V}, V_{OUT} = 0 \text{ V}$ | | 0.01 | 0.5 | μΑ | | OUT(standby) | | V <sub>BB</sub> = 13.5 V, T <sub>J</sub> = 125°C<br>V <sub>ENx</sub> = V <sub>DIA_EN</sub> = 0 V, V <sub>OUT</sub> = 0 V | | | 1.5 | μΑ | | I <sub>DIA</sub> | Current consumption in diagnostic mode | V <sub>BB</sub> = 13.5 V, I <sub>SNS</sub> = 0 mA<br>V <sub>ENx</sub> = 0 V, V <sub>DIA_EN</sub> = 5 V, V <sub>OUT</sub> = 0V | | 3 | 6 | mA | | IQ | Quiescent current | V <sub>BB</sub> = 13.5 V<br>V <sub>ENx</sub> = V <sub>DIA_EN</sub> = 5 V, I <sub>OUTx</sub> = 0 A | | 3 | 6 | mA | | t <sub>STBY</sub> | Standby mode delay time | $V_{ENx} = V_{DIA\_EN} = 0 V $ to standby | 12 | 17 | 22 | ms | | RON CHAR | RACTERISTICS | | | | | | | | On-resistance | $T_J = 25$ °C, 6 V $\leq V_{BB} \leq 28$ V, $I_{OUT1} = I_{OUT2} > 1$ A | | 50 | | mΩ | | R <sub>ON</sub> | (Includes MOSFET and | $T_J = 150$ °C, 6 V $\leq$ V <sub>BB</sub> $\leq$ 28 V, $I_{OUT1} = I_{OUT2} > 1$ A | | | 100 | mΩ | | | package) | $T_J = 25^{\circ}C$ , 3 V $\leq V_{BB} \leq 6$ V, $I_{OUT1} = I_{OUT2} > 1$ A | | | 75 | mΩ | | Б | On-resistance during | $T_J = 25^{\circ}C$ , -18 V $\leq V_{BB} \leq$ -7 V | | 50 | | mΩ | | $R_{ON(REV)}$ | reverse polarity | T <sub>J</sub> = 105°C, -18 V ≤ V <sub>BB</sub> ≤ -7 V | | | 100 | mΩ | | CURRENT | SENSE CHARACTERISTIC | S | | | | | | K <sub>SNS</sub> | Current sense ratio | I <sub>OUTX</sub> = 1 A | | 1500 | | | # **Electrical Characteristics (continued)** | | PARAMETER | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------|--------|-------|-------|----------| | | | | | | 4.000 | | mA | | | | | $I_{OUT} = 6 A$ | -4% | | 4% | % | | | | | I <sub>OUT</sub> = 3 A | | 2.000 | | mA | | | Current sense current and accuracy | | | -4% | | 4% | % | | | | | | .,, | 0.667 | .,0 | mA | | | | \\\\ -\\\\\ - \\\\\ | $I_{OUT} = 1 A$ | -4% | 0.00. | 4% | % | | I <sub>SNSI</sub> | | $V_{EN} = V_{DIA\_EN} = 5 V,$<br>$V_{SEL1} = 0 V, V_{SEL2} = X$ | | .,, | 0.2 | .,0 | mA | | | | | $I_{OUT} = 300 \text{ mA}$ | -10% | 0.2 | 10% | % | | | | | | 1070 | 0.067 | 1070 | mA | | | | | $I_{OUT} = 100 \text{ mA}$ | -25% | 0.00. | 25% | % | | | | | | 2070 | 0.033 | 2070 | mA | | | | | $I_{OUT} = 50 \text{ mA}$ | -35% | 0.000 | 35% | % | | TISENSE | CHARACTERISTICS | | | -33 /6 | | 33 /6 | /0 | | IJ JENJE | . CHARACTERISTICS | | T40°C | 0.00 | 0.12 | 0.29 | mA | | | | | $T_{J} = -40^{\circ}C$ $T_{J} = 25^{\circ}C$ | 0.68 | 0.12 | 1.02 | mA | | I | Temperature sense current | V <sub>DIA_EN</sub> = 5 V, V <sub>SEL1</sub> = 5 V, V <sub>SEL2</sub> = 0 V | | 1.25 | 1.52 | 1.02 | | | I <sub>SNST</sub> | | | $T_{J} = 85^{\circ}C$ | | | | mA<br>m^ | | | | | $T_{J} = 125^{\circ}C$ | 1.61 | 1.96 | 2.31 | mA | | / | On a ffinite at | | $T_J = 150$ °C | 1.80 | 2.25 | 2.70 | mA | | dl <sub>SNST</sub> /dT | Coefficient | | | | 0.011 | | mA/°C | | | RACTERISTICS | V 5.4.14 5 | V V | | | | | | I <sub>SNSFH</sub> | I <sub>SNS</sub> fault high-level | $V_{DIA\_EN} = 5 \text{ V}, V_{SEL1} = 0 \text{ V}, V_{SEL2} = X$ | | 4 | 4.5 | 5.3 | mA | | SNSleak | I <sub>SNS</sub> leakage | $V_{DIA\_EN} = 0 V$ | | | | 1 | μΑ | | CURRENT | LIMIT CHARACTERISTICS | <b>S</b> | | | | | | | | Current Limit Threshold | | R <sub>ILIM</sub> = GND, open, or out of range | | 11.8 | | Α | | | | Device Version A, T <sub>J</sub> = -40°C to 150°C | $R_{ILIM} = 5 \text{ k}\Omega$ | 6.2 | 8 | 9.36 | Α | | | | | $R_{ILIM} = 25 \text{ k}\Omega$ | 1.4 | 1.6 | 2.28 | A | | $I_{CL}$ | | Device Version B, T <sub>J</sub> = -40°C to 150°C | | 1.4 | 1.0 | 2.20 | | | | | | R <sub>ILIM</sub> = GND, open, or out of range | | 27 | | Α | | | | | $R_{ILIM} = 5 \text{ k}\Omega$ | 13.68 | 18 | 21.6 | А | | | | | $R_{ILIM} = 25 \text{ k}\Omega$ | 2.96 | 3.6 | 4.44 | Α | | | | Version A | ILIIVI | 31 | 40 | 57 | A * kΩ | | K <sub>CL</sub> | Current Limit Ratio | Version B | | 68.4 | 90 | 111 | A * kΩ | | FAULT CH | HARACTERISTICS | . 5.0.0 2 | | | | | 132 | | V <sub>OL</sub> | Open-load (OL) detection voltage | V <sub>ENx</sub> = 0 V, V <sub>DIA_EN</sub> = 5 \ | / | 2 | 3 | 4 | V | | t <sub>OL1</sub> | OL and STB indication-<br>time from ENx falling | V <sub>ENx</sub> = 5 V to 0 V, V <sub>DIA_E</sub><br>I <sub>OUT</sub> = 0 mA, V <sub>OUTx</sub> = 4 V | | 300 | 500 | 700 | μs | | t <sub>OL2</sub> | OL and STB indication-<br>time from DIA_EN rising | $V_{ENx} = 0 \text{ V}, V_{DIA\_EN} = 0 \text{ V}$ $I_{OUT} = 0 \text{ mA}, V_{OUTx} = 4 \text{ V}$ | / to 5 V, V <sub>SEL1</sub> = 0 V <sup>(1)</sup> | | | 50 | μs | | t <sub>OL3</sub> | OL and STB indication-<br>time from V <sub>OUT</sub> rising | $V_{ENx} = 0 \text{ V}, V_{DIA\_EN} = 5 \text{ V}$ $I_{OUT} = 0 \text{ mA}, V_{OUTx} = 0 \text{ V}$ | $V_{SEL1} = 0 V^{(1)}$ | | | 50 | μs | | T <sub>ABS</sub> | Thermal shutdown | -001 0 1 ii v 001x = 0 v | · · | 150 | | | °C | | T <sub>REL</sub> | Relative thermal shutdown | | | 100 | 50 | | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | | | | 28 | | °C | SELx must be set to select the relevant channel. Diagnostics are performed on Channel 1 when SELx = 00 and diagnostics are performed on channel 2 when SELx =01 # **Electrical Characteristics (continued)** $V_{BB}$ = 6 V to 18 V, $T_{J}$ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST CONI | DITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|----------------------------------|-------------------------------------------------------------------------------|---------------------------------------------------------------|-----|-----|-----|-----------| | t <sub>FAULT</sub> | Fault shutdown indication-time | V <sub>DIA_EN</sub> = 5 V<br>Time between switch shutdo<br>I <sub>SNSFH</sub> | Time between switch shutdown and I <sub>SNS</sub> settling at | | | 50 | μs | | t <sub>RETRY</sub> | Retry time | Time from fault shutdown un (thermal shutdown or curren | | 1 | 2 | 3 | ms | | EN1 AND | EN2 PIN CHARACTERISTIC | CS <sup>(2)</sup> | | | | | | | $V_{IL,\;ENx}$ | Input voltage low-level | No GND network diode | | | | 0.8 | V | | $V_{IH, ENx}$ | Input voltage high-level | No GND network diode | | 2 | | | V | | V <sub>IHYS, ENx</sub> | Input voltage hysteresis | | | | 350 | | mV | | R <sub>ENx</sub> | Internal pulldown resistor | | | 0.5 | 1 | 2 | ΜΩ | | I <sub>IL, EN</sub> | Input current low-level | V <sub>EN</sub> = 0.8 V | | | 0.8 | | μΑ | | I <sub>IH, EN</sub> | Input current high-level | V <sub>EN</sub> = 5 V | | | 5 | | μΑ | | DIA_EN PI | N CHARACTERISTICS (2) | | | | | | | | V <sub>IL, DIA_EN</sub> | Input voltage low-level | No GND network diode | | | | 8.0 | V | | V <sub>IH, DIA_EN</sub> | Input voltage high-level | No GND network diode | | 2.0 | | | V | | V <sub>IHYS</sub> ,<br>DIA_EN | Input voltage hysteresis | | | 200 | 350 | 530 | mV | | R <sub>DIA_EN</sub> | Internal pulldown resistor | | | 0.5 | 1 | 2 | $M\Omega$ | | I <sub>IL, DIA_EN</sub> | Input current low-level | V <sub>DIA_EN</sub> = 0.8 V | | | 0.8 | | μA | | I <sub>IH, DIA_EN</sub> | Input current high-level | $V_{DIA\_EN} = 5 V$ | | | 5 | | μA | | SEL1 AND | <b>SEL2 PIN Characteristics</b> | | | | | | | | $V_{IL, SELx}$ | Input voltage low-level | No GND network diode | | | | 0.8 | V | | $V_{\text{IH, SELx}}$ | Input voltage high-level | No GND network diode | | 2 | | | V | | $V_{\text{IHYS}, SELx}$ | Input voltage hysteresis | | | | 350 | | mV | | R <sub>SELx</sub> | Internal pulldown resistor | | | 0.5 | 1 | 2 | $M\Omega$ | | I <sub>IL, SELX</sub> | Input current low-level | V <sub>SELX</sub> = 0.8 V | | | 0.8 | | μA | | I <sub>IH, SELX</sub> | Input current high-level | V <sub>SELX</sub> = 5 V | | | 5 | | μA | | LATCH PI | N CHARACTERISTICS <sup>(2)</sup> | | | | | | | | V <sub>IL, LATCH</sub> | Input voltage low-level | No GND network diode | | | | 0.8 | V | | V <sub>IH, LATCH</sub> | Input voltage high-level | No GND network diode | | 2 | | | V | | V <sub>IHYS,</sub><br>LATCH | Input voltage hysteresis | | | 200 | 350 | 530 | mV | | R <sub>LATCH</sub> | Internal pulldown resistor | | | 0.5 | 1 | 2 | ΜΩ | | I <sub>IL, LATCH</sub> | Input current low-level | V <sub>LATCH</sub> = 0.8 V | | | 0.8 | | μΑ | | I <sub>IH, LATCH</sub> | Input current high-level | V <sub>LATCH</sub> = 5 V | | | 5 | | μA | <sup>(2)</sup> $V_{BB} = 3 \text{ V to } 28 \text{ V}$ # 7.6 SNS Timing Characteristics $V_{BB}$ = 6 V to 18 V, $T_{J}$ = -40°C to +150°C (unless otherwise noted) | - BB | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------|--------|-----|-------|------| | | FARAIVIETER | TEST CONDITIONS | IVIIIV | IIF | IVIAA | UNIT | | SNS TIMING - CURRENT SENSE | | | | | | | | t <sub>SNSION1</sub> | Settling time from rising edge of DIA_EN | $V_{ENx}$ = 5 V, $V_{DIA\_EN}$ = 0 V to 5 V $R_{SNS}$ = 1 k $\Omega$ , $R_L$ ≤ 6 $\Omega$ | | | 40 | μs | | t <sub>SNSION2</sub> | Settling time from rising edge of ENx and DIA_EN | $V_{ENx} = V_{DIA\_EN} = 0 \text{ V to 5 V}$<br>$R_{SNS} = 1 \text{ k}\Omega, R_L \le 6 \Omega$ | | | 165 | μs | | t <sub>SNSION3</sub> | Settling time from rising edge of ENx | $V_{ENx}$ = 0 V to 5 V, $V_{DIA\_EN}$ = 5 V $R_{SNS}$ = 1 k $\Omega$ , $R_L$ ≤ 6 $\Omega$ | | | 165 | μs | # **SNS Timing Characteristics (continued)** $V_{BB}$ = 6 V to 18 V, $T_{J}$ = -40°C to +150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------|------| | t <sub>SNSIOFF1</sub> | Settling time from falling edge of DIA_EN | $V_{ENx}$ = 5 V, $V_{DIA\_EN}$ = 5 V to 0 V<br>R <sub>SNS</sub> = 1 k $\Omega$ , R <sub>L</sub> ≤ 6 $\Omega$ | | | 20 | μs | | t <sub>SETTLEH</sub> | Settling time from rising edge of load step | $V_{EN1}$ = 5 V, $V_{DIA\_EN}$ = 5 V<br>$R_{SNS}$ = 1 k $\Omega$ , $I_{OUT}$ = 5 A to 1 A | | | 20 | μs | | t <sub>SETTLEL</sub> | Settling time from falling edge of load step | $V_{ENx} = 5 \text{ V}, V_{DIA\_EN} = 5 \text{ V}$<br>$R_{SNS} = 1 \text{ k}\Omega, I_{OUT} = 5 \text{ A to 1 A}$ | | | 20 | μs | | SNS TIMIN | NG - TEMPERATURE SENSE | | | | • | | | t <sub>SNSTON1</sub> | Settling time from rising edge of DIA_EN | $V_{ENx} = 5 \text{ V}, V_{DIA\_EN} = 0 \text{ V to 5 V}$<br>$R_{SNS} = 1 \text{ k}\Omega$ | | | 40 | μs | | t <sub>SNSTON2</sub> | Settling time from rising edge of DIA_EN | $V_{ENx}$ = 0 V, $V_{DIA\_EN}$ = 0 V to 5 V $R_{SNS}$ = 1 k $\Omega$ | | | 70 | μs | | t <sub>SNSTOFF</sub> | Settling time from falling edge of DIA_EN | $V_{ENx} = X$ , $V_{DIA\_EN} = 5 V to 0 V$<br>$R_{SNS} = 1 k\Omega$ | | | 20 | μs | | SNS TIMIN | NG - MULTIPLEXER | | | | <u>.</u> | | | | Settling time from temperature sense to current sense | $V_{ENX} = X$ , $V_{DIA\_EN} = 5 V$<br>$V_{SEL1} = 5 V to 0 V$ , $V_{SEL2} = X$<br>$R_{SNS} = 1 k\Omega$ , $R_L \le 6 \Omega$ | | | 60 | μs | | t <sub>MUX</sub> | Settling time from current sense on CHx to CHy | $V_{ENx} = X$ , $V_{DIA\_EN} = 5 V$<br>$V_{SEL1} = 0 V$ , $V_{SEL2} = 0 V$ to 5 V<br>$R_{SNS} = 1 k\Omega$ , $I_{OUT1} = 2 A$ , $I_{OUT2} = 4 A$ | | | 20 | μs | | | Settling time from current sense to temperature sense | $V_{ENx} = X$ , $V_{DIA\_EN} = 5 V$<br>$V_{SEL1} = 0 V to 5 V$ , $V_{SEL2} = X$<br>$R_{SNS} = 1 k\Omega$ , $R_L \le 6 \Omega$ | | | 60 | μs | # 7.7 Switching Characteristics $V_{BB}$ = 13.5 V, $T_{J}$ = -40°C to +150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------|----------------------------------------|---------------------------------------------------------------------------------|-----|-----|-----|------| | t <sub>DR</sub> | Turnon delay time | $V_{BB}$ = 13.5 V, $R_L \le 6~\Omega$ , 50% EN rising to 10% $V_{OUT}$ rising | 20 | 60 | 100 | μs | | t <sub>DF</sub> | Turnoff delay time | $V_{BB}$ = 13.5 V, $R_L \le 6~\Omega$ , 50% EN falling to 90% $V_{OUT}$ Falling | 20 | 60 | 100 | μs | | SR <sub>R</sub> | VOUTx rising slew rate | $V_{BB}$ = 13.5 V, 20% to 80% of $V_{OUT},$ $R_L \leq 6~\Omega$ | 0.1 | 0.4 | 0.7 | V/µs | | SR <sub>F</sub> | VOUTx falling slew rate | $V_{BB}$ = 13.5 V, 80% to 20% of $V_{OUT},$ $R_L \leq 6~\Omega$ | 0.1 | 0.4 | 0.7 | V/µs | | t <sub>ON</sub> | Turnon time | $V_{BB}$ = 13.5 V, $R_L \le 6~\Omega$ , 50% EN rising to 80% $V_{OUT}$ rising | 39 | 87 | 145 | μs | | t <sub>OFF</sub> | Turnoff time | $V_{BB}$ = 13.5 V, $R_L \le 6~\Omega$ , 50% EN rising to 80% $V_{OUT}$ rising | 39 | 87 | 147 | μs | | t <sub>ON</sub> - t <sub>OFF</sub> | Turnon and turnoff matching | 200-µs enable pulse | -50 | 0 | 50 | μs | | E <sub>ON</sub> | Switching energy losses during turnon | $V_{BB} = 13.5 \text{ V}, R_{L} \le 6 \Omega$ | | 0.4 | | mJ | | E <sub>OFF</sub> | Switching energy losses during turnoff | $V_{BB} = 13.5 \text{ V}, R_{L} \le 6 \Omega$ | | 0.4 | | mJ | INSTRUMENTS (1) Rise and fall time of $V_{\text{ENx}}$ is 100 ns. 図 1. Switching Characteristics Definitions NOTE1: Rise and fall times of control signals are 100 ns. Control signals include: EN1, EN2, DIA\_EN, SEL1, SEL2. NOTE2: SEL1 and SEL2 must be set to the appropriate values. 図 2. SNS Timing Characteristics Definitions # 8 Parameter Measurement Information 図 3. Parameter Definitions # 9 Detailed Description #### 9.1 Overview The TPS2HB50-Q1 device is a dual-channel smart high-side switch intended for use with 12-V automotive batteries. Many protection and diagnostic features are integrated in the device. Diagnostics features include the analog SNS output that is capable of providing a signal that is proportional to load current or device temperature. The high-accuracy load current sense allows for diagnostics of complex loads. This device includes protection through thermal shutdown, current limiting, transient withstand, and reverse battery operation. For more details on the protection features, refer to the *Feature Description* and *Application Information* sections of the document. The TPS2HB50-Q1 is one device in a family of TI high side switches. For each device, the part number indicates elements of the device behavior. ✓ 4 gives an example of the device nomenclature. 図 4. Naming Convention # 9.2 Functional Block Diagram # 9.3 Feature Description #### 9.3.1 Protection Mechanisms The TPS2HB50-Q1 is designed to operate in the automotive environment. The protection mechanisms allow the device to be robust against many system-level events such as load dump, reverse battery, short-to-ground, and more. There are two protection features which, if triggered, will cause the switch to automatically disable: - Thermal Shutdown - Current Limit When any of these protections are triggered, the device will enter the FAULT state. In the FAULT state, the fault indication will be available on the SNS pin (see the *Diagnostic Mechanisms* section of the data sheet for more details). The switch is no longer held off and the fault indication is reset when all of the below conditions are met: - LATCH pin is low - t<sub>RFTRY</sub> has expired - All faults are cleared (thermal shutdown, current limit) 注 CH1 and CH2 operate independently. If there is a fault on one channel, the other channel is not affected. #### 9.3.1.1 Thermal Shutdown The device includes a temperature sensor on each power FET and also within the controller portion of the device. There are two cases that the device will consider to be a thermal shutdown fault: - $T_{J,FET} > T_{ABS}$ - $(T_{J,FET} T_{J,controller}) > T_{REL}$ After the fault is detected, the relevant switch will turn off. Each channel is turned off based on the measurement of temperature sensor for that channel. Therefore, if the thermal fault is detected on only one channel, the other channel continues operation. If $T_{J,FET}$ passes $T_{ABS}$ , the fault is cleared when the switch temperature decreases by the hysteresis value, $T_{HYS}$ . If instead the $T_{REL}$ threshold is exceeded, the fault is cleared after $T_{RETRY}$ passes. ## 9.3.1.2 Current Limit When $I_{OUT}$ reaches the current limit threshold, $I_{CL}$ , the channel will switch off immediately. The $I_{CL}$ value will vary with slew rate and a fast current increase that occurs during a powered-on short circuit can temporarily go above the specified $I_{CL}$ value. When the switch is in the FAULT state it will output an output current $I_{SNSFH}$ on the SNS pin. During a short circuit event, the device will hit the $I_{CL}$ value that is listed in the Electrical Characteristics table (for the given device version and $R_{ILIM}$ ) and then turn the output off to protect the device. The device will register a short circuit event when the output current exceeds $I_{CL}$ , however the measured maximum current may exceed the $I_{CL}$ value due to the TPS2HB50-Q1 deglitch filter and turn-off time. The device is guaranteed to protect itself during a short circuit event up to 24 V at 125°C. #### 9.3.1.2.1 Current Limit Foldback Version B of the TPS2HB50-Q1 implements a current limit foldback feature that is designed to protect the device in the case of a long-term fault condition. If the device undergoes fault shutdown events (either of thermal shutdown or current limit) seven consecutive times, the current limit will be reduced to half of the original value. The device will revert back to the original current limit threshold if either of the following occurs: - The device goes to standby mode. - The switch turns on and turns off without any fault occurring. Version A does not implement the current limit foldback due to the lower current limit causing less harm during repetitive long-term faults. 17 # **Feature Description (continued)** #### 9.3.1.2.2 Programmable Current Limit The TPS2HB50-Q1 includes an adjustable current limit. Some applications (for example, incandescent bulbs) will require a high current limit. Other applications can benefit from a lower current limit threshold. In general, wherever possible a lower current limit is recommended due to allowing system advantages through: - Reduced size and cost in current carrying components such as PCB traces and module connectors - Less disturbance at the power supply (V<sub>BB</sub> pin) during a short circuit event - · Improved protection of the downstream load To set the current limit threshold, connect a resistor from $I_{LIM}$ to $V_{BB}$ . The current limit threshold is determined by Equation 1 ( $R_{ILIM}$ in $k\Omega$ ): $$I_{CL} = K_{CL} / R_{ILIM}$$ (1) The $R_{ILIM}$ range is between 5 k $\Omega$ and 25 k $\Omega$ . An $R_{ILIM}$ resistor is required, however in the fault case where the pin is floating, grounded, or outside of this range the current limit will default to an internal level that is defined in the *Specifications* section of this document. 注 Capacitance on the $I_{LIM}$ pin can cause $I_{LIM}$ to go out of range during short circuit events. For accurate current limiting, place $R_{ILIM}$ near to the device with short traces to ensure <5 pF capacitance to GND on the $I_{LIM}$ pin. #### 9.3.1.2.3 Undervoltage Lockout (UVLO) The device monitors the supply voltage $V_{BB}$ to prevent unpredicted behaviors in the event that the supply voltage is too low. When the supply voltage falls down to $V_{UVLOF}$ , the output stage is shut down automatically. When the supply rises up to $V_{UVLOR}$ , the device turns back on. During an initial ramp of $V_{BB}$ from 0 V at a ramp rate slower than 1 V/ms, $V_{EN}$ pin will have to be $E_{BB}$ held low until $E_{BB}$ is above UVLO threshold (with respect to board ground) and the supply voltage to the device has reliably reached above the UVLO condition. For best operation, ensure that V has risen above UVLO before setting the $E_{EN}$ pin to high. # 9.3.1.2.4 V<sub>BB</sub> During Short-to-Ground When $V_{OUT}$ is shorted to ground, the module power supply $(V_{BB})$ can have a transient decrease. This is caused by the sudden increase in current flowing through the wiring harness cables. To achieve ideal system behavior, it is recommended that the module maintain $V_{BB} > 3$ V (above the maximum $V_{UVLOF}$ ) during $V_{OUT}$ short-to-ground. This is typically accomplished by placing bulk capacitance on the power supply node. #### 9.3.1.3 Voltage Transients The TPS2HB50-Q1 device describes two types of voltage clamps which protect the FET against system-level voltage transients. The two different clamps are shown in $\boxtimes 5$ . The clamp from $V_{BB}$ to GND is primarily used to protect the controller from positive transients on the supply line (for example, ISO7637-2). The clamp from $V_{BB}$ to $V_{OUT}$ is primarily used to limit the voltage across the FET when switching off an inductive load. If the voltage potential from $V_{BB}$ to GND exceeds the $V_{BB}$ clamp level, the clamp will allow current to flow through the device from $V_{BB}$ to GND (Path 2). If the voltage potential from $V_{BB}$ to $V_{OUT}$ exceeds the clamping voltage, the power FET will allow current to flow from $V_{BB}$ to $V_{OUT}$ (Path 3). Additional capacitance from $V_{BB}$ to GND can increase the reliability of the system during ISO 7637 pulse 2A testing. 図 5. Current Path During Supply Voltage Transient #### 9.3.1.3.1 Load Dump The TPS2HB50-Q1 device is tested according to ISO 16750-2:2010(E) suppressed load dump pulse. The device supports up to 40-V load dump transient and will maintain normal operation during the load dump pulse. If the switch is enabled, it will stay enabled and if the switch is disabled, it will stay disabled. #### 9.3.1.4 Driving Inductive Loads When switching off an inductive load, the inductor may impose a negative voltage on the output of the switch. The TPS2HB50-Q1 includes a voltage clamp to limit voltage across the FET. The maximum acceptable load inductance is a function of the device robustness. For more information on driving inductive loads, refer to TI's *How To Drive Inductive, Capacitive, and Lighting Loads with Smart High Side Switches* application report. #### 9.3.1.5 Reverse Battery In the reverse battery condition, the switch will automatically be enabled regardless of the state of EN1/EN2 to prevent excess power dissipation inside the MOSFET body diode. In many applications (for example, resistive loads), the full load current may be present during reverse battery. In order to activate the automatic switch on feature, the SEL2 pin must have a path to module ground. This may be path 1 as shown in $\boxtimes$ 6, or if the SEL2 pin is unused, the path may be through $R_{PROT}$ to module ground. Protection features like thermal shutdown are not available during a reverse battery event. Care must be taken to ensure that excessive power is not dissipated in the switch during the reverse battery condition. There are two options for blocking reverse current in the system. The first option is to place a blocking device (FET or diode) in series with the battery supply, blocking all current paths. The second option is to place a blocking diode in series with the GND node of the high-side switch. This method will protect the controller portion of the switch (path 2), but it will not prevent current from flowing through the load (path 3). The diode used for the second option may be shared amongst multiple high-side switches. Path 1 shown in 26 is blocked inside of the device. 図 6. Current Path During Reverse Battery # 9.3.1.6 Fault Event – Timing Diagrams 注 All timing diagrams assume that the SELx pins are set to select the relevant channel. The LATCH, DIA\_EN, and ENx pins are controlled by the user. The timing diagrams represent a possible use-case. 🗵 7 shows the immediate current limit switch off and the retry behavior of versions A and B of the device. As shown, the switch will remain latched off until the LATCH pin is low. 図 7. Current Limit - Version A and B - Latched Behavior ■ 8 shows the immediate current limit switch off behavior of versions A and B. In this example, LATCH is tied to GND; hence, the switch will retry after the fault is cleared and t<sub>RETRY</sub> has expired. **ADVANCE INFORMATION** 図 8. Current Limit – Version A and B - LATCH = 0 $\ensuremath{\mathbb{Z}}$ 9 illustrates auto-retry behavior and provides a zoomed-in view of the fault indication during retry. When the switch retries after a shutdown event, the SNS fault indication will remain at the fault state until $V_{OUT}$ has risen to $V_{BB} - 1.8 \ V$ . Once $V_{OUT}$ has risen, the SNS fault indication is reset and current sensing is available. If there is a short-to-ground and $V_{OUT}$ cannot rise, the SNS fault indication will remain indefinitely. 注 $\boxtimes$ 9 assumes that $t_{RETRY}$ has expired by the time that $T_J$ reaches the hysteresis threshold. LATCH = 0 V and DIA\_EN = 5 V ☑ 9. Fault Indication During Retry # 9.3.2 Diagnostic Mechanisms # 9.3.2.1 VOUTx Short-to-Battery and Open-Load The TPS2HB50-Q1 is capable of detecting short-to-battery and open-load events regardless of whether the switch is turned on or off, however the two conditions use different methods. #### 9.3.2.1.1 Detection With Switch Enabled When the switch is enabled, the VOUTx short-to-battery and open-load conditions can be detected by the current sense feature. In both cases, the load current will be measured through the SNS pin as below the expected value. #### 9.3.2.1.2 Detection With Switch Disabled While the switch is disabled, if DIA\_EN is high, an internal comparator will detect the condition of $V_{OUT}$ . If the load is disconnected (open load condition) or there is a short to battery the $V_{OUT}$ voltage will be higher than the open load threshold ( $V_{OL,off}$ ) and a fault is indicated on the SNS pin . An internal pull-up of 1 M $\Omega$ is in series with an internal MOSFET switch, so no external component is required if only a completely open load must be detected. However, if there is significant leakage or other current draw even when the load is disconnected, a lower value pull-up resistor and switch can be added externally to set the $V_{OUT}$ voltage above the $V_{OL,off}$ during open load conditions. (1) This figure assumes that the device ground and the load ground are at the same potential. In a real system, there may be a ground shift voltage of 1 V to 2 V. #### 図 10. Short to Battery and Open Load Detection The detection circuitry is only enabled when DIA\_EN = HIGH and EN = LOW. If $V_{OUT} > V_{OL}$ , the SNS pin will go to the fault level, but if $V_{OUT} < V_{OL}$ there will be no fault indication. The fault indication will only occur if the SEL1 pin is set to diagnose the respective channel. While the switch is disabled and DIA\_EN is high, the fault indication mechanisms will continuously represent the present status. For example, if $V_{OUT}$ decreases from greater than $V_{OL}$ to less than $V_{OL}$ , the fault indication is reset. Additionally, the fault indication is reset upon the falling edge of DIA\_EN or the rising edge of EN. 図 11. Open Load #### 9.3.2.2 SNS Output The SNS output may be used to sense the load current or device temperature. The SELx pins will select the desired sense signal. The sense circuit will provide a current that is proportional to the selected parameter. This current will be sourced into an external resistor to create a voltage that is proportional to the selected parameter. This voltage may be measured by an ADC or comparator. To ensure accurate sensing measurement, the sensing resistor should be connected to the same ground potential as the $\mu C$ ADC. 表 3. Analog Sense Transfer Function | PARAMETER | TRANSFER FUNCTION | |--------------------|---------------------------------------------------------------| | Load current | $I_{SNSI} = I_{OUT} / K_{SNS} (1500)$ | | Device temperature | $I_{SNST} = (T_J - 25^{\circ}C) \times dI_{SNST} / dT + 0.85$ | The SNS output will also be used to indicate system faults. $I_{SNS}$ will go to the predefined level, $I_{SNSFH}$ , when there is a fault. $I_{SNSFH}$ , $dI_{SNST}/dT$ , and $K_{SNS}$ are defined in the *Specifications* section. #### 9.3.2.2.1 R<sub>SNS</sub> Value The following factors should be considered when selecting the R<sub>SNS</sub> value: Current sense ratio (K<sub>SNS</sub>) - Largest and smallest diagnosable load current required for application operation - Full-scale voltage of the ADC - Resolution of the ADC For an example of selecting $R_{SNS}$ value, reference Selecting the $R_{SNS}$ Value in the applications section of this datasheet. #### 9.3.2.2.1.1 High Accuracy Load Current Sense In many automotive modules, it is required that the high-side switch provide diagnostic information about the downstream load. With more complex loads, high accuracy sensing is required. A few examples follow: - **LED lighting**: In many architectures, the body control module (BCM) must be compatible with both incandescent bulbs and also LED modules. The bulb may be relatively simple to diagnose. However, the LED module will consume less current and also can include multiple LED strings in parallel. The same BCM is used in both cases, so the high-side switch can accurately diagnose both load types. - **Solenoid protection**: Often solenoids are precisely controlled by low-side switches. However, in a fault event, the low-side switch cannot disconnect the solenoid from the power supply. A high-side switch can be used to continuously monitor several solenoids. If the system current becomes higher than expected, the high-side switch can disable the module. #### 9.3.2.2.1.2 SNS Output Filter To achieve the most accurate current sense value, it is recommended to filter the SNS output. There are two methods of filtering: - Low-Pass RC filter between the SNS pin and the ADC input. This filter is illustrated in <a> 15</a> with typical values for the resistor and capacitor. The designer should select a C<sub>SNS</sub> capacitor value based on system requirements. A larger value will provide improved filtering but a smaller value will allow for faster transient response. - The ADC and microcontroller can also be used for filtering. It is recommended that the ADC collects several measurements of the SNS output. The median value of this data set should be considered as the most accurate result. By performing this median calculation, the microcontroller can filter out any noise or outlier data. #### 9.3.2.3 Fault Indication and SNS Mux The following faults will be communicated through the SNS output: - Switch shutdown, due to: - Thermal Shutdown - Current limit - Open-Load / V<sub>OUT</sub> shorted-to-battery Open-load / Short-to-battery are not indicated while the switch is enabled, although these conditions can still be detected through the sense current. Hence, if there is a fault indication corresponding to an enabled channel, then it must be either due to an over-current or over-temperature event. The SNS pin will only indicate the fault if the SELx pins are selecting the relevant channel. When the device is set to measure temperature, the pin will be measuring the temperature of whichever channel is at a higher temperature. 表 4. Version A/B SNS Mux | | INPUTS | | | | | |--------|--------|------|-----------------------------|--------------------|--| | DIA_EN | SEL1 | SEL2 | FAULT DETECT <sup>(1)</sup> | SNS | | | 0 | X | X | X | High-Z | | | 1 | 0 | 0 | 0 | CH1 current | | | 1 | 0 | 1 | 0 | CH2 current | | | 1 | 1 | 0 | 0 | Device temperature | | - (1) Fault Detect encompasses multiple conditions: - (a) Switch shutdown and waiting for retry - (b) Open Load / Short To Battery #### 表 4. Version A/B SNS Mux (continued) | | INPUTS | | | | | |--------|--------|------|-----------------------------|--------------------|--| | DIA_EN | SEL1 | SEL2 | FAULT DETECT <sup>(1)</sup> | SNS | | | 1 | 1 | 1 | 0 | N/A | | | 1 | 0 | 0 | 1 | I <sub>SNSFH</sub> | | | 1 | 0 | 1 | 1 | I <sub>SNSFH</sub> | | | 1 | 1 | 0 | 1 | Device temperature | | | 1 | 1 | 1 | 1 | N/A | | #### 9.3.2.4 Resistor Sharing Multiple high-side channels may use the same SNS resistor as shown in the figure below. This reduces the total number of passive components in the system and the number of ADC terminals that are required of the microcontroller. 図 12. Sharing R<sub>SNS</sub> Among Multiple Devices ## 9.3.2.5 High-Frequency, Low Duty-Cycle Current Sensing Some applications will operate with a high-frequency, low duty-cycle PWM or require fast settling of the SNS output. For example, a 250 Hz, 5% duty cycle PWM will have an on-time of only 200 µs that must be accommodated. The micro-controller ADC may sample the SNS signal after the defined settling time t<sub>SNSION3</sub>. **NSTRUMENTS** 図 13. Current Sensing in Low-Duty Cycle Applications #### 9.4 Device Functional Modes During typical operation, the TPS2HB50-Q1 can operate in a number of states that are described below and shown as a state diagram in 2 14. #### 9.4.1 Off Off state occurs when the device is not powered. #### 9.4.2 Standby Standby state is a low-power mode used to reduce power consumption to the lowest level. Diagnostic capabilities are not available in Standby mode. ## 9.4.3 Diagnostic Diagnostic state may be used to perform diagnostics while the switches are disabled. ## 9.4.4 Standby Delay The Standby Delay state is entered when EN1, EN2, and DIA\_EN are low. After t<sub>STBY</sub>, if the ENx and DIA\_EN pins are still low, the device will go to Standby State. #### 9.4.5 Active In Active state, one or more of the switches are enabled. The diagnostic functions may be turned on or off during Active state. #### 9.4.6 Fault The Fault state is entered if a fault shutdown occurs (thermal shutdown or current limit). After all faults are cleared, the LATCH pin is low, and the retry timer has expired, the device will transition out of Fault state. If the relevant ENx pin is high, the switch will re-enable. If the relevant ENx pin is low, the switch will remain off. # **Device Functional Modes (continued)** (1) CH1 and CH2 operate independently. Each channel is enabled/disabled independently. Also, if there is a fault on one channel, the other channel is not affected. 図 14. State Diagram **ADVANCE INFORMATION** # 10 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 10.1 Application Information ☑ 15 shows the schematic of a typical application for the TPS2HB50-Q1. It includes all standard external components. This section of the datasheet discusses the considerations in implementing commonly required application functionality. (1) With the ground protection network, the device ground will be offset relative to the microcontroller ground. 図 15. System Diagram # 表 5. Recommended External Components | COMPONENT | TYPICAL VALUE | PURPOSE | |-------------------|----------------|-----------------------------------------------------------| | R <sub>PROT</sub> | 15 kΩ | Protect microcontroller and device I/O pins | | R <sub>SNS</sub> | 1 kΩ | Translate the sense current into sense voltage | | C <sub>SNS</sub> | 100 pF - 10 nF | Low-pass filter for the ADC input | | $R_{GND}$ | 4.7 kΩ | Stabilize GND potential during turn-off of inductive load | | $D_GND$ | BAS21 Diode | Protects device during reverse battery | # **Application Information (continued)** ## 表 5. Recommended External Components (continued) | COMPONENT | TYPICAL VALUE | PURPOSE | |-------------------|---------------------------------------|--------------------------------------------------------------------------------------| | R <sub>ILIM</sub> | 5 kΩ - 25 kΩ | Set current limit threshold | | C <sub>VBB</sub> | 220 nF to Device GND | Filtering of voltage transients (for example, ESD, ISO7637-2) and improved emissions | | | 100 nF to Module GND | Stabilize the input supply and filter out low frequency noise. | | C <sub>OUT</sub> | 22 nF | Filtering of voltage transients (for example, ESD, ISO7637-2) | | $C_GND$ | 1 μF from Device GND to<br>Module GND | Optional capacitance to help with RF immunity. | #### 10.1.1 Ground Protection Network As discussed in the *Reverse Battery* section, $D_{GND}$ may be used to prevent excessive reverse current from flowing into the device during a reverse battery event. Additionally, $R_{GND}$ is placed in parallel with $D_{GND}$ if the switch is used to drive an inductive load. The ground protection network ( $D_{GND}$ and $R_{GND}$ ) may be shared amongst multiple high-side switches. A minimum value for $R_{GND}$ may be calculated by using the absolute maximum rating for $I_{GND}$ . During the reverse battery condition, $I_{GND} = V_{BB} / R_{GND}$ : $R_{GND} \ge V_{BB} / I_{GND}$ - Set $V_{BB} = -13.5 \text{ V}$ - Set $I_{GND} = -50$ mA (absolute maximum rating) $$R_{GND} \ge -13.5 \text{ V} / -50 \text{ mA} = 270 \Omega$$ (2) In this example, it is found that $R_{GND}$ must be at least 270 $\Omega$ . It is also necessary to consider the power dissipation in $R_{GND}$ during the reverse battery event: $$P_{RGND} = V_{BB}^2 / R_{GND}$$ (3) $P_{RGND} = (13.5 \text{ V})^2 / 270 \Omega = 0.675 \text{ W}$ In practice, R<sub>GND</sub> may not be rated for such a high power. In this case, a larger resistor value should be selected. #### 10.1.2 Interface With Microcontroller The ground protection network will cause the device ground to be at a higher potential than the module ground (and microcontroller ground). This offset will impact the interface between the device and the microcontroller. Logic pin voltage will be offset by the forward voltage of the diode. For input pins (for example, EN1), the designer must consider the $V_{IH}$ specification of the switch and the $V_{OH}$ specification of the microcontroller. For a system that *does not* include $D_{GND}$ , it is required that $V_{OH} > V_{IH}$ . For a system that *does* include $D_{GND}$ , it is required that $V_{OH} > (V_{IH} + V_F)$ . $V_F$ is the forward voltage of $D_{GND}$ . The sense resistor, R<sub>SNS</sub>, should be terminated to the microcontroller ground. In this case, the ADC can accurately measure the SNS signal even if there is an offset between the microcontroller ground and the device ground. #### 10.1.3 I/O Protection $R_{\mathsf{PROT}}$ is used to protect the microcontroller I/O pins during system-level voltage transients such as ISO pulses or reverse battery. The SNS pin voltage can exceed the ADC input pin maximum voltage if the fault or saturation current causes a high enough voltage drop across the sense resistor. If that can occur in the design (for example, by switching to a high value $R_{\mathsf{SNS}}$ to improve ADC input level), then an appropriate external clamp has to be designed to prevent a high voltage at the SNS output and the ADC input. #### 10.1.4 Inverse Current Inverse current occurs when 0 V < $V_{BB}$ < $V_{OUTx}$ . In this case, current may flow from $V_{OUTx}$ to $V_{BB}$ . Inverse current cannot be caused by a purely resistive load. However, a capacitive or inductive load can cause inverse current. For example, if there is a significant amount of load capacitance and the $V_{BB}$ node has a transient droop, $V_{OUTx}$ may be greater than $V_{BB}$ . The TPS2HB50-Q1 will not detect inverse current. When the switch is enabled, inverse current will pass through the switch. When the switch is disabled, inverse current may pass through the MOSFET body diode. The device will continue operating in the normal manner during an inverse current event. #### 10.1.5 Loss of GND The ground connection may be lost either on the device level or on the module level. If the ground connection is lost, both switches will be disabled. If the switch was already disabled when the ground connection was lost, the switch will remain disabled. When the ground is reconnected, normal operation will resume. #### 10.1.6 Automotive Standards The TPS2HB50-Q1 is designed to be protected against all relevant automotive standards to ensure reliable operations when connected to a 12-V automotive battery. #### 10.1.6.1 ISO7637-2 The TPS2HB50-Q1 is tested according to the ISO7637-2:2011 (E) standard. The test pulses are applied both with the switches enabled and disabled. The test setup includes only the DUT and minimal external components: $C_{VBB}$ , $C_{OUT}$ , $D_{GND}$ , and $R_{GND}$ . Status II is defined in ISO 7637-1 Function Performance Status Classification (FPSC) as: "The function does not perform as designed during the test but returns automatically to normal operation after the test". See 表 6 for ISO7637-2:2011 (E) expected results. | | 2 0. 100 100 1 2.20 11 (L) NOSURO | | | | | | |-------------------|-----------------------------------------------------------------|--------|-------------------------------------|------------------|---------------------|--| | TEST<br>PULSE | TEST PULSE SEVERITY LEVEL WITH STATUS II FUNCTIONAL PERFORMANCE | | MINIMUM NUMBER<br>OF PULSES OR TEST | BURST CYCLE / PU | LSE REPETITION TIME | | | PULSE | LEVEL | US | TIME | MIN | MAX | | | 1 | III | –112 V | 500 pulses | 0.5 s | | | | 2a <sup>(1)</sup> | III | +55 V | 500 pulses | 0.20 | 5 s | | | 2b | IV | +10 V | 10 pulses | 0.5 s | 5 s | | | 3a | IV | –220 V | 1 hour | 90 ms | 100 ms | | | 3b | IV | +150 V | 1 hour | 90 ms | 100 ms | | 表 6. ISO7637-2:2011 (E) Results #### 10.1.6.2 AEC - Q100-012 Short Circuit Reliability The TPS2HB50-Q1 is tested according to the AEC-Q100-012 Short Circuit Reliability standard. This test is performed to demonstrate the robustness of the device against $V_{OUT}$ short-to-ground events. Test conditions and test procedures are summarized in $\frac{1}{8}$ 7. For further details, refer to the AEC - Q100-012 standard document. # Test conditions: - LATCH = 0 V - $I_{LIM} = 5 \text{ k}\Omega$ - 10 units from 3 separate lots for a total of 30 units. - $L_{\text{supply}} = 5 \mu H$ , $R_{\text{supply}} = 10 \text{ m}\Omega$ - V<sub>BB</sub> = 14 V #### Test procedure: - Parametric data is collected on each unit pre-stress - Each unit is enabled into a short-circuit with the required short circuit cycles or duration as specified - · Functional testing is performed on each unit post-stress to verify that the part still operates as expected The cold repetitive test is run at 85°C which is the worst case condition for the device to sustain a short circuit. The cold repetitive test refers to the device being given time to cool down between pulses, rather than being run at a cold temperature. The load short circuit is the worst case situation, since the energy stored in the cable inductance can cause additional harm. The fast response of the device ensures current limiting occurs quickly and at a current close to the load short condition. In addition, the hot repetitive test is performed as well. <sup>(1) 1</sup> $\mu F$ capacitance on $C_{VBB}$ is required for passing level 3 ISO7637 pulse 2A. #### 表 7. AEC - Q100-012 Test Results | TEST | LOCATION OF SHORT | DEVICE<br>VERSION | NO. OF CYCLES /<br>DURATION | NO. OF<br>UNITS | NO. OF<br>FAILS | |---------------------------------|----------------------------------------------------------------------------------------------------|-------------------|-----------------------------|-----------------|-----------------| | Cold Repetitive - Long<br>Pulse | Load Short Circuit, $L_{short}$ = 5 $\mu$ H, $R_{short}$ = 100 $m\Omega$ , $T_A$ = 85 $^{\circ}$ C | В | 100 k cycles | 30 | 0 | | Hot Repetitive - Long Pulse | Load Short Circuit, $L_{short}$ = 5 $\mu H$ , $R_{short}$ = 100 $m\Omega$ , $T_A$ = 25 $^{\circ}C$ | В | 100 hours | 30 | 0 | # 10.2 Typical Application This application example demonstrates how the TPS2HB50-Q1 device can be used to power resistive heater loads in automotive seats. In this example, we consider dual heater loads that are powered independently by the two channels of the device. A dual-channel device is the ideal solution as it will yield a smaller solution size relative to two single-channel devices. 図 16. Block Diagram for Powering Dual Heater Loads # 10.2.1 Design Requirements For this design example, use the input parameters shown in 表 8. 表 8. Design Parameters | DESIGN PARAMETER | EXAMPLE VALUE | |---------------------|---------------| | $V_{BB}$ | 13.5 V | | Load Ch1 - Heater 1 | 32 W max | | Load Ch2 - Heater 2 | 32 W max | #### 表 8. Design Parameters (continued) | DESIGN PARAMETER | EXAMPLE VALUE | | | | |---------------------|-----------------------------|--|--|--| | Load Current Sense | 30 mA to 6 A | | | | | I <sub>LIM</sub> | 4 A | | | | | Ambient temperature | 70°C | | | | | $R_{ heta JA}$ | 32.5°C/W (depending on PCB) | | | | | Device Version | Α | | | | # 10.2.2 Detailed Design Procedure #### 10.2.2.1 Thermal Considerations The DC current in each channel under maximum load power condition will be around 2.4 A. Both heater loads can be ON at the same time, so the case where both channels are enabled simultaneously is considered to assume worst case heating. Power dissipation in the switch is calculated in $\pm$ 4. $R_{ON}$ is assumed to be 100 m $\Omega$ because this is the maximum specification at high temperature. In practice, $R_{ON}$ will almost always be lower. $$P_{\text{FET}} = I^2 \times R_{\text{ON}} \tag{4}$$ $$P_{\text{FET}} = (2.4 \text{ A})^2 \times 100 \text{ m}\Omega = 0.58 \text{ W}$$ (5) If both channels are enabled, then the total power dissipation is 1.15 W. The junction temperature of the device can be calculated using $\pm$ 6 and the R<sub> $\theta$ JA</sub> value from the *Specifications* section. $$T_J = T_A + R_{\theta JA} \times P_{FET}$$ (6) $T_J = 70^{\circ}C + 32.5^{\circ}C/W \times 1.15 W = 107.5^{\circ}C$ The maximum junction temperature rating for the TPS2HB50-Q1 device is $T_J = 150$ °C. Based on the above example calculation, the device temperature will stay below the maximum rating. # 10.2.2.2 R<sub>ILIM</sub> Calculation In this application, the TPS2HB50-Q1 must allow for the maximum 2.4 A current with margin but minimize the energy in the switch during a fault condition by minimizing the current limit. For this application, the best $I_{LIM}$ set point is approximately 4 A. $\pm$ 7 allows you to calculate the $R_{ILIM}$ value that is placed from the $I_{LIMX}$ pins to $V_{BB}$ . $R_{ILIM}$ is calculated in $k\Omega$ . $$R_{ILIM} = K_{CL} / I_{CL}$$ (7) Because this device is version A, the $K_{Cl}$ value in the Specifications section is 40 A × $k\Omega$ . $$R_{\text{ILIM}} = 40 \text{ A} \times k\Omega / 4 \text{ A} = 10 \text{ k}\Omega \tag{8}$$ For a $I_{LIM}$ of 4 A, the $R_{ILIM}$ value should be set at approximately 10 k $\Omega$ . # 10.2.2.3 Diagnostics If the resistive heating load is disconnected (heater malfunction), an alert is desired. Open-load detection can be performed in the switch-enabled state with the current sense feature of the TPS2HB50-Q1 device. Under open load condition, the current in the SNS pin will be the fault current and the can be detected from the sense voltage measurement. #### 10.2.2.3.1 Selecting the R<sub>SNS</sub> Value $\frac{1}{2}$ 8 shows the requirements for the load current sense in this application. The $K_{SNS}$ value is specified for the device and can be found in the *Specifications* section. 表 9. R<sub>SNS</sub> Calculation Parameters | PARAMETER | EXAMPLE VALUE | | | | |-----------------------------------------|---------------|--|--|--| | Current Sense Ratio (K <sub>SNS</sub> ) | 1500 | | | | | Largest diagnosable load current | 6 A | | | | | Smallest diagnosable load current | 30 mA | | | | | Full-scale ADC voltage | 5-V | | | | # 表 9. R<sub>SNS</sub> Calculation Parameters (continued) | PARAMETER | EXAMPLE VALUE | | | | | |----------------|---------------|--|--|--|--| | ADC resolution | 10-bit | | | | | The load current measurement requirements of 6 A ensures that even in the event of a overcurrent surpassing the device internal 4 A limit, the MCU can register and react by shutting down the TPS2HB50-Q1, while the low level of 30 mA allows for accurate measurement of low load currents. The $R_{SNS}$ resistor value should be selected such that the largest diagnosable load current puts $V_{SNS}$ at about 95% of the ADC full-scale. With this design, any ADC value above 95% can be considered a fault. Additionally, the $R_{SNS}$ resistor value should ensure that the smallest diagnosable load current does not cause $V_{SNS}$ to fall below 1 LSB of the ADC. With the given example values, a 1.2 kΩ sense resistor satisfies both requirements shown in $\frac{1}{2}$ 表 10. V<sub>SNS</sub> Calculation | LOAD (A) | SENSE RATIO | I <sub>SNS</sub> (mA) | R <sub>SNS</sub> (Ω) | V <sub>SNS</sub> (V) | % of 5-V ADC | | |----------|-------------|-----------------------|----------------------|----------------------|--------------|--| | 0.030 | 1500 | 0.02 | 1200 | 0.024 | 0.5% | | | 6 | 1500 | 4 | 1200 | 4.800 | 96.0% | | # 11 Power Supply Recommendations The TPS2HB50-Q1 device is designed to operate in a 12-V automotive system. The nominal supply voltage range is 6 V to 18 V as measured at the $V_{BB}$ pin with respect to the GND pin of the device. In this range the device meets full parametric specifications as listed in the Electrical Characteristics table. The device is also designed to withstand voltage transients beyond this range. When operating outside of the nominal voltage range but within the operating voltage range, the device will exhibit normal functional behavior. However, parametric specifications may not be specified outside the nominal supply voltage range. 表 11. Operating Voltage Range | V <sub>BB</sub> Voltage Range | Note | |-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 V to 6 V | Transients such as cold crank and start-stop, functional operation are specified but some parametric specifications may not apply. The device is completely short-circuit protected up to 125°C | | 6 V to 18 V | Nominal supply voltage, all parametric specifications apply. The device is completely short-circuit protected up to 125°C | | 18 V to 24 V | Transients such as jump-start and load-dump, functional operation specified but some parametric specifications may not apply. The device is completely short-circuit protected up to 125°C | | 18 V to 40 V | Transients such as jump-start and load-dump, functional operation specified but some parametric specifications may not apply. | # 12 Layout #### 12.1 Layout Guidelines To achieve optimal thermal performance, connect the exposed pad to a large copper pour. On the top PCB layer, the pour may extend beyond the package dimensions as shown in the example below. In addition to this, it is recommended to also have a $V_{BB}$ plane either on one of the internal PCB layers or on the bottom layer. Vias should connect this plane to the top $V_{BB}$ pour. Ensure that all external components are placed close to the pins. Device current limiting performance can be harmed if the $R_{ILIM}$ is far from the pins and extra parasitics are introduced. # 12.2 Layout Example 図 17. PWP Layout Example # 13 デバイスおよびドキュメントのサポート #### 13.1 ドキュメントのサポート #### 13.1.1 関連資料 関連資料については、以下を参照してください。 - テキサス・インスツルメンツ、『How To Drive Inductive, Capacitive, and Lighting Loads With Smart High Side Switches』(英語) - テキサス・インスツルメンツ、『Short Circuit Reliability Test for Smart Power Switch』(英語) - テキサス・インスツルメンツ、『Adjustable Current Limit of Smart Power Switches』(英語) - テキサス・インスツルメンツ、『TPS2HB35-Q1 40-V, 35-mΩ Dual-Channel Smart High-Side Switch』(英語) - テキサス・インスツルメンツ、『Improved Automotive Short Circuit Reliability with Adjustable Current Limiting』(英語) # 13.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 # 13.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. # 13.4 商標 E2E is a trademark of Texas Instruments. # 13.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 ## 13.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ## 14 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-------------------|-----------------------|-------------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (6) | | TPS2HB50AQPWPRQ1 | Active | Production | HTSSOP (PWP) 16 | 3000 LARGE T&R | ROHS Exempt | NIPDAU | Level-3-260C-168HRS | -40 to 125 | 2HB50AQ | | TPS2HB50AQPWPRQ1.A | Active | Production | HTSSOP (PWP) 16 | 3000 LARGE T&R | ROHS Exempt | NIPDAU | Level-3-260C-168HRS | -40 to 125 | 2HB50AQ | | TPS2HB50AQPWPRQ1.B | Active | Production | HTSSOP (PWP) 16 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | TPS2HB50BQPWPRQ1 | Active | Production | HTSSOP (PWP) 16 | 3000 LARGE T&R | ROHS Exempt | NIPDAU | Level-3-260C-168HRS | -40 to 125 | 2HB50BQ | | TPS2HB50BQPWPRQ1.A | Active | Production | HTSSOP (PWP) 16 | 3000 LARGE T&R | ROHS Exempt | NIPDAU | Level-3-260C-168HRS | -40 to 125 | 2HB50BQ | | TPS2HB50BQPWPRQ1.B | Active | Production | HTSSOP (PWP) 16 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jul-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 29-Jul-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|--------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TPS2HB50AQPWPRQ1 | HTSSOP | PWP | 16 | 3000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TPS2HB50BQPWPRQ1 | HTSSOP | PWP | 16 | 3000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 29-Jul-2025 # \*All dimensions are nominal | Device | Package Type Package Drawing | | Package Type Package Drawing | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|------------------------------|-----|------------------------------|------|-------|-------|-------------|------------|-------------| | TPS2HB50AQPWPRQ1 | HTSSOP | PWP | 16 | 3000 | 350.0 | 350.0 | 43.0 | | | | TPS2HB50BQPWPRQ1 | HTSSOP | PWP | 16 | 3000 | 350.0 | 350.0 | 43.0 | | | PLASTIC SMALL OUTLINE Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated