**TPS25985** JAJSMF3A - MAY 2022 - REVISED SEPTEMBER 2022 # TPS25985x 4.5V~16V、0.59mΩ、80A スタッカブル eFuse、高精度で高速な電 流監視機能付き ### 1 特長 - 動作入力電圧範囲:4.5V~16V - 絶対最大定格:20V - 出力側の -1V までの負電圧に対応 - 低オン抵抗の FET を内蔵:0.59mΩ (標準値) - **60A RMS** の定格電流、**80A** のピーク電流 - 複数の eFuse の並列接続をサポートし、大電流を供 給可能 - 起動時と定常状態時のアクティブなデバイス状態 の同期と負荷共有により、無制限の拡張性を実現 - 堅牢な過電流保護機能 - 過電流スレッショルド (I<sub>OCP</sub>) を調整可能:±6% (最 大) の精度で 10A~60A - 調整可能な過渡ブランキング・タイマ (ITIMER) を 使用した定常状態動作時のサーキット・ブレーカの 応答により、最大 2 × IOCP のピーク電流をサポート - 起動時のアクティブ電流制限 (I<sub>LIM</sub>) を調整可能 - 堅牢な短絡保護機能 - 出力短絡イベントに対する高速トリップ応答 (200ns - 可変 (2 × I<sub>OCP</sub>) および固定のスレッショルド - 電源ライン過渡への耐性 不要なトリップなし - 高精度なアナログ負荷電流監視機能 - ±1.4%の精度 - 500kHz 以上の帯域幅 - 高速な過電圧保護 (16.6V 固定のスレッショルド) - 出力スルーレート制御 (dVdt) を調整して突入電流か ら保護 - アクティブ HIGH のイネーブル入力、低電圧誤動作防 止 (UVLO)を設定可能 - 過熱保護機能 (OTP) により FET SOA を保証 - 保証される FET SOA: 12 W√s - FET の健全性監視および報告機能を内蔵 - アナログ・ダイ温度モニタ出力 (TEMP) - 専用のフォルト表示ピン (FLT) - パワー・グッド表示ピン (PG) - 非コミット汎用高速コンパレータ - 小型サイズ: QFN 4.5mm × 5mm、0.6mm ピッチ - 電源ピンと GND ピンの間の間隔:29mil - 100% 鉛フリー # 2 アプリケーション - 入力ホットスワップおよびホットプラグ - サーバーおよび高性能コンピューティング - ネットワーク・インターフェイス・カード - グラフィックスおよびハードウェア・アクセラレータ・カー - データセンター・スイッチおよびルータ - ファン・トレイ # 3 概要 TPS25985x は統合型大電流回路保護およびパワー・マ ネージメント・ソリューションであり、小型パッケージに封止 されています。このデバイスは、非常に少数の外付け部品 で複数の保護モードを提供し、過負荷、短絡、および過剰 な突入電流に対して堅牢な保護を行います。 特定の突入電流要件を持つアプリケーションでは、1 つの 外付けコンデンサにより出力スルーレートを設定できま す。出力電流制限レベルは、システムの必要に応じてユ ーザーが設定できます。ユーザーが調整可能な過電流ブ ランキング・タイマを使用すると、システムは eFuse をトリッ プせずに、負荷電流の過渡ピークに対応できます。 #### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |--------------|----------------------|-----------------| | TPS25985xRQP | QFN (26) | 4.50mm × 5.00mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 ブロック図 ### **Table of Contents** | 1 特長 | 1 | 9.1 Application Information | 39 | |---------------------------------------------------------------|---|------------------------------------------------------|--------------------| | 2 アプリケーション | | 9.2 Typical Application: 12-V, 3.6-kW Power Path | | | 3 概要 | | Protection in Datacenter Servers | 43 | | 4 Revision History | | 9.3 Multiple eFuses, Parallel Connection with | | | 5 概要 (続き) | | PMBus <sup>®</sup> | | | 6 Pin Configuration and Functions | | 9.4 Digital Telemetry Using External Microcontroller | | | 7 Specifications | | 9.5 What to Do and What Not to Do | 57 | | 7.1 Absolute Maximum Ratings | | 10 Power Supply Recommendations | <u>58</u> | | 7.2 ESD Ratings | | 10.1 Transient Protection | 58 | | 7.3 Recommended Operating Conditions | 5 | 10.2 Output Short-Circuit Measurements | 59 | | 7.4 Thermal Information | | 11 Layout | 60 | | 7.5 Electrical Characteristics | | 11.1 Layout Guidelines | | | 7.6 Logic Interface | | 11.2 Layout Example | 61 | | 7.7 Timing Requirements | | 12 Device and Documentation Support | 62 | | 7.8 Switching Characteristics | | 12.1 Documentation Support | | | 7.9 Typical Characteristics | | 12.2 Receiving Notification of Documentation Update | es <mark>62</mark> | | 8 Detailed Description | | 12.3 サポート・リソース | | | 8.1 Overview | | 12.4 Trademarks | | | 8.2 Functional Block Diagram | | 12.5 Electrostatic Discharge Caution | | | 8.3 Feature Description | | 12.6 Glossary | | | · | | 13 Mechanical, Packaging, and Orderable | | | 8.4 Device Functional Modes 9 Application and Implementation | | Information | 62 | | Application and implementation | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | Changes from Revision * (May 2022) to Revision A (September 2022) | Page | |---|-------------------------------------------------------------------|------| | • | ステータスを「事前情報」から「量産データ」に変更 | | # 5 概要 (続き) 複数の TPS25985x デバイスを並列に接続して、大電力システム用に合計電流容量を拡大できます。すべてのデバイス が動作状態をアクティブに同期し、スタートアップ時や定常状態で電流を共有することで、一部のデバイスに過大なストレスがかかることを防ぎます。このようなストレスは、並列チェーンの早期または部分的なシャットダウンを引き起こす可能性 があります。 高速で高精度の検出を行う内蔵のアナログ負荷電流モニタにより、予知保全と高度な動的プラットフォーム電力管理手法 (Intel® PSYS および PROCHOT# など) が容易になり、システム・スループットと電源使用率を最大化できます。 これらのデバイスは、-40℃~+125℃の接合部温度範囲で動作が規定されています。 # **6 Pin Configuration and Functions** 図 6-1. TPS25985x RQP Package 26-pin QFN Top View 表 6-1. Pin Functions | PI | IN | TVDE | DESCRIPTION | |--------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | CMPOUT | 1 | 0 | General purpose comparator open-drain output | | СМРМ | 2 | 1 | General purpose comparator negative input | | СМРР | 3 | I | General purpose comparator positive input | | DVDT | 4 | I/O | Start-up output slew rate control pin. Leave this pin open to allow fastest start-<br>up. Connect capacitor to ground to slow down the slew rate to manage inrush current. | | TEMP | 5 | 0 | Die junction temperature monitor analog voltage output. Can be tied together with TEMP outputs of multiple devices in a parallel configuration to indicate the peak temperature of the chain. | | ITIMER | 6 | I/O | A capacitor from this pin to GND sets the overcurrent blanking interval during which the output current can temporarily exceed the overcurrent threshold (but lower than fast-trip threshold) during steady-state operation before the device overcurrent response takes action. | | IMON | 7 | 0 | I General purpose comparator negative input Start-up output slew rate control pin. Leave this pin open to allow fastest start-up. Connect capacitor to ground to slow down the slew rate to manage inrush current. Die junction temperature monitor analog voltage output. Can be tied together with TEMP outputs of multiple devices in a parallel configuration to indicate the peak temperature of the chain. A capacitor from this pin to GND sets the overcurrent blanking interval during which the output current can temporarily exceed the overcurrent threshold (but lower than fast-trip threshold) during steady-state operation before the device overcurrent response takes action. An external resistor from this pin to GND sets the overcurrent protection threshold and fast-trip threshold during steady-state. This pin also acts as a fast | # 表 6-1. Pin Functions (continued) | F | PIN | TYPE | DESCRIPTION | |---------|----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | ILIM | 8 | 0 | An external resistor from this pin to GND sets the current limit threshold and fast-trip threshold during start-up. This also sets the active current sharing threshold during steady-state. <i>Do not leave floating</i> . | | IREF | 9 | I/O | Reference voltage for overcurrent, short-circuit protection and active current sharing blocks. Can be generated using internal current source and resistor on this pin, or can be driven from external voltage source. <i>Do not leave floating.</i> | | OUT | 10, 11, 12, 13 | Р | Power output. Must be soldered to output power plane uniformly to ensure proper heat dissipation and to maintain optimal current distribution through the device. | | GND | 14 | G | Device ground reference pin. Connect to system ground. | | DNC | 15 | Х | Do not connect anything to this pin. | | DNC | 16 | Х | Do not connect anything to this pin. | | MODE | 17 | I | MODE selection pin. Leave the pin floating for standalone and primary mode of operation. Connect the pin to GND to configure device as a secondary device in a parallel chain. | | EN/UVLO | 18 | I | Active high enable input. Connect resistor divider from input supply to set the undervoltage threshold. <i>Do not leave floating</i> . | | PG | 19 | I/O | Open-drain active high Power Good indication | | FLT | 20 | 0 | Open-drain active low fault indication | | SWEN | 21 | I/O | Open-drain signal to indicate and control power switch ON/OFF status. This pin facilitates active synchronization between multiple devices in a parallel chain. | | VDD | 22 | Р | Controller power input pin. Can be used to power the internal control circuitry with a filtered and stable supply which is not affected by system transients. Connect this pin to VIN through a series resistor and add a decoupling capacitor to GND. | | IN | 23, 24, 25, 26 | Р | Power input. Must be soldered to input power plane uniformly to ensure proper heat dissipation and to maintain optimal current distribution through the device. | # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | Parameter | Pin | MIN MAX | UNIT | |------------------------|-----------------------------------|-----------|----------------------------|------| | V <sub>INMAX</sub> | Maximum Input Voltage Range | IN | -0.3 20 | V | | $V_{DDMAX}$ | Maximum Supply Voltage Range | VDD | -0.3 20 | V | | V <sub>OUTMAX</sub> | Maximum Output Voltage Range | ОИТ | -1 Min(20 V,<br>VIN + 0.3) | | | V <sub>IREFMAX</sub> | Maximum IREF Pin Voltage Range | IREF | 5.5 | V | | V <sub>DVDTMAX</sub> | Maximum DVDT Pin Voltage Range | DVDT | 5.5 | V | | V <sub>MODEMAX</sub> | Maximum MODE Pin Voltage Range | MODE | Internally Limited | V | | V <sub>SWENMAX</sub> | Maximum SWEN Pin Voltage Range | SWEN | 5.5 | V | | I <sub>SWENMAX</sub> | Maximum SWEN Pin Sink Current | SWEN | 10 | mA | | V <sub>ENMAX</sub> | Maximum Enable Pin Voltage Range | EN/UVLO | 20 | V | | V <sub>FLTBMAX</sub> | Maximum FLT Pin Voltage Range | FLT | 5.5 | V | | I <sub>FLTBMAX</sub> | Maximum FLT Pin Sink Current | FLT | 10 | mA | | V <sub>PGMAX</sub> | Maximum PG Pin Voltage Range | PG | 5.5 | V | | I <sub>PGMAX</sub> | Maximum PG Pin Sink Current | PG | 10 | mA | | V <sub>CMPPMAX</sub> | Maximum CMPP Pin Voltage Range | СМРР | 5.5 | V | | V <sub>CMPMMAX</sub> | Maximum CMPM Pin Voltage Range | СМРМ | 5.5 | V | | V <sub>CMPOUTMAX</sub> | Maximum CMPOUT Pin Voltage Range | CMPOUT | 5.5 | V | | I <sub>CMPOUTMAX</sub> | Maximum CMPOUT Pin Sink Current | CMPOUT | 10 | mA | | V <sub>TEMPMAX</sub> | Maximum TEMP Pin Voltage Range | TEMP | 5.5 | V | | V <sub>ILIMMAX</sub> | Maximum ILIM pin voltage | ILIM | Internally Limited | V | | V <sub>IMONMAX</sub> | Maximum IMON pin voltage | IMON | Internally Limited | V | | V <sub>ITIMERMAX</sub> | Maximum ITIMER pin voltage | ITIMER | Internally Limited | V | | I <sub>MAX</sub> | Maximum Continuous Switch Current | IN to OUT | Internally Limited | Α | | T <sub>JMAX</sub> | Junction temperature | | Internally Limited | °C | | T <sub>LEAD</sub> | Maximum Soldering Temperature | | 300 | °C | | T <sub>STG</sub> | Storage temperature | | -65 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|--------------------------|---------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Lieutiostatic discriarge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002 <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | Parameter | Pin | MIN | MAX | UNIT | |-----------------|---------------------|-----|-----|-----|------| | V <sub>IN</sub> | Input Voltage Range | IN | 4.5 | 16 | V | Copyright © 2022 Texas Instruments Incorporated <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. over operating free-air temperature range (unless otherwise noted) | | Parameter | Pin | MIN | MAX | UNIT | |-----------------------|---------------------------------------------|------------|-----|------------------------------------------------------|------| | $V_{DD}$ | Supply Voltage Range | VDD | 4.5 | 16 | V | | V <sub>OUT</sub> | Output Voltage Range | OUT | | V <sub>IN</sub> | V | | V <sub>EN/UVLO</sub> | Enable Pin Voltage Range | EN/UVLO | | in(V <sub>DD</sub> +<br>V, V <sub>IN</sub> +<br>1 V) | V | | $V_{DVDT}$ | DVDT Pin Cap Voltage Rating | DVDT | 4 | | V | | $V_{PG}$ | PG Pin Pull-up Voltage Range | PG | | 5 | V | | $V_{FLTB}$ | FLT Pin Pull-up Voltage Range | FLT | | 5 | V | | V <sub>SWEN</sub> | SWEN Pin Pull-up Voltage Range | SWEN | 2.5 | 5 | V | | V <sub>ITIMER</sub> | ITIMER Pin Cap Voltage Rating | ITIMER | 4 | | V | | V <sub>IREF</sub> | IREF Pin Voltage Range | IREF | 0.3 | 1.2 | V | | V <sub>ILIM</sub> | ILIM Pin Voltage Range | ILIM | | 0.4 | V | | V <sub>IMON</sub> | IMON Pin Voltage Range | IMON | | 1.2 | V | | V <sub>CMPx</sub> | CMPP, CMPM Common Mode Voltage Range | CMPP, CMPM | 0.3 | 1.5 | V | | V <sub>CMPOUT</sub> | CMPOUT Pin Pull-up Voltage Range | CMPOUT | | 5 | V | | I <sub>MAX</sub> | RMS Switch Current, T <sub>J</sub> ≤ 125°C | IN to OUT | | 60 | Α | | I <sub>MAX, PLS</sub> | Peak Output Current, T <sub>J</sub> ≤ 125°C | IN to OUT | | 80 | Α | | TJ | Junction temperature | | -40 | 125 | °C | # 7.4 Thermal Information | | | TPS25985X | | |-----------------------|----------------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> (2) | RQP (QFN) | UNIT | | | | 26 PINS | | | R <sub>0JA(eff)</sub> | Junction-to-ambient thermal resistance (effective) | 19.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.2 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 4.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 7.5 Electrical Characteristics (Test conditions unless otherwise noted) $-40^{\circ}\text{C} \le \text{T}_\text{J} \le 125^{\circ}\text{C}$ , $\text{V}_\text{IN} = 12 \text{ V}$ , VDD = 12 V, OUT = Open, $\text{V}_{\text{EN/UVLO}} = 2 \text{ V}$ , $\text{SWEN} = 10 \text{ k}\Omega$ pull-up to 5 V, $\text{R}_\text{ILIM} = 550 \ \Omega$ , $\text{R}_\text{IMON} = 1100 \ \Omega$ , $\text{V}_\text{IREF} = 1 \text{ V}$ , DVDT = Open, ITIMER = Open, $\overline{\text{FLT}} = 10 \text{ k}\Omega$ pull-up to 5 V, $\text{PG} = 10 \text{ k}\Omega$ pull-up to 5 V, TEMP = Open, MODE = Open, CMPM = Open, CMPP = Open, CMPOUT = Open. All voltages referenced to GND. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------------------|------------------------------------------------|------|------|------|------| | INPUT SUP | PLY (VDD) | | • | | | | | $V_{DD}$ | VDD input operating voltage range | | 4.5 | | 16 | V | | I <sub>QON(VDD)</sub> | VDD ON state quiescent current | $V_{VDD} > V_{UVP(R)}, V_{EN} \ge V_{UVLO(R)}$ | | 0.45 | 0.55 | mA | | I <sub>QOFF(VDD)</sub> | VDD OFF state current | V <sub>EN</sub> < V <sub>UVLO(F)</sub> | | 82 | 240 | μA | | V <sub>UVP(R)</sub> | VDD undervoltage protection threshold | VDD Rising | 4.03 | 4.21 | 4.38 | V | | $V_{UVP(F)}$ | VDD undervoltage protection threshold | VDD Falling | 3.8 | 4.05 | 4.24 | V | | INPUT SUP | PLY (IN) | | • | | | | | V <sub>IN</sub> | VIN input operating voltage range | | 4.5 | | 16 | V | | V <sub>UVPIN(R)</sub> | V <sub>IN</sub> undervoltage protection threshold | V <sub>IN</sub> Rising | 4 | 4.23 | 4.5 | V | | V <sub>UVPIN(F)</sub> | V <sub>IN</sub> undervoltage protection threshold | V <sub>IN</sub> Falling | 3.9 | 4.08 | 4.4 | V | | I <sub>QON(IN)</sub> | IN ON state quiescent current | $V_{EN} \ge V_{UVLO(R)}$ | | 2.83 | 4.7 | mA | Submit Document Feedback <sup>(2)</sup> Based on simulations conducted with the device mounted on a custom 8-layer PCB (4s4p) # 7.5 Electrical Characteristics (continued) (Test conditions unless otherwise noted) $-40^{\circ}\text{C} \le \text{T}_\text{J} \le 125^{\circ}\text{C}$ , $\text{V}_\text{IN} = 12 \text{ V}$ , VDD = 12 V, OUT = Open, $\text{V}_\text{EN/UVLO} = 2 \text{ V}$ , $\text{SWEN} = 10 \text{ k}\Omega$ pull-up to 5 V, $\text{R}_\text{ILIM} = 550 \ \Omega$ , $\text{R}_\text{IMON} = 1100 \ \Omega$ , $\text{V}_\text{IREF} = 1 \text{ V}$ , DVDT = Open, ITIMER = Open, $\text{FLT} = 10 \text{ k}\Omega$ pull-up to 5 V, $\text{PG} = 10 \text{ k}\Omega$ pull-up to 5 V, TEMP = Open, MODE = Open, CMPM = Open, CMPP = Open, CMPOUT = Open. All voltages referenced to GND. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|--------|-------|-------|------| | I <sub>QOFF(IN)</sub> | IN OFF state current | V <sub>EN</sub> < V <sub>UVLO(F)</sub> | | 2.9 | 400 | μA | | . , | NDERVOLTAGE LOCKOUT (EN/UVLO) | - ( ) | | | | | | V <sub>UVLO(R)</sub> | EN/UVLO pin voltage rising threshold for turning on | EN/UVLO Rising | 1.12 | 1.2 | 1.28 | V | | V | EN/UVLO pin voltage falling threshold for turning off and engaging output discharge (primary device) | EN/UVLO Falling, MODE = Open | 1.02 | 1.09 | 1.18 | V | | V <sub>UVLO(F)</sub> | EN/UVLO pin voltage threshold for<br>turning off and engaging QOD<br>(secondary device) | EN/UVLO Falling, MODE = GND | 0.92 | 0.99 | 1.08 | V | | V <sub>SD(F)</sub> | EN/UVLO pin voltage threshold for entering full shutdown | EN/UVLO Falling | 0.5 | 0.8 | | V | | I <sub>ENLKG</sub> | EN/UVLO pin leakage current | V <sub>EN</sub> < Min(V <sub>IN</sub> + 1 V, V <sub>DD</sub> + 1 V) | -0.1 | | 0.1 | μA | | OVERVOLTA | AGE PROTECTION (IN) | | | | | | | V <sub>OVP(R)</sub> | Input overvoltage protection threshold (rising) | V <sub>IN</sub> rising | 15.7 | 16.6 | 17.9 | V | | V <sub>OVP(F)</sub> | Input overvoltage protection threshold (falling) | V <sub>IN</sub> falling | 15.4 | 16.44 | 17.8 | ٧ | | ON-RESISTA | ANCE (IN - OUT) | | | | | | | D | ON resistance | I <sub>OUT</sub> = 8 A, T <sub>J</sub> = 25°C | | 0.582 | 0.737 | mΩ | | R <sub>ON</sub> | ON resistance | I <sub>OUT</sub> = 8 A, T <sub>J</sub> = -40 to 125°C | | | 1 | mΩ | | OVERCURR | ENT PROTECTION REFERENCE (IREF) | | | | · | | | I <sub>IREF</sub> | IREF pin internal sourcing current | | 24.3 | 24.98 | 25.7 | μΑ | | CURRENT L | IMIT (ILIM) | | | | | | | G <sub>ILIM(LIN)</sub> | ILIM current monitor gain (ILIM:IOUT) | | 17.62 | 18.18 | 18.74 | μA/A | | CL <sub>REF(SAT)</sub> % | Ratio of start-up current limit threshold (ILIM) to steady-state overcurrent protection threshold reference (IREF) | V <sub>OUT</sub> > V <sub>FB</sub> , PG not asserted | 17 | 22 | 29 | % | | | | $R_{ILIM}$ = 138 $\Omega$ , $V_{IREF}$ = 1.2 V, $V_{OUT} > V_{FB}$ | 28.4 | 39.51 | 52.8 | Α | | I <sub>LIM</sub> | Start-up current limit regulation threshold | $R_{ILIM}$ = 160 $\Omega$ , $V_{IREF}$ = 12 V, $V_{OUT}$ > $V_{FB}$ | 26.5 | 34.66 | 45 | Α | | | tillesiloid | $R_{ILIM}$ = 400 $\Omega$ , $V_{IREF}$ = 1.2 V, $V_{OUT} > V_{FB}$ | 8 | 13.65 | 18.2 | Α | | | | $R_{ILIM}$ = 800 $\Omega$ , $V_{IREF}$ = 1.2 V, $V_{OUT} > V_{FB}$ | 5.7 | 9.73 | 13 | Α | | $V_{FB}$ | Foldback voltage | | 1.5 | 1.99 | 2.5 | V | | OUTPUT CU | RRENT MONITOR AND OVERCURRENT | PROTECTION (IMON) | | | | | | G <sub>IMON</sub> | IMON current monitor gain (IMON:IOUT) | Device in steady state (PG asserted) | 17.808 | 18.19 | 18.57 | μA/A | | | | R <sub>IMON</sub> = 1100 Ω, V <sub>IREF</sub> = 1.2 V | 58.04 | 60.11 | 61.96 | Α | | I <sub>OCP</sub> | Steady-state overcurrent protection | R <sub>IMON</sub> = 1100 Ω, V <sub>IREF</sub> = 1V | 48.3 | 50.1 | 51.7 | Α | | ·UCP | (Circuit-Breaker) threshold | R <sub>IMON</sub> = 1100 Ω, V <sub>IREF</sub> = 0.5 V | 24.1 | 25.09 | 25.9 | Α | | | | R <sub>IMON</sub> = 1100 Ω, V <sub>IREF</sub> = 0.24 V | 11.35 | 12.05 | 12.65 | Α | | TRANSIENT | OVERCURRENT BLANKING TIMER (ITII | MER) | | | | | | I <sub>ITIMER</sub> | ITIMER pin internal discharge current | I <sub>OUT</sub> > I <sub>OCP</sub> , ITIMER ↓ | 1.29 | 2.07 | 2.98 | μA | | R <sub>ITIMER</sub> | ITIMER pin internal pull-up resistance | | 10 | 13.87 | 19 | kΩ | | V <sub>INT</sub> | ITIMER pin internal pull-up voltage | I <sub>OUT</sub> < I <sub>OCP</sub> | 3 | 3.65 | 4.1 | V | | $V_{ITIMERTHR}$ | ITIMER comparator falling threshold | I <sub>OUT</sub> > I <sub>OCP</sub> , ITIMER ↓ | | 2.16 | | V | ### 7.5 Electrical Characteristics (continued) (Test conditions unless otherwise noted) $-40^{\circ}\text{C} \le \text{T}_\text{J} \le 125^{\circ}\text{C}$ , $\text{V}_\text{IN} = 12 \text{ V}$ , VDD = 12 V, OUT = Open, $\text{V}_\text{EN/UVLO} = 2 \text{ V}$ , $\text{SWEN} = 10 \text{ k}\Omega$ pull-up to 5 V, $\text{R}_\text{ILIM} = 550 \ \Omega$ , $\text{R}_\text{IMON} = 1100 \ \Omega$ , $\text{V}_\text{IREF} = 1 \text{ V}$ , DVDT = Open, ITIMER = Open, $\overline{\text{FLT}} = 10 \text{ k}\Omega$ pull-up to 5 V, $\text{PG} = 10 \text{ k}\Omega$ pull-up to 5 V, TEMP = Open, MODE = Open, CMPM = Open, CMPP = Open, CMPOUT = Open. All voltages referenced to GND. | referenced to | GND. | | • | | | J | |----------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-------|-------|-------|-------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | $\Delta V_{\text{ITIMER}}$ | ITIMER discharge voltage threshold | I <sub>OUT</sub> > I <sub>OCP</sub> , ITIMER ↓ | 1.24 | 1.50 | 1.76 | V | | SHORT-CIRC | UIT PROTECTION | | | | 1 | | | 1 | Fixed fact trip threshold in steady state | PG asserted High, Standalone/Primary mode, MODE = Open | 99 | 148 | 210 | Α | | I <sub>FFT</sub> | Fixed fast-trip threshold in steady-state | PG asserted High, Secondary mode,<br>MODE = GND | 130 | 222 | 290 | Α | | SFT <sub>REF(LIN)%</sub> | Scalable fast-trip threshold (IMON) to overcurrent protection threshold | Standalone/Primary mode, MODE = Open | 186 | 200 | 214 | % | | TTET (EIIV)70 | reference (IREF) ratio during steady-<br>state | Secondary mode, MODE = GND | 210 | 225 | 240 | % | | SFT <sub>REF(SAT)%</sub> | Scalable fast trip threshold to start-up current limit threshold ratio (ILIM) | Standalone/Primary mode, MODE = Open | 34 | 50 | 66 | % | | | (Inrush) | Secondary mode, MODE = GND | 34 | 50 | 66 | % | | R <sub>ON(ACS)</sub> | Maximum R <sub>ON</sub> during steady-state active current sharing | V <sub>ILIM</sub> > CL <sub>REF(ACS)%</sub> × V <sub>IREF</sub> | | 0.778 | 1.31 | mΩ | | G <sub>IMON(ACS)</sub> | IMON:IOUT ratio during active current sharing | PG asserted High, V <sub>ILIM</sub> > CL <sub>REF(ACS)</sub> % × V <sub>IREF</sub> | 18.02 | 18.39 | 18.87 | μΑ/Α | | CL <sub>REF(ACS)</sub> % | Ratio of active current sharing trigger threshold to steady state overcurrent protection threshold | PG asserted High | 34.67 | 36.67 | 38.67 | % | | INRUSH CUR | RENT PROTECTION (DVDT) | | | | | | | I <sub>DVDT</sub> | DVDT pin charging current | Primary/Standalone mode, MODE = Open | 1.4 | 2.03 | 2.9 | μA | | G <sub>DVDT</sub> | DVDT gain | | 18 | 20.5 | 22 | V/V | | R <sub>DVDT</sub> | dVdt pin to GND discharge resistance | | 350 | 529.6 | 670 | Ω | | R <sub>ON(GHI)</sub> | R <sub>ON</sub> when PG is asserted | | | 0.749 | 1.31 | mΩ | | COMPARATO | OR INPUTS (CMPP, CMPM) | | | | | | | V <sub>CM(CMP)</sub> | CMPx common mode voltage range | | 0.3 | | 1.5 | | | I <sub>CMPx</sub> | CMPx pin leakage current | 0.3 V < V <sub>CMPx</sub> < 1.5 V | -0.1 | | 0.1 | μΑ | | QUICK OUTP | PUT DISCHARGE (QOD) | | | | | | | I <sub>QOD</sub> | Quick output discharge internal pull-<br>down current | V <sub>SD(F)</sub> < V <sub>EN</sub> < V <sub>UVLO(F)</sub> , -40 < T <sub>J</sub> < 125°C | 11.6 | 20.65 | 26.5 | mA | | TEMPERATU | RE SENSOR OUTPUT (TEMP) | | | | | | | G <sub>TMP</sub> | TEMP sensor gain | | 2.58 | 2.65 | 2.72 | mV/°C | | $V_{TMP}$ | TEMP pin output voltage | T <sub>J</sub> = 25°C | 672 | 678.5 | 685 | mV | | I <sub>TMPSRC</sub> | TEMP pin sourcing current | | 75 | 93.4 | 170 | μΑ | | I <sub>TMPSNK</sub> | TEMP pin sinking current | | 8 | 10.1 | 14 | μΑ | | OVERTEMPE | RATURE PROTECTION (OTP) | | | | | | | TSD | Thermal shutdown threshold | T <sub>J</sub> Rising | | 150 | | °C | | TSD <sub>HYS</sub> | Thermal shutdown hysteresis | T <sub>J</sub> Falling | | 12.5 | | °C | | FET HEALTH | MONITOR | | | | l | | | V <sub>DSFLT</sub> | FET D-S fault threshold | SWEN = L | 0.38 | 0.49 | 0.59 | V | | SINGLE POIN | NT FAILURE (ILIM, IMON, IREF, ITIMER) | | | | | | | I <sub>OC_BKP(LIN)</sub> | Back-up overcurrent protection threshold (steady -state) | | 70 | 94.2 | 140 | Α | | | 1 | · | | | | | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 7.5 Electrical Characteristics (continued) (Test conditions unless otherwise noted) $-40^{\circ}\text{C} \le \text{T}_\text{J} \le 125^{\circ}\text{C}, \text{ V}_\text{IN} = 12 \text{ V}, \text{ VDD} = 12 \text{ V}, \text{ OUT} = \text{Open}, \text{ V}_\text{EN/UVLO} = 2 \text{ V}, \text{ SWEN} = 10 \text{ k}\Omega \text{ pull-up to 5 V}, \text{ R}_\text{ILIM} = 550 \text{ }\Omega, \text{ R}_\text{IMON} = 1100 \text{ }\Omega, \text{ V}_\text{IREF} = 1 \text{ V}, \text{ DVDT} = \text{Open}, \text{ ITIMER} = \text{Open}, \text{ FLT} = 10 \text{ k}\Omega \text{ pull-up to 5 V}, \text{ PG} = 10 \text{ k}\Omega \text{ pull-up to 5 V}, \text{ TEMP} = \text{Open}, \text{ MODE} = \text{Open}, \text{ CMPM} = \text{Open}, \text{ CMPP} = \text{Open}, \text{ CMPOUT} = \text{Open}. \text{ All voltages}$ referenced to GND. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------------------------------|-----------------|-----|-------|-----|------| | I <sub>OC_BKP(SAT)</sub> | Back-up overcurrent protection threshold (start-up) | | 50 | 102.2 | 160 | А | # 7.6 Logic Interface over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------|------------------------|-----|------|----------|------| | SWEN | | | | | | | | R <sub>SWEN</sub> | SWEN pin pull-down resistance | SWEN de-asserted Low | 4.4 | 8.1 | 13 | Ω | | I <sub>SWENLKG</sub> | SWEN pin leakage current | SWEN asserted High | -2 | | 2 | μA | | V <sub>IH_SWEN(min)</sub> | SWEN input logic high | | | | 1.44 | V | | V <sub>IL_SWEN(max)</sub> | SWEN input logic low | | 0.4 | | | V | | FAULT INDIC | ATION (FLTB) | · | | | | | | R <sub>FLTB</sub> | FLT pin pull-down resistance | FLT asserted Low | 4.4 | 8.09 | 13 | Ω | | I <sub>FLTBLKG</sub> | FLT pin leakage current | FLT de-asserted High | -2 | | 2 | μA | | POWER GOO | DD INDICATION (PG) | | | | , | | | R <sub>PG</sub> | PG pin pull-down resistance | PG de-asserted Low | 4.3 | 7.14 | 13 | Ω | | I <sub>PGKG</sub> | PG pin leakage current | PG asserted High | -2 | | 2 | μA | | COMPARATO | R OUTPUT (CMPOUT) | | | | <u> </u> | | | R <sub>CMPOUT</sub> | CMPOUT pin pull-down resistance | CMPOUT de-asserted Low | 5 | 8.1 | 40 | Ω | | I <sub>CMPOUT</sub> | CMPOUT pin leakage current | CMPOUT asserted High | -2 | | 2 | μA | # 7.7 Timing Requirements | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|-----|------| | t <sub>OVP</sub> | Overvoltage protection response time | $V_{IN} > V_{OVP(R)}$ to SWEN $\downarrow$ | 1.57 | | μs | | t <sub>INSDLY</sub> | Insertion delay | V <sub>DD</sub> > V <sub>UVP(R)</sub> to SWEN ↑ | 13.7 | | ms | | t <sub>FFT</sub> | Fixed Fast-Trip response time | I <sub>OUT</sub> > 1.5 × I <sub>FFT</sub> to I <sub>OUT</sub> ↓ | 192 | | ns | | t <sub>SFT</sub> | Scalable Fast-Trip response time | $I_{OUT} > 3 \times I_{OCP}$ to $I_{OUT} \downarrow$ | 364 | | ns | | t <sub>CMP</sub> | General purpose comparator response time | V <sub>CMPP</sub> > 1.3 × V <sub>CMPM</sub> to CMPOUT ↑ | 366 | | ns | | t | Overcurrent blanking interval | I <sub>OUT</sub> = 1.5 × I <sub>OCP</sub> , C <sub>ITIMER</sub> = Open | 0 | | ms | | t <sub>ITIMER</sub> | Overcurrent blanking interval | $I_{OUT} = 1.5 \times I_{OCP}, C_{ITIMER} = 4.7 \text{ nF}$ | 3.79 | | ms | | t <sub>RST</sub> | Auto-Retry Interval | Auto-retry variant, Primary mode (MODE = Open) | 107.5 | | ms | | t <sub>EN(DG)</sub> | EN/UVLO de-glitch time | | 6 | | μs | | t <sub>SU_TMR</sub> | Start-up timeout interval | SWEN↑ to FLT↓ | 215 | | ms | | t <sub>Discharge</sub> | QOD discharge time (90% to 10% of V <sub>OUT</sub> ) | $V_{SD(F)} < V_{EN/UVLO} < V_{UVLO(F)}, V_{IN} = 12 \text{ V, } C_{OUT} = 1 \text{ mF}$ | 588 | | ms | | t <sub>QOD</sub> | QOD enable timer | $V_{SD(F)} < V_{EN/UVLO} < V_{UVLO(F)}$ | 4.66 | | ms | | t <sub>PGA</sub> | PG assertion delay | | 20 | | us | ### 7.8 Switching Characteristics The output rising slew rate is internally controlled and constant across the entire operating voltage range to ensure the turn on timing is not affected by the load conditions. The rising slew rate can be adjusted by adding capacitance from the dVdt pin to ground. As $C_{dVdt}$ is increased it will slow the rising slew rate (SR). See Slew Rate and Inrush Current Control (dVdt) section for more details. The Turn-Off Delay and Fall Time, however, are dependent on the RC time constant of the load capacitance ( $C_{OUT}$ ) and Load Resistance ( $R_L$ ). The Switching Characteristics are only valid for the power-up sequence where the supply is available in steady state condition and the load voltage is completely discharged before the device is enabled. Typical values are taken at $T_J = 25^{\circ}C$ unless specifically noted otherwise. $V_{IN} = 12 \text{ V}$ , $R_{OUT} = 500 \Omega$ , $C_{OUT} = 1 \text{ mF}$ | | PARAMETER | C <sub>dVdt</sub> = 3.3 nF | C <sub>dVdt</sub> = 33 nF | UNITS | |--------------------|-------------------------|-------------------------------|--------------------------------------------------|-------| | SR <sub>ON</sub> | Output rising slew rate | 9.79 | 1.20 | V/ms | | t <sub>D,ON</sub> | Turn on delay | 0.34 | 1.54 | ms | | t <sub>R</sub> | Rise time | 1.00 | 8.13 | ms | | t <sub>ON</sub> | Turn on time | 1.38 | 10.35 | ms | | t <sub>D,OFF</sub> | Turn off delay | 1081 | 1060 | μs | | t <sub>F</sub> | Fall time | Depends on R <sub>OUT</sub> a | Depends on R <sub>OUT</sub> and C <sub>OUT</sub> | | Product Folder Links: TPS25985 # 7.9 Typical Characteristics Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 8 Detailed Description ### 8.1 Overview The TPS25985x is an eFuse with integrated power switch that is used to manage load voltage and load current. The device starts its operation by monitoring the VDD and IN bus. When $V_{DD}$ and $V_{IN}$ exceed the respective Undervoltage Protection (UVP) thresholds, the device waits for the insertion delay timer duration to allow the supply to stabilize before starting up. Next the device samples the EN/UVLO pin and SWEN pins. A high level on both these pins enables the internal MOSFET to start conducting and allow current to flow from IN to OUT. When either EN/UVLO or SWEN is held low, the internal MOSFET is turned off. After a successful start-up sequence, the TPS25985x device now actively monitors its load current and input voltage, and controls the internal FET to ensure that the programmed overcurrent threshold is not exceeded and input overvoltage spikes are cut off. This action keeps the system safe from harmful levels of voltage and current. At the same time, a user-adjustable overcurrent blanking timer allows the system to pass transient peaks in the load current profile without tripping the eFuse. Similarly, voltage transients on the supply line are intelligently masked to prevent nuisance trips. This feature ensures a robust protection solution against real faults which is also immune to transients, thereby ensuring maximum system uptime. The device has integrated high accuracy and high bandwidth analog load current monitor, which allows the system to precisely monitor the load current in steady state as well as during transients. This feature facilitates the implementation of advanced dynamic platform power management techniques such as Intel PSYS or PROCHOT# to maximize system power usage and throughput without sacrificing safety and reliability. For systems needing higher load current support, multiple TPS25985x eFuses can be connected in parallel. All devices share current during start-up as well as steady-state to avoid over-stressing some of the devices more than others which can result in premature or partial shutdown of the parallel chain. The devices synchronize their operating states to ensure graceful startup, shutdown and response to faults. This makes the whole chain function as a single very high current eFuse rather than a bunch of independent eFuses operating asynchronously. The device has integrated protection circuits to ensure device safety and reliability under recommended operating conditions. The internal FET SOA is protected at all times using the thermal shutdown mechanism, which turns off the FET whenever the junction temperature (T<sub>J</sub>) becomes too high for the FET to operate safely. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 8.2 Functional Block Diagram # 8.3 Feature Description The TPS25985x eFuse is a compact, feature rich power management device that provides detection, protection and indication in the event of system faults. #### 8.3.1 Undervoltage Protection The TPS25985x implements undervoltage lockout on VDD and VIN in case the applied voltage becomes too low for the system or device to properly operate. The undervoltage lockout has a default internal threshold of $V_{UVP}$ on VDD and $V_{UVPIN}$ on VIN. Alternatively, the UVLO comparator on the EN/UVLO pin allows the undervoltage protection threshold to be externally adjusted to a user defined value. $\boxtimes$ 8-1 and $\rightrightarrows$ 1 show how a resistor divider can be used to set the UVLO set point for a given voltage supply. 図 8-1. Adjustable Undervoltage Protection $$V_{IN(UV)} = V_{UVLO(R)} \frac{R_1 + R_2}{R_2} \tag{1}$$ The EN/UVLO pin implements a bi-level threshold. - 1. $V_{EN} > V_{UVLO(R)}$ : Device is fully ON. - 2. $V_{SD(F)} < V_{EN} < V_{UVLO(F)}$ : The FET along with most of the controller circuitry is turned OFF, except for some critical bias and digital circuitry. Holding the EN/UVLO pin in this state for > t<sub>QOD</sub> activates the Output Discharge function. - 3. $V_{EN} < V_{SD(F)}$ : All active circuitry inside the part is turned OFF and it retains no digital state memory. It also resets any latched faults. In this condition, the device quiescent current consumption is minimal. #### 8.3.2 Insertion Delay The TPS25985x implements insertion delay at start-up to ensure the supply has stabilized before the device tries to turn on the power to the load. The device initially waits for the VDD supply to rise above the UVP threshold and all the internal bias voltages to settle. After that, the device remains off for an additional delay of t<sub>INSDLY</sub> irrespective of the EN/UVLO pin condition. This action helps to prevent any unexpected behavior in the system if the device tries to turn on before the card has made firm contact with the backplane or if there is any supply ringing or noise during start-up. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback Input supply stepped up from 0 V to 12 V. Device waits for $t_{\text{INSDLY}}$ for input supply to stabilize before it turns on the output. ### 図 8-2. Insertion Delay # 8.3.3 Overvoltage Protection The TPS25985x implements overvoltage lockout to protect the load from input overvoltage conditions. The OVP comparator on the IN pin uses a fixed internal overvoltage protection threshold. If the input voltage on IN exceeds the OVP rising threshold $(V_{OVP(R)})$ , the power FET is turned OFF within $t_{OVP}$ . After the voltage on IN falls below the OVP falling threshold $(V_{OVP(F)})$ , the FET is turned ON in a dVdt controlled manner. 図 8-3. Input Overvoltage Protection Response # 8.3.4 Inrush Current, Overcurrent, and Short-Circuit Protection TPS25985x incorporates four levels of protection against overcurrent: - 1. Adjustable slew rate (dVdt) for inrush current control - 2. Active current limit with an adjustable threshold (I<sub>LIM</sub>) for overcurrent protection during start-up www.tij.co.jp - 3. Circuit-breaker with an adjustable threshold (I<sub>OCP</sub>) and blanking timer (t<sub>ITIMER</sub>) for overcurrent protection during steady-state - 4. Fast-trip response to severe overcurrent faults with an adjustable threshold (I<sub>SFT</sub> = 2 × I<sub>OCP</sub>) to quickly protect against severe short-circuits under all conditions, as well as a fixed threshold (I<sub>FFT</sub>) during steady state ### 8.3.4.1 Slew rate (dVdt) and Inrush Current Control During hot plug events or while trying to charge a large output capacitance, there can be a large inrush current. If the inrush current is not managed properly, the inrush current can damage the input connectors and cause the system power supply to droop. This action can lead to unexpected restarts elsewhere in the system. The inrush current during turn-on is directly proportional to the load capacitance and rising slew rate. 式 2 can be used to find the slew rate (SR) required to limit the inrush current (I<sub>INRUSH</sub>) for a given load capacitance (C<sub>LOAD</sub>): $$SR(V/ms) = \frac{I_{INRUSH}(A)}{C_{LOAD}(mF)}$$ (2) A capacitor can be added to the DVDT pin to control the rising slew rate and lower the inrush current during turnon. The required CdVdt capacitance to produce a given slew rate can be calculated using 式 3. $$C_{DVDT}(pF) = \frac{42000}{SR(V/ms)} \tag{3}$$ The fastest output slew rate is achieved by leaving the dVdt pin open. - 1. High input slew rates in combination with high input power path inductance can result in oscillations during start-up. This can be mitigated using one or more of the following steps: - a. Reduce the input inductance. - b. Increase the capacitance on VIN pin. - c. Increase the dVdt pin capacitance to reduce the slew rate or increase the start-up time. TI recommends using a minimum start-up time of 5 ms. #### 8.3.4.1.1 Start-Up Time Out If the start-up is not completed, that is, the FET is not fully turned on within a certain timeout interval (t<sub>SU TMR</sub>) after SWEN is asserted, the device registers it as a fault. FLT is asserted low and the device goes into latch-off or auto-retry mode depending on the device configuration. #### 8.3.4.2 Steady-State Overcurrent Protection (Circuit-Breaker) The TPS25985x responds to output overcurrent conditions during steady-state by performing a circuit-breaker action after a user-adjustable transient fault blanking interval. This action allows the device to support a higher peak current for a short user-defined interval but also ensures robust protection in case of persistent output faults. The device constantly senses the output load current and provides an analog current output (I<sub>IMON</sub>) on the IMON pin which is proportional to the load current, which in turn produces a proportional voltage (V<sub>IMON</sub>) across the IMON pin resistor ( $R_{IMON}$ ) as per $\pm 4$ . $$V_{IMON} = I_{OUT} \times G_{IMON} \times R_{IMON} \tag{4}$$ Where G<sub>IMON</sub> is the current monitor gain (I<sub>IMON</sub>: I<sub>OUT</sub>) The overcurrent condition is detected by comparing this voltage against the voltage on the IREF pin as a reference. The reference voltage (V<sub>IREF</sub>) can be controlled in two ways, which sets the overcurrent protection threshold (I<sub>OCP</sub>) accordingly. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback • In the standalone or primary mode of operation, the internal current source interacts with the external IREF pin resistor (R<sub>IREF</sub>) to generate the reference voltage. It is also possible to drive the IREF pin from an external low impedance reference voltage source as shown in 式 5. $$V_{IREF} = I_{IREF} \times R_{IREF} \tag{5}$$ • In a primary and secondary parallel configuration, the primary eFuse or controller drives the voltage on the IREF pin to provide an external reference (V<sub>IREF</sub>) for all the secondary devices in the chain. The overcurrent protection threshold during steady-state (I<sub>OCP</sub>) can be calculated using 式 6. $$I_{OCP} = \frac{V_{IREF}}{G_{IMON} \times R_{IMON}} \tag{6}$$ 注 Maintain V<sub>IREF</sub> within the recommended voltage range to ensure proper operation of the overcurrent detection circuit. TI recommends to add a 150-pF capacitor from IREF pin to GND for improved noise immunity. After an overcurrent condition is detected, that is the load current exceeds the programmed current limit threshold ( $I_{OCP}$ ), but stays lower than the short-circuit threshold ( $2 \times I_{OCP}$ ), the device starts discharging the ITIMER pin capacitor using an internal 2.07-µA pulldown current. If the load current drops below the current limit threshold before the ITIMER capacitor discharges by $\Delta V_{ITIMER}$ , the ITIMER is reset by pulling it up to $V_{INT}$ internally and the circuit-breaker action is not engaged. This action allows short overload transient pulses to pass through the device without tripping the circuit. If the overcurrent condition persists, the ITIMER capacitor continues to discharge and after it falls by $\Delta V_{ITIMER}$ , the circuit-breaker action turns off the FET immediately. At the same time, the ITIMER cap is charged up to $V_{INT}$ again so that it is at its default state before the next overcurrent event. This action ensures the full blanking timer interval is provided for every overcurrent event. $\vec{x}$ can be used to calculate the $R_{IMON}$ value for the desired overcurrent threshold. $$R_{IMON} = \frac{V_{IREF}}{G_{IMON} \times I_{OCP}} \tag{7}$$ The duration for which transients are allowed can be adjusted using an appropriate capacitor value from ITIMER pin to ground. The transient overcurrent blanking interval can be calculated using $\pm$ 8. $$t_{ITIMER}(ms) = \frac{C_{ITIMER}(nF) \times \Delta V_{ITIMER}(V)}{I_{ITIMER}(\mu A)} \tag{8}$$ 注 - 1. Leave the ITIMER pin open to allow the part to break the circuit with the minimum possible delay. However, this makes the circuit-breaker response extremely sensitive to noise and can cause false tripping during load transients. - Shorting the ITIMER pin to ground results in minimum overcurrent response delay (similar to ITIMER pin open condition), but increases the quiescent current – not a recommended mode of operation. - 3. Increasing the ITIMER cap value extends the overcurrent blanking interval. However, it also extends the time needed for the ITIMER cap to recharge up to V<sub>INT</sub> before the next overcurrent event. If the next overcurrent event occurs before the ITIMER cap is recharged fully, it takes less time to discharge to the VITIMER threshold, thereby it provides a shorter blanking interval than intended. ☑ 8-4 illustrates the overcurrent response for TPS25985x eFuse. After the part shuts down due to a circuit-breaker fault, it either stays latched off (TPS259850 variant) or restarts automatically after a fixed delay (TPS259851 variant). 図 8-4. Steady-State Overcurrent (Circuit-Breaker) Response ### 8.3.4.3 Active Current Limiting During Start-Up The TPS25985x responds to output overcurrent conditions during start-up by actively limiting the current. The device constantly senses the current flowing through each one ( $I_{DEVICE}$ ) and provides an analog current output ( $I_{ILIM}$ ) on the ILIM pin, which in turn produces a proportional voltage ( $V_{ILIM}$ ) across the ILIM pin resistor ( $R_{ILIM}$ ) as per $\gtrsim 9$ . $$V_{ILIM} = I_{DEVICE} \times G_{ILIM} \times R_{ILIM} \tag{9}$$ Where G<sub>ILIM</sub> is the current monitor gain (I<sub>ILIM</sub>: I<sub>DEVICE</sub>) The overcurrent condition is detected by comparing this voltage against a threshold which is a scaled voltage (CLREF<sub>SAT</sub>) derived from the reference voltage ( $V_{IREF}$ ) on the IREF pin as presented in $\pm$ 10. $$CLREF_{SAT} = \frac{0.7 \times V_{IREF}}{3} \tag{10}$$ The reference voltage ( $V_{IREF}$ ) can be controlled in two ways, which sets the start-up current limit threshold ( $I_{LIM}$ ) accordingly. 1. In the standalone mode of operation, the internal current source interacts with the external IREF pin resistor ( $R_{IREF}$ ) to generate the reference voltage as shown in $\pm$ 11. $$V_{IREF} = I_{IREF} \times R_{IREF} \tag{11}$$ 2. In a primary and secondary configuration, the primary eFuse or controller drives the voltage on the IREF pin to provide an external reference (V<sub>IRFF</sub>). The active current limit ( $I_{LIM}$ ) threshold during start-up can be calculated using $\pm$ 12. $$I_{ILIM} = \frac{CLREF_{SAT}}{G_{ILIM} \times R_{ILIM}} \tag{12}$$ When the load current during start-up exceeds I<sub>LIM</sub>, the device tries to regulate and hold the load current at I<sub>LIM</sub>. During current regulation, the output voltage drops, resulting in increased device power dissipation across the FET. If the device internal temperature (T<sub>J</sub>) exceeds the thermal shutdown threshold (TSD), the FET is turned off. After the part shuts down due to a TSD fault, it either stays latched off (TPS259850 variants) or restarts automatically after a fixed delay (TPS259851 variants). See *Overtemperature protection* section for more details on device response to overtemperature. 注 The active current limit block employs a foldback mechanism during start-up based on the output voltage ( $V_{OUT}$ ). When $V_{OUT}$ is below the foldback threshold ( $V_{FB}$ ), the current limit threshold is further lowered. #### 8.3.4.4 Short-Circuit Protection During an output short-circuit event, the current through the device increases very rapidly. When an output short-circuit is detected, the internal fast-trip comparator triggers a fast protection sequence to prevent the current from building up further and causing any damage or excessive input supply droop. The fast-trip comparator employs a scalable threshold ( $I_{SFT}$ ) which is equal to 2 × $I_{OCP}$ (primary device) or 2.25 × $I_{OCP}$ (secondary device) during steady-state and 1.5 × $I_{LIM}$ during inrush. This action enables the user to adjust the fast-trip threshold as per system rating, rather than using a high fixed threshold which can not be suitable for all systems. After the current exceeds the fast-trip threshold, the TPS25985x turns off the FET within $t_{SFT}$ . The device also employs a higher fixed fast-trip threshold ( $I_{FFT}$ ) to provide fast protection against hard short-circuits during steady-state (FET in linear region). After the current exceeds $I_{FFT}$ , the FET is turned off completely within $t_{FFT}$ . $\boxtimes$ 8-5 illustrates the short-circuit response for TPS25985x eFuse. In some of the systems, for example blade servers and telecom equipment which house multiple hot-pluggable blades or line cards connected to a common supply backplane, there can be transients on the supply due to switching of large currents through the inductive backplane. This can result in current spikes on adjacent cards which can potentially be large enough to trigger the fast-trip comparator of the eFuse. The TPS25985x uses a proprietary algorithm to avoid nuisance tripping in such cases thereby facilitating uninterrupted system operation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated 図 8-5. Short-Circuit Response # 8.3.5 Analog Load Current Monitor (IMON) The TPS25985x allows the system to monitor the output load current accurately by providing an analog current on the IMON pin which is proportional to the current through the FET. The benefit of having a current output is that the signal can be routed across a board without adding significant errors due to voltage drop or noise coupling from adjacent traces. The current output also allows the IMON pins of multiple TPS25985x devices to be tied together to get the total current in a parallel configuration. The IMON signal can be converted to a voltage by dropping it across a resistor at the point of monitoring. The user can sense the voltage ( $V_{IMON}$ ) across the $R_{IMON}$ to get a measure of the output load current using $\stackrel{{}_{\sim}}{\gtrsim}$ 13. $$I_{OUT} = \frac{V_{IMON}}{G_{IMON} \times R_{IMON}} \tag{13}$$ The TPS25985x IMON circuit is designed to provide high bandwidth and high accuracy across load and temperature conditions, irrespective of board layout and other system operating conditions. This design allows the IMON signal to be used for advanced dynamic platform power management techniques such as Intel PSYS or PROCHOT# to maximize system power usage and platform throughput without sacrificing safety or reliability. 図 8-6. Analog Load Current Monitor Response 注 - 1. The IMON pin provides load current monitoring information only during steady-state. During inrush, the IMON pin reports zero load current. - 2. The ILIM pin reports the individual device load current at all times and can also be used as an analog load current monitor for each individual device. - 3. Care must be taken to minimize parasitic capacitance on the IMON and ILIM pins to avoid any impact on the overcurrent and short-circuit protection timing. # 8.3.6 Mode Selection (MODE) This pin can be used to configure the TPS25985x as a primary device in a chain along with other TPS25985x eFuses, designated as secondary devices. This feature allows some of the TPS25985x pin functions to be changed to aid the primary + secondary parallel connection. This pin is sampled at power up. Leaving the pin open configures it as a primary or standalone device. Connecting this pin to GND configures it as a secondary device. The following functions are disabled in secondary mode and the device relies on the primary device to provide this functionality: - IREF internal current source - 2. DVDT internal current source - 3. Overcurrent detection in steady-state for circuit-breaker response - 4. PG de-assertion (pulldown) after reaching steady-state - 5. Latch-off after fault In secondary mode, the following functions are still active: - 1. Overtemperature protection - 2. Start-up current limit based on ILIM - 3. Active current sharing during inrush as well as steady-state Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated 4. Analog current monitor (IMON) in steady state - 5. Steady-state overcurrent detection based on IMON. This is indicated by pulling ITIMER pin low internally, but does not trigger circuit-breaker action on ITIMER expiry. Rather, it relies on the primary device to start its own ITIMER and then trigger the circuit-breaker action for the whole chain by pulling SWEN low after the ITIMER expiry. However, the secondary devices use an internal overcurrent timer as a backup in case the primary device fails to initiate circuit-breaker action for an extended period of time. Refer to Single Point Failure Mitigation section for details. - 6. Each device still has individual scalable and fixed fast-trip thresholds to protect itself. The individual short-circuit protection threshold is set to maximum, that is 2.25 × I<sub>OCP</sub> (steady-state) or 2 × I<sub>LIM</sub> (start-up) in secondary mode so that the primary device can lower it further for the whole system. - 7. Individual OVP is set to maximum in secondary device so that the primary can lower it further for the whole system. - B. FLT assertion based on individual device fault detection (except circuit-breaker). - 9. PG de-assertion control during inrush and assertion control after device reaches steady state. However, after that in steady state, the secondary device no longer controls the de-assertion of the PG in case of faults. - SWEN assertion or de-assertion based on internal events as well as FET ON and OFF control based on SWEN pin status. In secondary mode, the device behavior during short-circuit and fast-trip is also altered. More details are available in the *Short-Circuit Protection* section. #### 8.3.7 Parallel Device Synchronization (SWEN) The SWEN pin is a signal which is driven high when the FET must be turned ON. When the SWEN pin is driven low (internally or externally), it signals the driver circuit to turn OFF the FET. This pin serves both as a control and handshake signal and allows multiple devices in a parallel configuration to synchronize their FET ON and OFF transitions. 表 8-1. SWEN Summary | Device State | FET Driver Status | SWEN | |--------------------------------------------------------------------|-------------------|------| | Steady-state | ON | Н | | Inrush | ON | Н | | Overtemperature shutdown | OFF | L | | Auto-retry timer running | OFF | L | | Undervoltage (EN/UVLO) | OFF | L | | Undervoltage (VDD UVP) | OFF | L | | Undervoltage (VIN UVP) | OFF | L | | Insertion delay | OFF | L | | Overvoltage lockout (VIN OVP) | OFF | L | | Transient overcurrent | ON | Н | | Circuit-breaker (persistent overcurrent followed by ITIMER expiry) | OFF | L | | Fast-trip | OFF | L | | Fault response mono-shot running (MODE = GND) | OFF | L | | Fault response mono-shot expired (MODE = GND) | ON | Н | | ILM pin open (start-up) | OFF | L | | ILM pin short (start-up) | OFF | L | | ILM pin open (steady-state) | OFF | L | Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 表 8-1. SWEN Summary (continued) | Device State | FET Driver Status | SWEN | |------------------------------|-------------------|------| | ILM pin short (steady-state) | OFF | L | | FET health fault | OFF | L | The SWEN is an open-drain pin and must be pulled up to an external supply. 注 - 1. The SWEN pullup supply must be powered up before the eFuse can be turned on. TI recommends to use a system standby rail which is derived from the input of the eFuse. - 2. In some cases, it can be possible to use the ITIMER pin as a pullup rail for SWEN pin. Usse a weak pullup to ensure that the loading on the ITIMER is not high enough to affect the ITIMER charging and discharging time. In a primary + secondary parallel configuration, the SWEN pin is used by the primary device to control the on and off transitions of the secondary devices. At the same time, it allows the secondary devices to communicate any faults or other condition which can prevent it from turning on to the primary device. Refer to *Fault Response* and *Indication* (*FLT*) for more details. To maintain state machine synchronization, the devices rely on SWEN level transitions as well as timing for handshakes. This ensures all the devices turn ON and OFF synchronously and in the same manner (for example, DVDT controlled or current limited start-up). There are also fail-safe mechanisms in the SWEN control and handshake logic to ensure the entire chain is turned off safely even if the primary device is unable to take control in case of a fault. 注 TI recommends to keep the parasitic loading on the SWEN pin to a minimum to avoid synchronization timing issues. #### 8.3.8 Stacking Multiple eFuses for Unlimited Scalability For systems needing higher current than supported by a single TPS25985x, multiple TPS25985x devices can be connected in parallel to deliver the total system current. Conventional eFuses can not share current equally between themselves during steady-state due to mismatches in their path resistances (which includes the individual device $R_{DSON}$ variation from part to part, as well as the parasitic PCB trace resistance). This fact can lead to multiple problems in the system: - 1. Some devices always carry higher current as compared to other devices, which can result in accelerated failures in those devices and an overall reduction in system operational lifetime. - 2. As a result, thermal hotspots form on the board, devices, traces, and vias carrying higher current, leading to reliability concerns for the PCB. In addition, this problem makes thermal modeling and board thermal management more challenging for designers. - 3. The devices carrying higher current can hit their individual circuit-breaker threshold prematurely even while the total system load current is lower than the overall circuit-breaker threshold. This action can lead to false tripping of the eFuse during normal operation. This has the effect of lowering the current-carrying capability of the parallel chain. In other words, the current rating of the parallel eFuse chain must be de-rated as compared to the sum of the current ratings of the individual eFuses. This de-rating factor is a function of the path resistance mismatch, the number of devices in parallel, and the individual eFuse circuit-breaker accuracy. The need for de-rating has an adverse impact on the system design. The designer is forced to make one of these trade-offs: 1. Limit the operating load current of the system to below the derated current threshold of the eFuse chain. Essentially, it means lower platform capabilities than are supported by the power supply (PSU). 2. Increase the overall circuit-breaker threshold to allow the desired system load current to pass through without tripping. As a consequence, the power supply (PSU) must be oversized to deliver higher currents during faults to account for the de-grading of the overall circuit-breaker accuracy. In either case, the system suffers from poor power supply utilization, which can mean sub-optimal system throughput or increased installation and operating costs, or both. The TPS25985x uses a proprietary technique to address these problems and provide unlimited scalability of the solution by paralleling as many eFuses as needed. This is incorporated without unequal current sharing or any degradation in accuracy. For this scheme to work correctly, the devices must be connected in the following manner: - The SWEN pins of all the devices are connected together. - The IMON pins of all the devices must be connected together. The R<sub>IMON</sub> resistor value on the combined IMON pin can be calculated using 式 14. $$R_{IMON} = \frac{V_{IREF}}{G_{IMON} \times I_{OCP(TOTAL)}} \tag{14}$$ The R<sub>ILIM</sub> for each individual eFuse must be selected based on 式 15. $$R_{ILIM} = \frac{1.1 \times N \times R_{IMON}}{3} \tag{15}$$ Where N = number of devices in parallel chain. ⊠ 8-7 illustrates the response of the active current sharing block in TPS25985 eFuse during steady-state. Intentional skew is introduced between the power path resistances for six devices and the load current is ramped up slowly. Equal current distribution is seen between all devices after the current through each device exceeds the active current sharing threshold. #### 図 8-7. Active Current Sharing During Steady-State with Six TPS25985x eFuses in Parallel 注 The active current sharing scheme is engaged when the current through any eFuse while in steady-state exceeds the individual current sharing threshold set by the $R_{ILIM}$ based on $\pm$ 16. $$R_{ILIM} = \frac{1.1 \times V_{IREF}}{3 \times G_{ILIM} \times I_{LIM(ACS)}} \tag{16}$$ The active current sharing scheme is disengaged when the total system current exceeds the system overcurrent (circuit-breaker) threshold ( $I_{OCP(TOTAL)}$ ). Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 8.3.8.1 Current Balancing During Start-Up The TPS25985x implements a proprietary current balancing mechanism during start-up, which allows multiple TPS25985x devices connected in parallel to share the inrush current and distribute the thermal stress across all the devices. This feature helps to complete a successful start-up with all the devices and avoid a scenario where some of the eFuses hit thermal shutdown prematurely. This in effect increases the inrush current capability of the parallel chain. The improved inrush performance makes it possible to support very large load capacitors on high current platforms without compromising the inrush time or system reliability. #### 8.3.9 Analog Junction Temperature Monitor (TEMP) The device allows the system to monitor the junction temperature $(T_J)$ accurately by providing an analog voltage on the TEMP pin which is proportional to the temperature of the die. This voltage can be connected to the ADC input of a host controller or eFuse with digital telemetry. In a multi-device parallel configuration, the TEMP outputs of all devices can be tied together. In this configuration, the TEMP signal reports the temperature of the hottest device in the chain. 注 - 1. The TEMP pin voltage is used only for external monitoring and does not interfere with the overtemperature protection scheme of each individual device which is based purely on the internal temperature monitor. - 2. TI recommends to add a capacitance of 22 pF on the TEMP pin to filter out glitches during system transients. - 3. The current source on the TEMP pin of TPS25985x is internally clamped to a safe value to protect against overload, short circuit on this pin. This can lead to incorrect temperature reporting on the TEMP when the number of devices connected in parallel is higher than 6. This limitation can be overcome by connecting an external pull-resistance on the TEMP pin. ### 8.3.10 Overtemperature Protection The TPS25985x employs an internal thermal shutdown mechanism to protect itself when the internal FET becomes too hot to operate safely. When the TPS259850 detects thermal overload, it shuts down and remains latched-off until the device is power cycled or re-enabled. When the TPS259851 detects thermal overload, it remains off until it has cooled down sufficiently. Thereafter, the device remains off for an additional delay of $t_{RST}$ after which it automatically retries to turn on if it is still enabled. | 表 8-2. Overtemperature Protection | on Summarv | |-----------------------------------|------------| |-----------------------------------|------------| | Device | Enter TSD | Exit TSD | |------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TPS259850 (Latch-Off) | T <sub>J</sub> ≥TSD | $\begin{split} &T_{J} < TSD - TSD_{HYS} \\ &VDD \text{ cycled to 0 V and then above } V_{UVP(R)} \text{ or} \\ &EN/UVLO \text{ toggled below } V_{SD(F)} \end{split}$ | | TPS259851 (Auto-Retry) | T <sub>J</sub> ≥TSD | $\begin{split} &T_{J} < TSD - TSD_{HYS} \\ &t_{RST} \text{ timer expired or VDD cycled to 0 V and} \\ &\text{then above } V_{UVP(R)} \text{ or EN/UVLO toggled} \\ &\text{below } V_{SD(F)} \end{split}$ | Product Folder Links: TPS25985 # 8.3.11 Fault Response and Indication (FLT) 表 8-3 summarizes the device response to various fault conditions. # 表 8-3. Fault Summary | Event or Condition | Device Response | Fault Latched Internally | FLT Pin Status | Delay | |---------------------------------------|---------------------------------------------------------------|--------------------------|----------------|-------------------------| | Steady-state | None | N/A | Н | | | Inrush | None | N/A | Н | | | Overtemperature | Shutdown | Y | L | | | Undervoltage (EN/UVLO) | Shutdown | N | Н | | | Undervoltage (VDD UVP) | Shutdown | N | Н | | | Undervoltage (VIN UVP) | Shutdown | N | Н | | | Overvoltage (VIN OVP) | Shutdown | N | Н | | | Transient overcurrent | None | N | Н | | | Persistent overcurrent (steady-state) | Circuit-Breaker | Y | L | t <sub>ITIMER</sub> | | Persistent overcurrent (start-up) | Current Limit | N | L | | | Short-circuit (primary mode) | Fast-trip | Y | L | t <sub>FT</sub> | | Short-circuit (secondary mode) | Fast-trip followed by current limited Start-up | N | Н | | | ILIM pin open (start-up) | Shutdown | Y | L | | | ILIM pin short (start-up) | Shutdown (if I <sub>OUT</sub> > I <sub>OC_BKP</sub> ) | Y | L | | | ILIM pin open (steady-<br>state) | Active current sharing loop always active | N | Н | | | ILIM pin short (steady-state) | Active current sharing loop disabled | N | Н | | | IMON pin open (steady-<br>state) | Shutdown | Y | L | | | IMON pin short (steady-state) | Shutdown (If I <sub>OUT</sub> > I <sub>OC_BKP</sub> ) | Y | L | 45 μs | | IREF pin open (start-up) | Shutdown (If I <sub>OUT</sub> > I <sub>OC_BKP</sub> ) | Y | L | | | IREF pin open (steady-<br>state) | Shutdown (if I <sub>OUT</sub> > I <sub>OC_BKP</sub> ) | Y | L | t <sub>ITIMER</sub> | | IREF pin short (steady-state) | Shutdown | Y | L | | | IREF pin short (start-up) | Shutdown | Y | L | | | ITIMER pin forced to high voltage | Shutdown (if $I_{OUT} > I_{OCP}$ or $I_{OUT} > I_{OC\_BKP}$ ) | Y | L | t <sub>SPFAIL_TMR</sub> | | Start-up timeout | Shutdown | Y | L | t <sub>SU_TMR</sub> | | FET health fault (G-S) | Shutdown | Y | L | 10 μs | | FET health fault (G-D) | Shutdown | Y | L | | # 表 8-3. Fault Summary (continued) | Event or Condition | Device Response | Fault Latched Internally | FLT Pin Status | Delay | |-----------------------------|-----------------|--------------------------|----------------|---------------------| | FET health fault (D-S) | Shutdown | N | L | t <sub>SU_TMR</sub> | | External fault (SWEN | | | | | | pulled low externally while | | | | | | device is not in UV or OV) | Shutdown | Y | L | | FLT is an open-drain pin and must be pulled up to an external supply. The device response after a fault varies based on the mode of operation: - 1. During standalone or primary mode of operation (MODE = OPEN), the device latches a fault and follows the auto-retry or latch-off response as per the device selection. When the device turns on again, it follows the usual DVDT limited start-up sequence. - 2. During the secondary mode of operation (MODE = GND), if the device detects any fault, it pulls the SWEN pin low momentarily to signal the event to the primary device and thereafter relies on the primary to take control of the fault response. However, if the primary device fails to register the fault, there i a failsafe mechanism in the secondary device to turn off the entire chain and enter a latch-off condition. Thereafter, the device can be turned on again only by power cycling VDD below V<sub>UVP(F)</sub> or by cycling EN/UVLO pin below V<sub>SD(F)</sub>. For faults that are latched internally, power cycling the part or pulling the EN/UVLO pin voltage below $V_{SD(F)}$ clears the fault and the pin is de-asserted. This action also clears the $t_{RST}$ timer (auto-retry variants only). Pulling the EN/UVLO just below the UVLO threshold has no impact on the device in this condition. This is true for both latch-off and auto-retry variants. #### 8.3.12 Power Good Indication (PG) Power Good indication is an active high output which is asserted high to indicate when the device is in steady-state and capable of delivering maximum power. 表 8-4. PG Indication Summary | Event or Condition | FET Status | PG Pin Status | PG Delay | |--------------------------------------------------------------------|------------|------------------------------|-----------------------------------------------| | Undervoltage ( V <sub>EN</sub> < V <sub>UVLO</sub> ) | OFF | L | t <sub>PGD</sub> | | V <sub>IN</sub> < V <sub>UVP</sub> | OFF | L | | | V <sub>DD</sub> < V <sub>UVP</sub> | OFF | L | | | Overvoltage (V <sub>IN</sub> > V <sub>OVP</sub> ) | OFF | L | t <sub>PGD</sub> | | Steady-state | ON | Н | t <sub>PGA</sub> | | Inrush | ON | L | t <sub>PGA</sub> | | Transient overcurrent | ON | Н | N/A | | Circuit-breaker (persistent overcurrent followed by ITIMER expiry) | OFF | L (MODE = H)<br>H (MODE = L) | t <sub>PGD</sub> N/A | | Fast-trip | OFF | L (MODE = H)<br>H (MODE = L) | t <sub>PGD</sub> N/A | | ILM pin open | OFF | L (MODE = H)<br>H (MODE = L) | t <sub>ITIMER</sub> + t <sub>PGD</sub><br>N/A | | ILM pin short | OFF | L (MODE = H)<br>H(MODE = L) | t <sub>PGD</sub> N/A | | Overtemperature | Shutdown | L (MODE = H)<br>H (MODE = L) | t <sub>PGD</sub> N/A | Product Folder Links: TPS25985 After power up, PG is pulled low initially. The device initiates an inrush sequence in which the gate driver circuit starts charging the gate capacitance from the internal charge pump. When the FET gate voltage reaches the full overdrive indicating that the inrush sequence is complete and the device is capable of delivering full power, the PG pin is asserted HIGH after a de-glitch time (t<sub>PGA</sub>). The PG is de-asserted if the FET is turned off at any time during normal operation. The PG de-assertion deglitch time is t<sub>PGD</sub>. 図 8-8. TPS25985x PG Timing Diagram The PG is an open-drain pin and must be pulled up to an external supply. When there is no supply to the device, the PG pin is expected to stay low. However, there is no active pulldown in this condition to drive this pin all the way down to 0 V. If the PG pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pullup supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition. When the device is used in secondary mode (MODE = GND) in conjunction with another TPS25985 device as a primary device in a parallel chain, it controls the PG assertion during start-up, but after the device reaches steady-state, it no longer has control over the PG de-assertion. Refer to the *Mode Selection (MODE)* for more details. #### 8.3.13 Output Discharge The device has an integrated output discharge function which discharges the capacitors on the OUT pin using an internal constant current ( $I_{QOD}$ ) to GND. The output discharge function is activated when the EN/UVLO is held low ( $V_{SD(F)} < V_{EN} < V_{UVLO(F)}$ ) for a minimum interval ( $I_{QOD}$ ). The output discharge function helps to rapidly remove the residual charge left on large output capacitors and prevents the bus from staying at some undefined voltage for extended periods of time. The output discharge is disengaged when $V_{OUT} < V_{FB}$ or if the device detects a fault. The output discharge function can result in excessive power dissipation inside the device leading to an increase in junction temperature $(T_J)$ . The output discharge is disabled if the junction temperature $(T_J)$ crosses TSD to avoid long-term degradation of the part. In a primary+secondary parallel configuration, TI recommends to hold EN/UVLO voltage below the $V_{\text{UVLO(F)}}$ threshold of the secondary device to activate output discharge for all the devices in the chain. #### 8.3.14 General Purpose Comparator The device has a spare general purpose comparator whose inputs (CMPP, CMPM) and output (CMPOUT) are not connected to any internal logic, thereby allowing the user complete flexibility to use this comparator as per the system needs. The comparator can be used for various purposes. Here are a few examples: Adjustable fast overcurrent detect (PROCHOT#): IMON pin is connected to CMPM input and an appropriate reference voltage is connected to CMPP input. CMPOUT is connected to the PROCHOT# pin of the processor. When the load current crosses the set threshold, the CMPOUT goes low and signals the processor to throttle down immediately. 図 8-9. Adjustable Fast Overcurrent (PROCHOT#) Detect Using Internal Comparator Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated 図 8-10. PROCHOT# Response Using Internal Comparator • Fast overvoltage protection with adjustable threshold: Input supply is connected to CMPM input through a resistor divider and an appropriate reference voltage is connected to CMPP input. CMPOUT is connected to the EN/UVLO pin. When the input supply crosses the set threshold, the CMPOUT goes low and turns off the part. 図 8-11. Fast Overvoltage Protection with Adjustable Threshold Using Internal Comparator Load handshake or detect timer: An R-C network from VOUT supply is connected to CMPM input through a resistor divider and an appropriate reference voltage is connected to the CMPP input. CMPOUT is connected to the EN/UVLO pin. After the device turns on, the R-C on VOUT starts charging and after it crosses the threshold, CMPOUT goes low to pull down the EN/UVLO and turn off the device, unless the downstream circuit indicates it has powered up successfully by driving the CMPM input low within the expected amount of time determined by the R-C time constant. 図 8-12. Load Handshake or Detect Timer Using Internal Comparator #### 8.3.15 FET Health Monitoring The TPS25985x can detect and report certain conditions which are indicative of a failure of the power path FET. If undetected or unreported, these conditions can compromise system performance by not providing power to the load correctly or by not providing the necessary level of protection. After a FET failure is detected, the TPS25985x tries to turn off the internal FET by pulling the gate low and asserts the FLT pin. D-S short: D-S short can result in a constant uncontrolled power delivery path formed from source to load, either due to a board assembly defect or due to internal FET failure. This condition is detected at start-up by Copyright © 2022 Texas Instruments Incorporated checking if $V_{IN-OUT} < V_{DSFLT}$ before the FET is turned ON. If yes, the device engages the internal output discharge to try and discharge the output. If the VOLIT does not discharge below VFB within a certain allowed interval, the device asserts the FLT pin. - **G-D short:** The TPS25985x detects this kind of FET failure at all times by checking if the gate voltage is close to V<sub>IN</sub> even when the internal control logic is trying to hold the FET in OFF condition. - G-S short: The TPS25985x detects this kind of FET failure during start-up by checking if the FET G-S voltage fails to reach the necessary overdrive voltage within a certain timeout period (t<sub>SU TMR</sub>) after the gate driver is turned ON. While in steady-state, if the G-S voltage becomes low before the controller logic has signaled to the gate driver to turn off the FET, it is latched as a fault. ### 8.3.16 Single Point Failure Mitigation The TPS25985x relies on the proper component connections and biasing on the IMON, ILIM, IREF, and ITIMER pins to provide overcurrent and short-circuit protection under all circumstances. As an added safety measure, the device uses the following mechanisms to ensure that the device provides some form of overcurrent protection even if any of these pins are not connected correctly in the system or the associated components have a failure in the field. ### 8.3.16.1 IMON Pin Single Point Failure - **IMON** pin open: In this case, the IMON pin voltage is internally pulled up to a higher voltage and exceeds the threshold (V<sub>IRFF</sub>), causing the part to perform a circuit-breaker action even if there is no significant current flowing through the device. - IMON pin shorted to GND directly or through a very low resistance: In this case, the IMON pin voltage is held at a low voltage and is not allowed to exceed the threshold (V<sub>IREF</sub>) even if there is significant current flowing through the device, thereby rendering the primary overcurrent protection mechanism ineffective. The device relies on an internal overcurrent sense mechanism to provide some protection as a backup. If the device detects that the backup current sense threshold (IOC BKP) is exceeded but at the same time the primary overcurrent detection on IMON pin fails, it triggers single point failure detection and latches a fault. The FET is turned off and the FLT pin is asserted. #### 8.3.16.2 ILIM Pin Single Point Failure - ILIM pin open: In this case, the ILIM pin voltage is internally pulled up to a higher voltage and exceeds the V<sub>IREF</sub> threshold, causing the part to engage the current limit even if there is no significant current flowing through the device. - ILIM pin shorted to GND directly or through a very low resistance: In this case, the ILIM pin voltage is held at a low voltage and is not allowed to exceed the start-up current limit threshold even if there is significant current flowing through the device, thereby rendering the primary current limit mechanism ineffective during start-up. The device relies on an internal overcurrent detection mechanism to provide some protection as a backup. If the device detects that the backup overcurrent threshold (IOC BKP) is exceeded but at the same time the primary overcurrent detection on ILIM pin fails, it triggers single point failure detection and latches a fault. The FET is turned off and the FLT pin is asserted. #### 8.3.16.3 IREF Pin Single Point Failure - **IREF** pin open or forced to higher voltage: In this case, the IREF pin (V<sub>IREF</sub>) is pulled up internally or externally to a voltage which is higher than the target value as per the recommended IOCP or ILIM calculations, preventing the primary circuit-breaker, active current limit, and short-circuit protection from getting triggered even if there is significant current flowing through the device. The device relies on an internal overcurrent detection mechanism to provide some protection as a backup. If the device detects that the backup overcurrent threshold is exceeded but at the same the primary overcurrent or short-circuit detection on ILIM or IMON pin fails, it triggers single point failure detection and latches a fault. The FET is turned off and the FLT pin is asserted. - **IREF** pin shorted to GND: In this case, the V<sub>IREF</sub> threshold is set to 0 V, causing the part to perform active current limit or circuit-breaker action even if there is no significant current flowing through the device. Product Folder Links: TPS25985 ### 8.3.16.4 ITIMER Pin Single Point Failure - ITIMER pin open or short to GND: In this case, the ITIMER pin is already discharged below V<sub>ITIMERTHR</sub> and hence indicates overcurrent blanking timer expiry instantaneously after an overcurrent event and triggers a circuit-breaker action without any delay. - ITIMER pin forced to some voltage higher than V<sub>ITIMERTHR</sub>: In this case, the ITIMER pin is unable to discharge below V<sub>ITIMERTHR</sub> and hence fails to indicate overcurrent blanking timer expiry, thereby rendering the primary circuit-breaker mechanism ineffective. The device relies on a backup overcurrent timer mechanism to provide some protection as a backup. If the device detects an overcurrent event on either the IMON pin or the backup overcurrent detection circuit, the device engages the internal backup time and after the timer expires (t<sub>SPFLTMR</sub>), it latches a fault. The FET is turned off and the FLT pin is asserted. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ### **8.4 Device Functional Modes** The features of the device depend on the operating mode. $\frac{1}{2}$ 8-5 and $\frac{1}{2}$ 8-6 summarize the device functional modes. 表 8-5. Device Functional Modes Based on EN/UVLO Pin | Pin: EN/UVLO | Device State | Output Discharge | | | |---------------------------------------------------------------------|--------------|------------------|--|--| | > V <sub>UVLO(R)</sub> | Fully ON | Disabled | | | | > V <sub>SD(F)</sub> , < V <sub>UVLO(F)</sub> (< t <sub>QOD</sub> ) | FET OFF | Disabled | | | | $> V_{SD(F)}$ , $< V_{UVLO(F)}$ (> $t_{QOD}$ ) | FET OFF | Enabled | | | | < V <sub>SD(F)</sub> | Shutdown | Disabled | | | ### 表 8-6. Device Functional Modes Based on MODE Pin | Pin: MODE | Device Configuration | | | |-----------|-----------------------|--|--| | Open | Primary or standalone | | | | GND | Secondary | | | Product Folder Links: TPS25985 # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information The TPS25985x is a high-current eFuse that is typically used for power rail protection applications. The device operates from 4.5 V to 16 V with input overvoltage and adjustable undervoltage protection. The device provides ability to control inrush current and offers protection against overcurrent and short-circuit conditions. The device can be used in a variety of systems such as server motherboards, add-on cards, graphics cards, accelerator cards, enterprise switches, routers, and so forth. The design procedure explained in the subsequent sections can be used to select the supporting component values based on the application requirements. Additionally, a spreadsheet design tool, *TPS25985x Design Calculator* is available in the web product folder. ### 9.1.1 Single Device, Standalone Operation 図 9-1. Single Device, Standalone Operation 注 The MODE pin is left OPEN to configure for standalone operation. ### Other variations: - 1. The IREF pin can be driven from an external reference voltage source. - 2. In a host MCU controlled system, EN/UVLO can be connected to a GPIO pin to control the device. IMON pin voltage can be monitored using an ADC. The host MCU can use a DAC to drive IREF to change the current limit threshold dynamically. - 3. The device can be used as a simple high current load switch without adjustable overcurrent or fast-trip protection by tying the ILIM and IMON pins to GND and leaving the IREF pin open. The inrush current protection, fixed fast-trip and internal fixed overcurrent protection are still active in this condition. - 4. The CMPP, CMPM, and CMPOUT pins can be used to implement adjustable OVP or PG thresholds or PROCHOT# or Load Handshake timer functionality as described in the *General Purpose Comparator* section. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback #### 9.1.2 Multiple Devices, Parallel Connection Applications which need higher current capability can use two or more TPS25985x devices connected in parallel as shown in 39-2. 図 9-2. Devices Connected in Parallel for Higher Current Capability In this configuration, one TPS25985x device is designated as the primary device and controls the other TPS25985x devices in the chain which are designated as secondary devices. This configuration is achieved by connecting the primary device as follows: - 1. VDD is connected to IN through an R-C filter. - 2. MODE pin is left OPEN. - 3. ITIMER is connected through capacitor to GND. - DVDT is connected through capacitor to GND. - 5. IREF is connected through resistor to GND. www.tij.co.jp - 6. IMON is connected through resistor to GND. - 7. ILIM is connected through resistor to GND. - 8. SWEN is pulled up to a 3.3-V to 5-V standby rail. This rail must be powered up independent of the eFuse. The secondary devices must be connected in the following manner: - VDD is connected to IN through a R-C filter. - 2. MODE pin is connected to GND. - 3. ITIMER pin is left OPEN. - 4. ILIM is connected through resistor to GND. The following pins of all devices must be connected together: - 1. IN - 2. OUT - 3. EN/UVLO - DVDT - SWEN - 6. PG - 7. IMON - 8. IREF In this configuration, all the devices are powered up and enabled simultaneously. Power up: After power up or enable, all devices initially hold their SWEN low till the internal blocks are biased and initialized correctly. After that, each device releases its own SWEN. After all devices have released their SWEN, the combined SWEN goes high and the devices are ready to turn on their respective FETs at the same time. Inrush: During inrush, because the DVDT pins are tied together to a single DVDT capacitor all the devices turn on the output with the same slew rate (SR). Choose the common DVDT capacitor (CDVDT) as per the following 式 17 and 式 18. $$SR(V/ms) = \frac{I_{INRUSH}(A)}{C_{LOAD}(mF)}$$ (17) $$C_{DVDT}(pF) = \frac{42000}{SR(V/ms)} \tag{18}$$ In this condition, the internal balancing circuit ensures that the load current is shared among all devices during start-up. This action prevents a situation where some devices turn on faster than others and experience more thermal stress as compared to other devices. This can potentially result in premature or partial shutdown of the parallel chain, or even SOA damage to the devices. The current balancing scheme ensures the inrush capability of the chain scales according to the number of devices connected in parallel, thereby ensuring successful startup with larger output capacitances or higher loading during start-up. All devices hold their respective PG signals low during start-up. After the output ramps up fully and reaches steady-state, each device releases its own PG pulldown. Because the DVDT pins of all devices are tied together, the internal gate high detection of all devices is synchronized. There can be some threshold or timing mismatches between devices leading to PG assertion in a staggered manner. However, since the PG pins of all devices are tied together, the combined PG signal becomes high only after all devices have released their PG pulldown. This signal is sent to the downstream loads to allow power to be drawn. Steady-state: During steady-state, all devices share current equally using the active current sharing mechanism which actively regulates the respective device R<sub>DSON</sub> to evenly distribute current across all the devices in the parallel chain. Overcurrent during steady-state: The circuit-breaker threshold for the parallel chain is based on the total system current rather than the current flowing through individual devices. This is done by connecting the IMON pins of all the devices together. Similarly, the IREF pins of all devices are tied together and connected to a single R<sub>IREF</sub> (or an external V<sub>IREF</sub> source) to generate a common reference for the overcurrent protection block in all the devices. This action helps minimize the contribution of $I_{IREF}$ variation and $R_{IREF}$ tolerance to the overall mismatch in overcurrent threshold between devices. In this case, choose the combined $R_{IMON}$ as per the following $\pm$ 19: $$R_{IMON} = \frac{I_{IREF} \times R_{IREF}}{G_{IMON} \times I_{OCP(TOTAL)}} \tag{19}$$ The $R_{II\,IM}$ value for each individual eFuse must be selected based on the following $\pm 20$ . $$R_{ILIM} = \frac{1.1 \times N \times R_{IMON}}{3} \tag{20}$$ Where N = number of devices in parallel chain. #### Other variations: The IREF pin can be driven from an external voltage reference (V<sub>IREF</sub>). $$R_{IMON} = \frac{V_{IREF}}{G_{IMON} \times I_{OCP(TOTAL)}}$$ (21) During an overcurrent event, the overcurrent detection of all the devices is triggered simultaneously. This in turn triggers the overcurrent blanking timer (ITIMER) on each device. However, only the primary device uses the ITIMER expiry event as a trigger to pull the SWEN low for all the devices, thereby initiating the circuit-breaker action for the whole chain. This mechanism ensures that mismatches in the current distribution, overcurrent thresholds and ITIMER intervals among the devices do not degrade the accuracy of the circuit-breaker threshold of the complete parallel chain or the overcurrent blanking interval. However, the secondary devices also start their backup overcurrent timer and can trigger the shutdown of the whole chain if the primary device fails to do so within a certain interval. **Severe overcurrent (short-circuit):** If there is a severe fault at the output (for example, output shorted to ground with a low impedance path) during steady-state operation, the current builds up rapidly to a high value and triggers the fast-trip response in each device. The devices use two thresholds for fast-trip protection – a user-adjustable threshold ( $I_{SFT} = 2 \times I_{OCP}$ in steady-state or $I_{SFT} = 2 \times I_{LIM}$ during inrush) as well as a fixed threshold ( $I_{FFT}$ only during steady-state). After the fast-trip, the devices enter into a latch-off fault condition till the device is power cycled or re-enabled or expires the auto-retry timer (only for auto-retry variants). Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 9.2 Typical Application: 12-V, 3.6-kW Power Path Protection in Datacenter Servers ### 9.2.1 Application This design example considers a 12-V system operating voltage with a tolerance of ±10%. The maximum steady-state load current is 300 A. If the load current exceeds 330 A, the eFuse circuit must allow transient overload currents up to a 16-ms interval. For persistent overloads lasting longer than that, the eFuse circuit must break the circuit and then latch-off. The eFuse circuit must charge a bulk capacitance of 55 mF and support approximately 12% of the steady-state load during start-up. $\boxtimes$ 9-3 shows the application schematic for this design example. 図 9-3. Application Schematic for a 12-V, 3.6-kW Power Path Protection Circuit ### 9.2.2 Design Requirements 表 9-1 shows the design parameters for this application example. 表 9-1. Design Parameters | PARAMETER | VALUE | | | | |-----------------------------------------------------|----------------------------------------------------------------------------------|--|--|--| | Input voltage range (V <sub>IN</sub> ) | 10.8 V – 13.2 V | | | | | Maximum DC load current (I <sub>OUT(max)</sub> ) | 300 A | | | | | Maximum output capacitance (C <sub>LOAD</sub> ) | 55 mF | | | | | Are all the loads off until the PG is asserted? | No | | | | | Load at start-up (R <sub>LOAD(Startup)</sub> ) | 0.33 $\Omega$ (equivalent to approximately 12% of the maximum steady-state load) | | | | | Maximum ambient temperature | 55°C | | | | | Transient overload blanking timer | 16 ms | | | | | Output voltage slew rate | 1.2 V/ms | | | | | Need to survive a "hot-short" on output condition ? | Yes | | | | | Need to survive a "power up into short" condition? | Yes | | | | | Can a board be hotplugged in or power cycled? | Yes | | | | | Load current monitoring needed? | Yes | | | | | Fault response | Latch-off | | | | # 9.2.3 Detailed Design Procedure #### Determining the number of eFuse devices to be used in parallel By factoring in a small variation in the junction to ambient thermal resistance ( $R_{\theta JA}$ ), a single TPS25985x eFuse is rated at a maximum steady state DC current of 60 A with a maximum junction temperature of less than 125°C. Therefore, $\gtrsim$ 22 can be used to calculate the number of devices (N) to be in parallel to support the maximum steady state DC load current ( $I_{LOAD(max)}$ ), for which the solution must be designed. $$N \ge \frac{I_{OUT(max)}(A)}{60 A} \tag{22}$$ According to 表 9-1, I<sub>OUT(max)</sub> is 300 A. Therefore, five (5) TPS25985 eFuses are connected in parallel. ### · Setting up the primary and secondary devices in a parallel configuration The MODE pin is used to configure one TPS25985x eFuse as the primary device in a parallel chain along with the other TPS25985x eFuses as the secondary devices. As a result, some of the TPS25985 pin functionalities can be changed to facilitate primary and secondary configuration as described in *Multiple Devices, Parallel Connection*. Leaving the pin open configures the corresponding device as the primary one. For the secondary devices, this pin must be connected to GND. ### Selecting the C<sub>DVDT</sub> capacitor to control the output slew rate and start-up time For a robust design, the junction temperature of the device must be kept below the absolute maximum rating during both dynamic (start-up) and steady-state conditions. Typically, dynamic power stresses are orders of magnitude greater than static stresses, so it is crucial to establish the right start-up time and inrush current limit for the capacitance in the system and the associated loads to avoid thermal shutdown during start-up. 表 9-2 summarizes the formulas for calculating the average inrush power loss on the eFuses in the presence of different loads during start-up if the power-good (PG) signal is not used to turn on all the downstream loads. 表 9-2. Calculation of Average Power Loss During Inrush | Type of Loads During Start-Up | Expressions to Calculate the Average Inrush Power Loss | | | | | |------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--| | Only output capacitor of C <sub>LOAD</sub> (µF) | $\frac{v_{IN}^2 c_{LOAD}}{2T_{SS}}$ | (23) | | | | | Output capacitor of $C_{LOAD}$ ( $\mu F$ ) and constant resistance of $R_{LOAD(Startup)}$ ( $\Omega$ ) with turn-ON threshold of $V_{RTH}$ (V) | $\frac{V_{IN}^2C_{LOAD}}{2T_{SS}} + \frac{V_{IN}^2}{R_{LOAD}(Startup)} \left[ \frac{1}{6} - \left\{ \frac{1}{2} \left( \frac{V_{RTH}}{V_{IN}} \right)^2 \right\} + \left\{ \frac{1}{3} \left( \frac{V_{RTH}}{V_{IN}} \right)^3 \right\} \right]$ | (24) | | | | | Output capacitor of $C_{LOAD}$ ( $\mu F$ ) and constant current of $I_{LOAD(Startup)}$ (A) with turn-ON threshold of $V_{CTH}$ (V) | $\frac{V_{IN}^2 C_{LOAD}}{2T_{SS}} + V_{IN} I_{LOAD}(Startup) \left[ \frac{1}{2} - \left( \frac{V_{CTH}}{V_{IN}} \right) + \left\{ \frac{1}{2} \left( \frac{V_{CTH}}{V_{IN}} \right)^2 \right\} \right]$ | (25) | | | | | Output capacitor of $C_{LOAD}$ ( $\mu F$ ) and constant power of $P_{LOAD(Startup)}$ (W) with turn-ON threshold of $V_{PTH}$ (V) | $\frac{v_{IN}^2 c_{LOAD}}{2T_{SS}} + P_{LOAD(Startup)} \left[ \ln \left( \frac{v_{PTH}}{v_{IN}} \right) + \left( \frac{v_{PTH}}{v_{IN}} \right) - 1 \right]$ | (26) | | | | Where $V_{IN}$ is the input voltage and $T_{ss}$ is the start-up time. With the different combinations of loads during start-up, the total average inrush power loss ( $P_{INRUSH}$ ) can be calculated using the formulas described in $\frac{1}{2}$ 9-2. For a successful start-up, the system must satisfy the condition stated in $\frac{1}{2}$ 27. $$P_{INRIJSH}(W)\sqrt{T_{SS}(s)} < 12 \times N \tag{27}$$ Where N denotes the number of eFuses in parallel and 12 W $\sqrt{s}$ is the SOA limit of a single TPS25985x eFuse. This equation can be used to obtain the maximum allowed T<sub>ss</sub>. 注 TI recommends to use a T<sub>ss</sub> in the range of 5 ms to 120 ms to prevent start-up issues. A capacitor ( $C_{DVDT}$ ) must be added at the DVDT pin to GND to set the required value of $T_{ss}$ as calculated above. $\precsim$ 28 is used to compute the value of $C_{DVDT}$ . The DVDT pins of all the eFuses in a parallel chain must be connected together. $$C_{DVDT}(pF) = \frac{42000}{V_{IN}(V)/T_{SS}(ms)}$$ (28) In this design example, $C_{LOAD}$ = 55 mF, $R_{LOAD(Startup)}$ = 0.33 $\Omega$ , $V_{RTH}$ = 0 V, $V_{IN}$ = 12 V, and $T_{ss}$ = 10 ms. $P_{INRUSH}$ is calculated to be 469 W using the equations provided in the $\frac{1}{8}$ 9-2. It is verified that the system satisfies condition state in $\frac{1}{8}$ 27 and therefore capable of having a successful start-up. If $\frac{1}{8}$ 27 does not hold true, start-up loads or $T_{ss}$ must be tuned to prevent chances of thermal shutdown during start-up. Using $V_{IN}$ = 12 V, $T_{ss}$ = 10 ms and $\frac{1}{8}$ 28, the required $C_{DVDT}$ value can be calculated to be 35 nF. The closest standard value of $C_{DVDT}$ is 33 nF with 10% tolerance and DC voltage rating of 25 V. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback In some systems, there can be active load circuits (for example, DC-DC converters) with low turn-on threshold voltages which can start drawing power before the eFuse has completed the inrush sequence. This action can cause additional power dissipation inside the eFuse during start-up and can lead to thermal shutdown. TI recommends using the Power Good (PG) pin of the eFuse to enable and disable the load circuit. This action ensures that the load is turned on only when the eFuse has completed its start-up and is ready to deliver full power without the risk of hitting thermal shutdown. ### Selecting the R<sub>IREF</sub> resistor to set the reference voltage for overcurrent protection and active current sharing In this parallel configuration, the IREF internal current source ( $I_{IREF}$ ) of the primary eFuse interacts with the external IREF pin resistor ( $R_{IREF}$ ) to generate the reference voltage ( $V_{IREF}$ ) for the overcurrent protection and active current sharing blocks. When the voltage at the IMON pin ( $V_{IMON}$ ) is used as an input to an ADC to monitor the system current or to implement the Platform Power Control (Intel PSYS) functionality inside the VR controller, $V_{IREF}$ must be set to half of the maximum voltage range of the ISYS\_IN input of the controller. This action provides the necessary headroom and dynamic range for the system to accurately monitor the load current up to the fast-trip threshold ( $2 \times I_{OCP}$ ). $\Rightarrow$ 29 is used to calculate the value of $R_{IREF}$ . $$V_{IREF} = I_{IREF} \times R_{IREF} \tag{29}$$ In this design example, $V_{IREF}$ is set at 1 V. With $I_{IREF}$ = 25 $\mu$ A (typical), we can calculate the target $R_{IREF}$ to be 40 $k\Omega$ . The closest standard value of $R_{IREF}$ is 40.2 $k\Omega$ with 0.1% tolerance and power rating of 100 mW. For improved noise immunity, place a 1-nF ceramic capacitor from the IREF pin to GND. 注 Maintain $V_{\text{IREF}}$ within the recommended voltage to ensure proper operation of overcurrent detection circuit. # Selecting the R<sub>IMON</sub> resistor to set the overcurrent (circuit-breaker) and fast-trip thresholds during steady-state TPS25985x eFuse responds to the output overcurrent conditions during steady-state by turning off the output after a user-adjustable transient fault blanking interval. This eFuse continuously senses the total system current ( $I_{OUT}$ ) and produces a proportional analog current output ( $I_{IMON}$ ) on the IMON pin. This generates a voltage ( $V_{IMON}$ ) across the IMON pin resistor ( $R_{IMON}$ ) in response to the load current, which is defined as $\overrightarrow{\Rightarrow}$ 30. $$V_{IMON} = I_{OUT} \times G_{IMON} \times R_{IMON} \tag{30}$$ $G_{IMON}$ is the current monitor gain ( $I_{IMON}$ : $I_{OUT}$ ), whose typical value is 18.18 μA/A. The overcurrent condition is detected by comparing the $V_{IMON}$ against the $V_{IREF}$ as a threshold. The circuit-breaker threshold during steady-state ( $I_{OCP}$ ) can be calculated using $\npreceq$ 31. $$I_{OCP(TOTAL)} = \frac{V_{IREF}}{G_{IMON} \times R_{IMON}}$$ (31) In this design example, $I_{OCP(TOTAL)}$ is considered to be 1.1 times $I_{OUT(max)}$ . Hence, $I_{OCP(TOTAL)}$ is set at 330 A, and $R_{IMON}$ can be calculated to be 166.67 $\Omega$ with $G_{IMON}$ as 18.19 $\mu$ A/A and $V_{IREF}$ as 1 V. The nearest value of $R_{IMON}$ is 167 $\Omega$ with 0.1% tolerance and power rating of 100 mW. For noise reduction, place a 22-pF ceramic capacitor across the IMON pin and GND. 注 A system output current ( $I_{OUT}$ ) must be considered when selecting $R_{IMON}$ , not the current carried by each device. Selecting the R<sub>ILIM</sub> resistor to set the current limit and fast-trip thresholds during start-up and the active sharing threshold during steady-state $R_{\rm ILIM}$ is used in setting up the active current sharing threshold during steady-state and the overcurrent limit during startup among the devices in a parallel chain. Each device continuously monitors the current flowing through it ( $I_{\rm DEVICE}$ ) and outputs a proportional analog output current on its own ILIM pin. This in turn produces a proportional voltage ( $V_{\rm ILIM}$ ) across the respective ILIM pin resistor ( $R_{\rm ILIM}$ ), which is expressed as $\stackrel{\textstyle \star}{\to}$ 32. $$V_{ILIM} = I_{DEVICE} \times G_{ILIM} \times R_{ILIM} \tag{32}$$ $G_{ILIM}$ is the current monitor gain ( $I_{ILIM}$ : $I_{DEVICE}$ ), whose typical value is 18.18 $\mu$ A/A. Active current sharing during steady-state: This mechanism operates only after the device reaches steady-state and acts independently by comparing its own load current information (V<sub>ILIM</sub>) with the Active Current Sharing reference (CLREF<sub>LIN</sub>) threshold, defined as 式 33. $$CLREF_{LIN} = \frac{1.1 \times V_{IREF}}{3} \tag{33}$$ Therefore, $R_{ILIM}$ must be calculated using $\stackrel{\star}{\precsim}$ 34 to define the active current sharing threshold as $I_{OCP(TOTAL)}/N$ , where N is the number of devices in parallel. Using N = 5, $R_{IMON}$ = 167 $\Omega$ , and $\stackrel{\star}{\precsim}$ 34, $R_{ILIM}$ can be calculated to be 306.2 $\Omega$ . The closest standard value of 300 $\Omega$ with 0.1% tolerance and power rating of 100 mW resistances are selected as $R_{ILIM}$ for each device. $$R_{ILIM} = \frac{1.1 \times N \times R_{IMON}}{3} \tag{34}$$ 注 To determine the value of $R_{ILIM}$ , $\gtrsim 35$ must be used if a different threshold for active current sharing ( $I_{LIM(ACS)}$ ) than $I_{OCP}/N$ is desired. $$R_{ILIM} = \frac{1.1 \times V_{IREF}}{3 \times G_{ILIM} \times I_{LIM(ACS)}} \tag{35}$$ When computing the current limit threshold during start-up in the next sub-section, ensure to use this $R_{\text{ILIM}}$ value. Overcurrent limit during start-up: During inrush, the overcurrent condition for each device is detected by comparing its own load current information ( $V_{ILIM}$ ) with a scaled reference voltage as depicted in $\pm$ 36. $$CLREF_{SAT} = \frac{0.7 \times V_{IREF}}{3} \tag{36}$$ The current limit threshold during start-up can be calculated using 式 37. $$I_{ILIM(Startup)} = \frac{CLREF_{SAT}}{G_{ILIM} \times R_{ILIM}}$$ (37) By using a $R_{ILIM}$ value of 300 $\Omega$ for each device, the start-up current is limited to ~43 A for each device and the $I_{LIM(ACS)}$ is set at ~67 A. 注 The active current limit block employs a foldback mechanism during start-up based on $V_{OUT}$ . When $V_{OUT}$ is below the foldback threshold ( $V_{FB}$ ) of 1.99 V, the current limit threshold is further lowered. Selecting the C<sub>ITIMER</sub> capacitor to set the overcurrent blanking timer An appropriate capacitor must be connected at the ITIMER pin to ground of the primary or standalone device to adjust the duration for which the load transients above the circuit-breaker threshold are allowed. The transient overcurrent blanking interval can be calculated using 38. Copyright © 2022 Texas Instruments Incorporated $$t_{ITIMER}(ms) = \frac{C_{ITIMER}(nF) \times \Delta V_{ITIMER}(V)}{I_{ITIMER}(\mu A)}$$ (38) Where $t_{\text{ITIMER}}$ is the transient overcurrent blanking timer and $C_{\text{ITIMER}}$ is the capacitor connected between ITIMER pin of the primary device and GND. $I_{\text{ITIMER}}$ = 2.07 $\mu$ A (typical) and $\Delta V_{\text{ITIMER}}$ = 1.5 V (typical). A 22-nF capacitor with 10% tolerance and DC voltage rating of 25 V is used as the $C_{\text{ITIMER}}$ for the primary device in this design, which results in 16.5 ms of $t_{\text{ITIMER}}$ . The ITIMER pin for all the secondary devices should be left open. ### · Selecting the resistors to set the undervoltage lockout threshold The undervoltage lockout (UVLO) threshold is adjusted by employing the external voltage divider network of $R_1$ and $R_2$ connected between IN, EN/UVLO, and GND pins of the device as described in Undervoltage protection section. The resistor values required for setting up the UVLO threshold are calculated using $\pm$ 39. $$V_{IN(UV)} = V_{UVLO(R)} \frac{R_1 + R_2}{R_2} \tag{39}$$ To minimize the input current drawn from the power supply, TI recommends using higher resistance values for $R_1$ and $R_2$ . The current drawn by $R_1$ and $R_2$ from the power supply is $I_{R12} = V_{IN} / (R_1 + R_2)$ . However, the leakage currents due to external active components connected to the resistor string can add errors to these calculations. So, the resistor string current, $I_{R12}$ must be 20 times greater than the leakage current at the EN/UVLO pin ( $I_{ENLKG}$ ). From the device electrical specifications, $I_{ENLKG}$ is 0.1 μA (maximum) and UVLO rising threshold $V_{UVLO(R)} = 1.2$ V. From the design requirements, $V_{INUVLO} = 10.8$ V. First choose the value of $R_1 = 1$ MΩ and use $\cancel{\pi}$ 39 to calculate $R_2 = 125$ kΩ. Use the closest standard 1 % resistor values: $R_1 = 1$ MΩ and $R_2 = 124$ kΩ. For noise reduction, place a 1-nF ceramic capacitor across the EN/UVLO pin and GND. ### Selecting the R-C filter between VIN and VDD VDD pin is intended to power the internal control circuitry of the eFuse with a filtered and stable supply, not affected by system transients. Therefore, use an R (10 $\Omega$ ) – C (2.2 $\mu$ F) filter from the input supply (IN pin) to the VDD pin. This helps to filter out the supply noises and to hold up the controller supply during severe faults such as short-circuit at the output. In a parallel chain, this R-C filter must be employed for each device. #### Selecting the pullup resistors and power supplies for SWEN, PG, FLT, and CMPOUT pins FLT, PG, and CMPOUT are the open drain outputs. If these logic signals are used, the corresponding pins must be pulled up to an appropriate supply rail voltage through $10-k\Omega$ pullup resistances. SWEN pin must be pulled up to a voltage in the range of 2.5 V to 5 V through a 100-k $\Omega$ resistance. This pullup power supply must be generated from the input (VIN) to the eFuse and available before the eFuse is enabled, without which the eFuse cannot start up. #### Selection of TVS diode at input and Schottky diode at output In the case of a short circuit and overload current limit when the device interrupts a large amount of current instantaneously, the input inductance generates a positive voltage spike on the input, whereas the output inductance creates a negative voltage spike on the output. The peak amplitudes of these voltage spikes (transients) are dependent on the value of inductance in series with the input or output of the device. Such transients can exceed the absolute maximum ratings of the device and eventually lead to failures due to electrical overstress (EOS) if appropriate steps are not taken to address this issue. Typical methods for addressing this issue include: - 1. Minimize lead length and inductance into and out of the device. - 2. Use a large PCB GND plane. - 3. Addition of the Transient Voltage Suppressor (TVS) diodes to clamp the positive transient spike at the input. - 4. Using Schottky diodes across the output to absorb negative spikes. Refer to *TVS Clamping in Hot-Swap Circuits* and *Selecting TVS Diodes in Hot-Swap and ORing Applications* for details on selecting an appropriate TVS diode and the number of TVS diodes to be in parallel to effectively clamp the positive transients at the input below the absolute maximum ratings of the IN pin (20 V). These TVS diodes also help to limit the transient voltage at the IN pin during the Hot Plug event. Four (4) SMDJ12A are used in parallel in this design example. 注 Maximum Clamping Voltage $V_C$ specification of the selected TVS diode at $I_{pp}$ (10/1000 $\mu$ s) (V) must be lower than the absolute maximum rating of the power input (IN) pin for safe operation of the eFuse. Selection of the Schottky diodes must be based on the following criteria: The non-repetitive peak forward surge current (I<sub>FSM</sub>) of the selected diode must be more than the fast-trip threshold (2 × I<sub>OCP(TOTAL)</sub>). Two or more Schottky diodes in parallel must be used if a single Schottky diode is unable to meet the required I<sub>FSM</sub> rating. 式 40 calculates the number of Schottky diodes (N<sub>Schottky</sub>) that must be in parallel. $$N_{Schottky} > \frac{2 \times I_{OCP(TOTAL)}}{I_{FSM}} \tag{40}$$ - Forward Voltage Drop (V<sub>F</sub>) at near to I<sub>FSM</sub> must be as small as possible. Ideally, the negative transient voltage at the OUT pin must be clamped within the absolute maximum rating of the OUT pin (–1 V). - DC Blocking Voltage (V<sub>RM</sub>) must be more than the maximum input operating voltage. - Leakage current (I<sub>R</sub>) must be as small as possible. Three (3) SBR10U45SP5 are used in parallel in this design example. # Selecting C<sub>IN</sub> and C<sub>OUT</sub> TI recommends to add ceramic bypass capacitors to help stabilize the voltages on the input and output. The value of $C_{IN}$ must be kept small to minimize the current spike during hot-plug events. For each device, 0.1 $\mu$ F of $C_{IN}$ is a reasonable target. Because $C_{OUT}$ does not get charged during hot-plug, a larger value such as 2.2 $\mu$ F can be used at the OUT pin of each device. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback ### 9.2.4 Application Performance Plots All the waveforms below are captured on an evaluation setup with five (5) TPS25985 eFuses in parallel. All the pullup supplies are derived from a separate standby rail. 図 9-4. Input Hot Plug: $V_{IN}$ Stepped Up from 0 V to 12 V, $C_{LOAD}$ = 55 mF, $C_{DVDT}$ = 33 nF, $R_{IREF}$ = 40.2 kΩ, and $R_{ILIM}$ on Each Device = 300 Ω 図 9-5. Start-up with EN/UVLO: $V_{IN}$ = 12 V, EN/UVLO Stepped Up From 0 V to 3 V, $C_{LOAD}$ = 55 mF, $R_{LOAD(Start-up)}$ = 0.33 $\Omega$ , $C_{DVDT}$ = 33 nF, $R_{IREF}$ = 40.2 k $\Omega$ , and $R_{ILIM}$ on Each Device = 300 $\Omega$ ☑ 9-7. Power Up into Short: $V_{IN}$ = 12 V, EN/UVLO Stepped Up From 0 V to 3 V, $R_{IREF}$ = 40.2 kΩ, $R_{ILIM}$ on Each Device = 300 Ω, and OUT Shorted to GND ☑ 9-8. Power Up into Short (Current distribution among five devices in parallel): $V_{IN}$ = 12 V, EN/ UVLO Stepped Up From 0 V to 3 V, $R_{IREF}$ = 40.2 kΩ, $R_{ILIM}$ on Each Device = 300 Ω, and OUT Shorted to GND 図 9-9. Transient Overload: $V_{IN}$ = 12 V, $C_{ITIMER}$ = 22 nF, $C_{LOAD}$ = 55 mF, $R_{IMON}$ = 167 $\Omega$ , $R_{IREF}$ = 40.2 k $\Omega$ , and Load Current Stepped from 300 A to 400 A then 300 A within 10 ms Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated 図 9-10. Transient Overload (Current distribution among five devices in parallel): $V_{IN}$ = 12 V, $C_{ITIMER}$ = 22 nF, $C_{LOAD}$ = 55 mF, $R_{IMON}$ = 167 $\Omega$ , $R_{IREF}$ = 40.2 k $\Omega$ , and Load Current Stepped from 300 A to 450 A then 300 A within 8.5 ms 図 9-12. Circuit-Breaker Response (Current distribution among five devices in parallel): $V_{IN}$ = 12 V, $C_{ITIMER}$ = 22 nF, $C_{LOAD}$ = 55 mF, $R_{IMON}$ = 167 $\Omega$ , $R_{IREF}$ = 40.2 k $\Omega$ , and Load Current Stepped up From 300 A to 475 A for > 20 ms 図 9-13. Output Hot-Short Response: $V_{IN}$ = 12 V, $R_{IMON}$ = 167 Ω, $R_{IREF}$ = 40.2 kΩ, and OUT Shorted to GND 図 9-14. Two (2) TPS25985x eFuses in Parallel: Temperature Rise with 100-A DC Current at Room Temperature (No Air-Flow) # 9.3 Multiple eFuses, Parallel Connection with PMBus® Applications which need higher current input protection along with digital interface for telemetry, control, configurability can use one or more TPS25985x device(s) in parallel with TPS25990x as shown in ☑ 9-15 図 9-15. TPS25990x Connected in Parallel with TPS25985x For Higher Current Support With PMBus® *TPS25990x* is a 60-A integrated eFuse with PMBus Telemetry interface. www.tij.co.jp In this configuration, the TPS25990x acts as the primary device and controls the other TPS25985x devices in the chain which are designated as secondary devices. This configuration is achieved by connecting the primary device as follows: - 1. VDD is connected to IN through an R-C filter. - 2. DVDT is connected through capacitor to GND. - 3. IREF is connected through capacitor to GND. - 4. IMON is connected through resistor to GND. - 5. ILIM is connected through resistor to GND. SWEN is pulled up to a 3.3-V to 5-V standby rail. This rail must be powered up independent of the eFuse ON/OFF status. The secondary devices must be connected in the following manner: - 1. VDD is connected to IN through a R-C filter. - 2. MODE pin is connected to GND. - 3. ITIMER pin is left OPEN. - 4. ILIM is connected through resistor to GND. The following pins of all devices must be connected together: - 1. IN - OUT 2. - EN/UVLO 3. - DVDT - 5. SWEN - 6. PG - 7. IMON - 8. IREF - TEMP In this configuration, all the devices are powered up and enabled simultaneously. - The TPS25990x monitors the combined VIN, VOUT, IMON, TEMP and reports it over the PMBus telemetry interface. - THE OVLO threshold is set to max value in all devices by default. For TPS25985x devices, the OV threshold is fixed in hardware and cannot be changed. The TPS25990x OV threshold can be lowered through PMBus writes to the VIN OV FAULT register. In this case, the TPS25990x uses the SWEN pin to turn off the TPS25985x devices during OV conditions. - The UVLO threshold for all devices is set by the external resistor divider from IN to GND on the EN/UVLO pin. The TPS25990x UV threshold can be changed through PMBus writes to the VIN UV FAULT register. In this case, the TPS25990x uses the SWEN pin to turn off the TPS25985x devices during UV conditions. - During inrush, the output of all the devices are ramped together based on the DVDT cap. However, the TPS25990x DVDT sourcing current can be configured through the PMBus to change the inrush behavior of the whole chain. The TPS25990x controls the DVDT ramp rate for the whole chain and secondary devices simply follow the ramp rate. - Due to the inherent difference in Rdson, the current carried by the TPS25990x is lower than the TPS25985x devices. Accordingly, the start-up current limit threshold and active current sharing threshold for the TPS25990x has to be set to a relatively lower value as compared to all the TPS25985x devices by connecting a proportionately higher ILIM resistor. - The TPS25990x controls the overall overcurrent threshold of the parallel chain by setting the VIREF threshold voltage using its internal DAC. The VIREF voltage can be programmed through PMBus to change the overcurrent threshold. - The TPS25990x controls the transient overcurrent blanking interval (t<sub>OC TIMER</sub>) for the whole system through PMBus writes to the OC TIMER register. After the digital timer expires, the TPS25990x pulls the SWEN pin low to signal all devices to break the circuit simultaneously. - The system Power Good (PG) indication is a combination of all the individual device PG indications. All the devices hold their respective PG pins low till their power FET is fully turned on. After all devices have reached Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback steady-state, they release their respective PG pin pulldown and the PG signal for the whole chain is asserted high. The TPS25985x secondary devices have control over the system PG assertion only during startup. After in steady state, only the TPS25990x controls the de-assertion of the PG based on the VOUT\_PGTH register setting. • The fault indication (FLT) for the whole system is provided by TPS25990x. However, each secondary device also asserts its own FLT independently. **Power up:** After power up or enable, all the eFuse devices initially hold their SWEN low till the internal blocks are biased and initialized correctly. After that, each device releases its own SWEN. After all devices have released their SWEN, the combined SWEN goes high and the devices are ready to turn on their respective FETs at the same time. **Inrush:** During inrush, because the DVDT pins are tied together to a single DVDT capacitor all the devices turn on the output with the same slew rate (SR). Choose the common DVDT capacitor ( $C_{DVDT}$ ) as per $\stackrel{\sim}{\lesssim}$ 41 and $\stackrel{\sim}{\lesssim}$ 42. $$SR\left(\frac{V}{ms}\right) = \frac{I_{INRUSH}(mA)}{C_{OUT}(\mu F)} \tag{41}$$ $$C_{dVdt}(pF) = \frac{42000 \times k}{SR\left(\frac{V}{ms}\right)} \tag{42}$$ Refer to TPS25990x for more details. The internal balancing circuits ensure that the load current is shared among all devices during start-up. This action prevents a situation where some devices turn on faster than others and experience more thermal stress as compared to other devices. This can potentially result in premature or partial shutdown of the parallel chain, or even SOA damage to the devices. The current balancing scheme ensures the inrush capability of the chain scales according to the number of devices connected in parallel, thereby ensuring successful start-up with larger output capacitances or higher loading during start-up. All devices hold their respective PG signals low during start-up. After the output ramps up fully and reaches steady-state, each device releases its own PG pulldown. Because the DVDT pins of all devices are tied together, the internal gate high detection of all devices is synchronized. There can be some threshold or timing mismatches between devices leading to PG assertion in a staggered manner. However, because the PG pins of all devices are tied together, the combined PG signal becomes high only after all devices have released their PG pulldown. This signals the downstream load that it is okay to draw power. **Steady-state:** During steady-state, all devices share current nearly equally using the active current sharing mechanism which actively regulates the respective device RDSON to evenly distribute current across all the devices in the parallel chain. After PG is asserted, de-assertion is controlled only by TPS25990x and based on VOUT\_PGTH register setting. 注 The TPS25990x current can be slightly higher as compared to TPS25985x higher owing to its higher on-resistance. This current is fine as long as the steady-state current does not exceed the recommended maximum continuous rating for the device. **Overcurrent during steady-state:** The circuit-breaker threshold for the parallel chain is based on the total system current rather than the current flowing through individual devices. This is done by connecting the IMON pins of all the devices together to a single resistor ( $R_{IMON}$ ) to GND. Similarly, the IREF pins of all devices are tied together and TPS25990x uses internal programmable DAC (VIREF) to generate a common reference for the overcurrent protection block in all the devices. This action helps minimize the contribution of $V_{IREF}$ variation to the overall mismatch in overcurrent threshold between devices. In this case, choose the $R_{IMON}$ as per the following Equation 16: $$R_{IMON} = \frac{V_{IREF}}{G_{IMON} \times I_{OCP(TOTAL)}} \tag{43}$$ The start-up current limit and active current sharing threshold for each device is set independently using the ILIM pin. The $R_{\text{ILIM}}$ value for the TPS25990x should be selected based on the following equation: $$R_{ILIM(25990)} = \frac{1.1 \times (4N-1) \times R_{IMON}}{9} \tag{44}$$ The R<sub>ILIM</sub> value for each TPS25985x must be selected based on the following equation: $$R_{ILIM(25985)} = \frac{1.1 \times (4N-1) \times R_{IMON}}{12} \tag{45}$$ Where N = number of devices in parallel chain (1 × TPS25990x + (N - 1) × TPS25985x) Other variations: The IREF pin can be driven from an external precision voltage reference. During an overcurrent event, the overcurrent detection of all the devices is triggered simultaneously. This in turn triggers the overcurrent blanking timer (OC\_TIMER) in TPS25990x. The TPS25990x uses the OC\_TIMER expiry event as a trigger to pull the SWEN low for all the devices, thereby initiating the circuit-breaker action for the whole chain at the same time. This mechanism ensures that mismatches in the current distribution, overcurrent thresholds and OC\_TIMER intervals among the devices do not degrade the accuracy of the circuit-breaker threshold of the complete parallel chain or the overcurrent blanking interval. However, the secondary devices also maintain their backup overcurrent timer and can trigger the shutdown of the whole chain if the primary device fails to do so within a certain interval. **Severe overcurrent (short-circuit):** If there is a severe fault at the output (for example, output shorted to ground with a low impedance path), the current builds up rapidly to a high value and triggers the fast-trip response in each device. The devices use two thresholds for fast-trip protection – a user-adjustable threshold ( $I_{SFT} = 2 \times I_{OCP}$ in steady-state or $I_{SFT} = 1.5 \times I_{LIM}$ during inrush) as well as a fixed threshold ( $I_{FFT}$ only during steady-state). After the fast-trip, the TPS25990x relies on the SC\_RETRY config bit in the DEVICE\_CONFIG register to determine if the whole chain enters a latched fault or performs a fast recovery by restarting in current limit manner. If it enters a latched fault, the devices remain latched off till the device is power cycled or reenabled, or auto-retry with a delay based on the RETRY\_CONFIG register setting. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback # 9.4 Digital Telemetry Using External Microcontroller Systems which need digital telemetry, control, and configurability along with high current eFuse functionality can use one or more TPS25985x devices in conjunction with a general purpose microcontroller as shown in $\boxtimes$ 9-16. 図 9-16. Digital Telemetry Using External Microcontroller The basic circuit connections for the eFuses are the same for the single or multiple parallel device configuration. In addition, the following connections can be made to the microcontroller: - IMON is connected to an ADC input of microcontroller for monitoring the load current. - EN/UVLO is connected to GPIO of microcontroller to allow digital ON and OFF control of the eFuse. - PG and FLT pins are connected to GPIO of microcontroller to allow digital monitoring of the eFuse status. - VIN and VOUT rails are connected to the ADC inputs of microcontroller (through resistor ladder to appropriately step down the voltage) for monitoring the bus voltages. - TEMP is connected to an ADC input of microcontroller for monitoring the eFuse die temperature. www.tij.co.jp IREF can be optionally connected to a DAC output of the microcontroller to dynamically change the reference voltage for overcurrent and short-circuit current thresholds. #### 9.5 What to Do and What Not to Do TPS25985x needs the SWEN pin to be pulled up to a supply rail which is powered up before the device is enabled. Failing this, the device is not able to turn on the output. The SWEN pullup supply must not be derived from the output of the eFuse. Use one of the following options to derive the pullup supply rail for SWEN. - Use an existing standby rail in the system, which is derived from the main power input and comes up before the eFuse is turned on. - Use an LDO (3.3 V or 5 V) powered from the main power input. #### 図 9-17. LDO Used as Pullup Supply for SWEN 3. Use a Zener regular powered from the main power input. ### 図 9-18. Zener Regulator Used as Pullup Supply for SWEN 4. Use the ITIMER pin of the primary eFuse. Ensure the ITIMER pin does not have excess loading which can interfere with the normal overcurrent blanking timer functionality. ### 図 9-19. ITIMER Pin Used as Pullup Supply for SWEN The ground connections for the various components around the TPS25985 eFuses must be wired directly to each other and the GND pins of respective eFuses. This must be followed by connecting them to the system ground at one point. For more details, refer to TPS25985EVM eFuse Evaluation Board. Do not connect the various component grounds through the high current system ground line. Copyright © 2022 Texas Instruments Incorporated # 10 Power Supply Recommendations The TPS25985x devices are designed for a supply voltage in the range of 4.5 V to 16 V on the IN and VDD pins. TI recommends using a minimum capacitance of 0.1 $\mu$ F on the IN pin of each device in parallel chain to avoid coupling of high slew rates during hot plug events. TI also recommends using an R-C filter from the input supply to the VDD pin on each device in parallel chain to filter out supply noise and to hold up the controller supply during severe faults such as short-circuit. #### 10.1 Transient Protection In the case of a short-circuit or circuit-breaker event when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Typical methods for addressing transients include: - · Minimize lead length and inductance into and out of the device. - · Use a large PCB GND plane. - Connect a Schottky diode from the OUT pin ground to absorb negative spikes. - Connect a low ESR capacitor of 2.2 µF or higher at the OUT pin very close to the device. - Connect a ceramic capacitor C<sub>IN</sub> = 0.1 µF or higher at the IN pin very close to the device to dampen the rise time of input transients. The capacitor voltage rating must be at least twice the input supply voltage to be able to withstand the positive voltage excursion during inductive ringing. The approximate value of input capacitance can be estimated with $\pm 46$ . $$V_{SPIKE(Absolute)} = V_{IN} + I_{LOAD} \times \sqrt{\frac{L_{IN}}{C_{IN}}}$$ (46) where V<sub>IN</sub> is the nominal supply voltage. I<sub>I OAD</sub> is the load current. L<sub>IN</sub> equals the effective inductance seen looking into the source. C<sub>IN</sub> is the capacitance present at the input. Some applications can require the addition of a Transient Voltage Suppressor (TVS) to prevent transients from exceeding the absolute maximum ratings of the device. In some cases, even if the maximum amplitude of the transients is below the absolute maximum rating of the device, a TVS can help to absorb the excessive energy dump and prevent it from creating very fast transient voltages on the input supply pin of the IC, which can couple to the internal control circuits and cause unexpected behavior. The circuit implementation with optional protection components is shown in 2 10-1. 図 10-1. Circuit Implementation with Optional Protection Components # 10.2 Output Short-Circuit Measurements It is difficult to obtain repeatable and similar short-circuit testing results. The following contribute to variation in results: - Source bypassing - Input leads - Circuit layout - · Component selection - · Output shorting method - · Relative location of the short - Instrumentation The actual short exhibits a certain degree of randomness because it microscopically bounces and arcs. Ensure that configuration and methods are used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet because every setup is different. # 11 Layout # 11.1 Layout Guidelines - For all applications, TI recommends a ceramic decoupling capacitor of 0.1 μF or greater between the IN terminal and GND terminal. - For all applications, TI recommends a ceramic decoupling capacitor of 2.2 μF or greater between the OUT terminal and GND terminal. - The optimal placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the GND terminal of the IC. See Figure below for a PCB layout example. - High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current. - The GND terminal must be tied to the PCB ground plane at the terminal of the IC. The PCB ground must be a copper plane or island on the board. - The IN and OUT pins are used for Heat Dissipation. Connect to as much copper area as possible with thermal vias. - Locate the following support components close to their connection pins: - RILIM - R<sub>IMON</sub> - C<sub>IMON</sub> - R<sub>IREF</sub> - C<sub>IREF</sub> - C<sub>dVdT</sub> - C<sub>ITIMER</sub> - $C_{IN}$ - C<sub>OUT</sub> - C<sub>VDD</sub> - Resistors for the EN/UVLO pin - Connect the other end of the component to the GND pin of the device with shortest trace length. The trace routing for the C<sub>IN</sub>, C<sub>OUT</sub>, C<sub>VDD</sub>, R<sub>IREF</sub>, C<sub>IREF</sub>, R<sub>ILIM</sub>, R<sub>IMON</sub>, C<sub>IMON</sub>, C<sub>ITIMER</sub> and C<sub>dVdt</sub> components to the device must be as short as possible to reduce parasitic effects on the current limit, overcurrent blanking interval and soft-start timing. These traces must not have any coupling to switching signals on the board. - Because the IMON, ILIM, IREF and ITIMER pins directly control the overcurrent protection behavior of the device, the PCB routing of these nodes must be kept away from any noisy (switching) signals. - TI recommends to keep the parasitic loading on SWEN pin to a minimum to avoid synchronization issues. - Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect. These protection devices must be routed with short traces to reduce inductance. For example, TI recommends a protection Schottky diode to address negative transients due to switching of inductive loads, and it must be physically close to the OUT pins. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated # 11.2 Layout Example 図 11-1. TPS25985x Two Parallel Devices Layout Example # 12 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### **12.1 Documentation Support** #### 12.1.1 Related Documentation For related documentation see the following: - Texas Instruments, TPS25985EVM eFuse Evaluation Board - Texas Instruments, TPS25985x Design Calculator - Texas Instruments, TPS25990 Datasheet ### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. Intel® is a registered trademark of Intel. PMBus® is a registered trademark of SMIF. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|--------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TPS259850RQPR | Active | Production | VQFN-HR (RQP) 26 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | TP9850<br>Z2 | | TPS259850RQPR.A | Active | Production | VQFN-HR (RQP) 26 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | TP9850<br>Z2 | | TPS259851RQPR | Active | Production | VQFN-HR (RQP) 26 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | TP9851<br>Z2 | | TPS259851RQPR.A | Active | Production | VQFN-HR (RQP) 26 | 3000 LARGE T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 125 | TP9851<br>Z2 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 PLASTIC QUAD FLATPACK-NO LEAD NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated