**TPS2597** 

# TPS2597xx 2.7V~23V、7A、9.8mΩ eFuse、高精度電流モニタおよび過渡過電流 ブランキング搭載

# 1 特長

- 広い動作時入力電圧範囲:2.7V~23V
  - 絶対最大電圧 28V
- 低いオン抵抗の FET を内蔵: R<sub>ON</sub> = 9.8mΩ (標準値)
- 高速過電圧保護
  - 過電圧クランプ (OVC) (ピンで選択可能なスレッシ ョルド (3.89V、5.76V、13.88V)、5µs (標準値) の 応答時間)または
  - 調整可能な過電圧誤動作防止 (OVLO) 1.2µs (標 準値) の応答時間
- 負荷電流監視出力 (ILM) を備えた過電流保護
  - アクティブ電流制限またはサーキットブレーカを選 択可能
  - 調整可能なスレッショルド (I<sub>LIM</sub>) 0.87A~7.7A
    - 精度:±10% (I<sub>IIM</sub> > 1.74A)
  - 可変の過渡ブランキング タイマ (ITIMER)、最大 2 × I<sub>IIM</sub> のピーク電流を許容
  - 出力負荷電流監視精度:±8%(最大值)
- 高速トリップ応答による短絡保護
  - 550ns の立ち上がり時間 (標準値)
  - 可変 (2 × I<sub>LIM</sub>) および固定のスレッショルド
- アクティブ High のイネーブル入力、低電圧誤動作防 止 (UVLO) スレッショルドを設定可能
- 可変の出力スルーレート (dVdt) 制御
- 過熱保護
- デジタル出力
  - フォルト通知 (FLT) または
  - 可変スレッショルド (PGTH) 付きのパワー グッド表 示 (PG)
- UL 2367 認定
  - ファイル番号 E339631
  - R<sub>ILM</sub> ≥ 750Ω
- IEC 62368-1 CB 認証
- 小さい占有面積:QFN 2mm × 2mm (0.45mm ピッチ)

## 2 アプリケーション

- サーバー、PC マザーボード、アドイン カード
- エンタープライズ ストレージ: RAID/HBA/SAN/eSSD
- 患者モニタ
- 家電製品と電動工具
- 小売用 POS 端末
- スマートフォンとタブレット

### 3 説明

TPS2597xx デバイス ファミリの eFuse は、小さなパッケ ージに搭載され、高集積な回路保護および電力管理ソリ ューションです。このデバイスは、非常に少ない数の外付 け部品で複数の保護モードを提供し、過負荷、短絡、電 圧サージ、および過剰な突入電流に対して堅牢な保護を 行います。

出力のスルー レートと突入電流は、単一の外付けコンデ ンサを使用して調整できます。固定の安全な最大電圧(ピ ンで選択可能) に出力をクランプする方法と、可変の過電 圧スレッショルドを入力が超えた際に出力を遮断する方法 のどちらかで、入力過電圧状態から負荷を保護します。こ のデバイスは、電流をアクティブに制限するか、または回 路を遮断することにより、出力過負荷に対応します。出力 電流制限スレッショルドおよび過渡過電流ブランキング タ イマは、ユーザーが調整可能です。電流制限制御ピン は、アナログ負荷電流モニタとしても機能します。

これらのデバイスは、2mm × 2mm、10 ピンの HotRod™ QFN パッケージで供給され、放熱性能の向上とシステム のフットプリント削減に役立ちます。

これらのデバイスは、-40℃~+125℃の接合部温度範囲 で動作が規定されています。

#### パッケージ情報

| 部品番号         | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> |  |
|--------------|----------------------|--------------------------|--|
| TPS2597xxRPW | RPW (QFN, 10)        | 2.00mm × 2.00mm          |  |

- 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。
- (2) パッケージサイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



概略回路図



# **Table of Contents**

| <b>1</b> 特長 1                         | 7.4 Device Functional Modes             | 34 |
|---------------------------------------|-----------------------------------------|----|
| 2 アプリケーション1                           | 8 Application and Implementation        | 35 |
| 3 説明1                                 | 8.1 Application Information             | 35 |
| 4 Device Comparison Table3            | 8.2 Typical Application                 | 36 |
| 5 Pin Configuration and Functions4    | 8.3 Parallel Operation                  |    |
| 6 Specifications5                     | 8.4 Power Supply Recommendations        | 41 |
| 6.1 Absolute Maximum Ratings5         | 8.5 Layout                              | 43 |
| 6.2 ESD Ratings5                      | 9 Device and Documentation Support      |    |
| 6.3 Recommended Operating Conditions5 | 9.1 Device Support                      | 45 |
| 6.4 Thermal Information6              | 9.2 Documentation Support               |    |
| 6.5 Electrical Characteristics7       | 9.3ドキュメントの更新通知を受け取る方法                   | 45 |
| 6.6 Timing Requirements8              | 9.4 サポート・リソース                           | 45 |
| 6.7 Switching Characteristics10       | 9.5 Trademarks                          | 45 |
| 6.8 Typical Characteristics11         | 9.6 静電気放電に関する注意事項                       | 45 |
| 7 Detailed Description19              | 9.7 用語集                                 | 45 |
| 7.1 Overview                          | 10 Revision History                     |    |
| 7.2 Functional Block Diagram20        | 11 Mechanical, Packaging, and Orderable |    |
| 7.3 Feature Description23             | Information                             | 47 |
|                                       |                                         |    |



# **4 Device Comparison Table**

| PART NUMBER  | OVERVOLTAGE RESPONSE                                        | OVERCURRENT<br>RESPONSE | PG<br>and PGTH | FLT         | RESPONSE TO FAULT |
|--------------|-------------------------------------------------------------|-------------------------|----------------|-------------|-------------------|
| TPS25970ARPW | Pin Selectable OVC (3.89 V/5.76 V/13.88 V)  Adjustable OVLO | Adjustable OVI O        |                | <b>&gt;</b> | Auto-Retry        |
| TPS25970LRPW |                                                             | Active Current Limit    | N              | '           | Latch-Off         |
| TPS25972ARPW |                                                             | Active Current Limit    |                |             | Auto-Retry        |
| TPS25972LRPW |                                                             |                         | V              | N           | Latch-Off         |
| TPS25974ARPW |                                                             | Circuit Breaker         | ]              | IN          | Auto-Retry        |
| TPS25974LRPW | Aujustable OVLO                                             | Circuit Dieakei         |                |             | Latch-Off         |



# **5 Pin Configuration and Functions**



図 5-1. TPS2597xx RPW Package 10-Pin QFN (Top View)

表 5-1. Pin Functions

| PIN     |     | TVDE           | PERMITTION                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
|---------|-----|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME    | NO. | TYPE           | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| EN/UVLO | 1   | Analog Input   | Active high enable for the device. A resistor divider on this pin from input supply to GND can be used to adjust the undervoltage lockout threshold. <i>Do not leave floating</i> . Refer to <i>Undervoltage Lockout</i> ( <i>UVLO and UVP</i> ) for details.                                                                                                                               |  |  |
| OVLO    | 2   | Analog Input   | TPS25970x and TPS25974x: A resistor divider on this pin from supply to GND can be used to adjust the overvoltage lockout threshold. This pin can also be used as an active low enable for the device. Do not leave floating. Refer to Overvoltage Lockout (OVLO) for details.                                                                                                               |  |  |
| OVCSEL  |     | Analog Input   | TPS25972x: Overvoltage clamp threshold select pin. Refer to Overvoltage Clamp (OVC) for details.                                                                                                                                                                                                                                                                                            |  |  |
| PG      | 3   | Digital Output | TPS25972x and TPS25974x: Power-good indication. This is an open-drain signal, which is asserted high when the internal powerpath is fully turned ON and the PGTH input exceeds a certain threshold. Refer to Power Good Indication (PG) for more details.                                                                                                                                   |  |  |
| DNC     |     | Digital Output | TPS25970x: Can be left floating                                                                                                                                                                                                                                                                                                                                                             |  |  |
| FLT     | 4   | Digital Output | TPS25970x: Active low fault event indicator. This pin is an open-drain signal that is pulled low when a fault is detected. Refer to Fault Response and Indication (FLT) for more details.                                                                                                                                                                                                   |  |  |
| PGTH    | 4   | Analog Input   | TPS25972x and TPS25974x: Power-good threshold. Refer to Power Good Indication (PG) for more details.                                                                                                                                                                                                                                                                                        |  |  |
| IN      | 5   | Power          | Power input                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| OUT     | 6   | Power          | Power output                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| DVDT    | 7   | Analog Output  | A capacitor from this pin to GND sets the output turn on slew rate. Leave this pin floating for the fastest turn on slew rate. Refer to Slew Rate (dVdt) and Inrush Current Control for details.                                                                                                                                                                                            |  |  |
| GND     | 8   | Ground         | This pin is the ground reference for all internal circuits and must be connected to system GND.                                                                                                                                                                                                                                                                                             |  |  |
| ILM     | 9   | Analog Output  | This pin is a dual function pin used to limit and monitor the output current. An external resistor from this pin to GND sets the output current limit threshold during start-up as well as steady state. The pin voltage can also be used as analog output load current monitor signal. <i>Do not leave floating.</i> Refer to Circuit-Breaker or Active Current Limiting for more details. |  |  |
| ITIMER  | 10  | Analog Output  | A capacitor from this pin to GND sets the overcurrent blanking interval during which the output current can temporarily exceed set current limit (but lower than fast-trip threshold) before the device overcurrent response takes action. Leave this pin open for the fastest response to overcurrent events. Refer to Circuit-Breaker or Active Current Limiting for more details.        |  |  |

Copyright © 2025 Texas Instruments Incorporated

# 6 Specifications

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                      | Parameter                                                      | Pin         | MIN                | MAX                   | UNIT |
|----------------------|----------------------------------------------------------------|-------------|--------------------|-----------------------|------|
| V <sub>IN</sub>      | Maximum input voltage range, –40 °C ≤ T <sub>J</sub> ≤ 125 °C  | IN          | -0.3               | 28                    | V    |
| SR <sub>IN(R)</sub>  | Maximum input voltage rising slew rate                         | IN          |                    | 100                   | V/µs |
| SR <sub>IN(F)</sub>  | Maximum input voltage falling slew rate                        | IN          |                    | 10                    | V/µs |
| V <sub>OUT</sub>     | Maximum output voltage range, −40 °C ≤ T <sub>J</sub> ≤ 125 °C | OUT         | -0.3               | V <sub>IN</sub> + 0.3 |      |
| V <sub>OUT,PLS</sub> | Minimum output voltage pulse (< 1 μs)                          | OUT         | -0.8               |                       |      |
| V <sub>EN/UVLO</sub> | Maximum Enable pin voltage range                               | EN/UVLO     | -0.3               | 6.5                   | V    |
| V <sub>OV</sub>      | Maximum OVCSEL/OVLO pin voltage range                          | OVCSEL/OVLO | -0.3               | 6.5                   | V    |
| $V_{dVdT}$           | Maximum dVdT pin voltage range                                 | dVdt        | Internally limited |                       | V    |
| V <sub>ITIMER</sub>  | Maximum ITIMER pin voltage range                               | ITIMER      | Internally limited |                       | V    |
| $V_{PGTH}$           | Maximum PGTH pin voltage range                                 | PGTH        | -0.3               | 6.5                   | V    |
| $V_{PG}$             | Maximum PG pin voltage range                                   | PG          | -0.3               | 6.5                   | V    |
| V <sub>FLTB</sub>    | Maximum FLT pin voltage range                                  | FLT         | -0.3               | 6.5                   | V    |
| V <sub>ILM</sub>     | Maximum ILM pin voltage range                                  | ILM         | Internally limit   | ted                   | V    |
| I <sub>MAX</sub>     | Maximum continuous switch current                              | IN to OUT   | Internally limit   | ted                   | Α    |
| TJ                   | Junction temperature                                           |             | Internally limit   | ted                   | °C   |
| T <sub>LEAD</sub>    | Maximum lead temperature                                       |             |                    | 300                   | °C   |
| T <sub>stg</sub>     | Storage temperature                                            |             | -65                | 150                   | °C   |

Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 6.2 ESD Ratings

|                                |                         |                                                                       | VALUE | UNIT |
|--------------------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> Electrostat | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
|                                | Liectiostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | V    |

- JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | Parameter                                                      | Pin     | MIN                   | MAX               | UNIT |
|----------------------|----------------------------------------------------------------|---------|-----------------------|-------------------|------|
| V <sub>IN</sub>      | Input voltage range                                            | IN      | 2.7                   | 23 <sup>(1)</sup> | V    |
| V <sub>OUT</sub>     | Output voltage range                                           | OUT     |                       | V <sub>IN</sub>   | V    |
| V <sub>EN/UVLO</sub> | EN/UVLO pin voltage range                                      | EN/UVLO |                       | 5 <sup>(2)</sup>  | V    |
| V <sub>OV</sub>      | OVLO pin voltage range (TPS25970x and TPS25974x variants only) | OVLO    | 0.5                   | 1.5               | V    |
| V <sub>dVdT</sub>    | dVdT pin capacitor voltage rating                              | dVdt    | V <sub>IN</sub> + 5 V |                   | V    |
| V <sub>PGTH</sub>    | PGTH pin voltage range                                         | PGTH    |                       | 5                 | V    |
| V <sub>FLTB</sub>    | FLT pin voltage range                                          | FLT     |                       | 5                 | V    |
| $V_{PG}$             | PG pin voltage range                                           | PG      |                       | 5                 | V    |

Product Folder Links: TPS2597

資料に関するフィードバック(ご意見やお問い合わせ)を送信



# 6.3 Recommended Operating Conditions (続き)

over operating free-air temperature range (unless otherwise noted)

|                     | Parameter                                          | Pin       | MIN | MAX  | UNIT |
|---------------------|----------------------------------------------------|-----------|-----|------|------|
| V <sub>ITIMER</sub> | ITIMER pin capacitor voltage rating                | ITIMER    | 4   |      | V    |
| R <sub>ILM</sub>    | ILM pin resistance to GND                          | ILM       | 715 | 6650 | Ω    |
| I <sub>MAX</sub>    | Continuous switch current, T <sub>J</sub> ≤ 125 °C | IN to OUT |     | 7    | Α    |
| TJ                  | Junction temperature                               |           | -40 | 125  | °C   |

<sup>(1)</sup> For TPS25972x OVC variants, the input operating voltage should be limited to the selected Output Voltage Clamp Option as listed in the Electrical Characteristics section

#### 6.4 Thermal Information

|                  |                                              | TPS2597xx           |      |
|------------------|----------------------------------------------|---------------------|------|
|                  | THERMAL METRIC (1)                           | RPW (QFN)           | UNIT |
|                  |                                              | 10 PINS             |      |
| D                | Junction-to-ambient thermal resistance       | 49.7 <sup>(2)</sup> | °C/W |
| $R_{\theta JA}$  | Junction-to-ambient thermal resistance       | 71.8 <sup>(3)</sup> | °C/W |
| R <sub>θJB</sub> | Junction-to-board thermal resistance         | 15.7                | °C/W |
| ш                | Junction-to-top characterization parameter   | 2.1(2)              | °C/W |
| $\Psi_{JT}$      | Junction-to-top characterization parameter   | 1.3 <sup>(3)</sup>  | °C/W |
| $\Psi_{JB}$      | lunction to heard characterization parameter | 23 (2)              | °C/W |
|                  | Junction-to-board characterization parameter | 14.5 (3)            | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: TPS2597

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> For supply voltages below 5V, it is okay to pull up the EN pin to IN directly. For supply voltages greater than 5V, it is recommended to use a resistor divider with minimum pull-up resistor value of 350 kΩ.

<sup>(2)</sup> Based on simulations conducted with the device mounted on a custom 4-layer PCB (2s2p) with 8 thermal vias under device

<sup>(3)</sup> Based on simulations conducted with the device mounted on a JEDEC 4-layer PCB (2s2p) with no thermal vias under device



# 6.5 Electrical Characteristics

(Test conditions unless otherwise noted) –40°C ≤  $T_J$  ≤ 125°C,  $V_{IN}$  = 12 V, OUT = Open,  $V_{EN/UVLO}$  = 2 V,  $V_{OVLO}$  = 0 V for TPS25970x/4x, OVCSEL = 390 kΩ to GND for TPS25972x,  $R_{ILM}$  = 715 Ω , dVdT = Open, ITIMER = Open,  $\overline{FLT}$  = Open for TPS25970x, PGTH = Open for TPS25972x/4x, PG = Open for TPS25972x/4x. All voltages referenced to GND.

| Test<br>Parameter            | Description                                                                                                    | MIN   | TYP   | MAX   | UNITS |
|------------------------------|----------------------------------------------------------------------------------------------------------------|-------|-------|-------|-------|
| INPUT SUPP                   | PLY (IN)                                                                                                       |       |       |       |       |
|                              | IN supply quiescent current (TPS25970x)                                                                        |       | 413   | 650   | μA    |
|                              | IN supply quiescent current (TPS25972x)                                                                        |       | 407   | 650   | μA    |
| $I_{Q(ON)}$                  | IN supply quiescent current (TPS25974x)                                                                        |       | 413   | 650   | μA    |
| Q(OFF)  SD  VUVP(R)  VUVP(F) | IN supply quiescent current during OVC (TPS25972x)                                                             |       | 429   | 650   | μA    |
| I <sub>Q(OFF)</sub>          | IN supply OFF state current (V <sub>SD(F)</sub> < V <sub>EN</sub> < V <sub>UVLO(F)</sub> )                     |       | 67    | 131   | μA    |
| I <sub>SD</sub>              | IN supply shutdown current (V <sub>EN</sub> < V <sub>SD(F)</sub> )                                             |       | 2.3   | 25    | μA    |
| V <sub>UVP(R)</sub>          | IN supply UVP rising threshold                                                                                 | 2.44  | 2.54  | 2.64  | V     |
| V <sub>UVP(F)</sub>          | IN supply UVP falling threshold                                                                                | 2.35  | 2.45  | 2.55  | V     |
|                              | LTAGE CLAMP (OUT) - TPS25972x                                                                                  |       |       | I     |       |
|                              | Overvoltage Clamp threshold, OVCSEL = Shorted to GND                                                           | 3.65  | 3.89  | 4.1   | V     |
| V <sub>OVC</sub>             | Overvoltage Clamp threshold, OVCSEL = Open                                                                     | 5.25  | 5.76  | 6.2   | V     |
|                              | Overvoltage Clamp threshold, OVCSEL = 390 kΩ to GND                                                            | 13.2  | 13.88 | 14.5  | V     |
|                              | Output voltage during clamping, OVCSEL = Shorted to GND, I <sub>OUT</sub> = 10 mA                              | 3.2   | 3.82  | 4.2   | V     |
| $V_{CLAMP}$                  | Output voltage during clamping, OVCSEL = Open, I <sub>OUT</sub> = 10 mA                                        | 5     | 5.68  | 6.12  | V     |
|                              | Output voltage during clamping, OVCSEL = 390 k $\Omega$ to GND, $I_{OUT}$ = 10 mA                              | 13    | 13.79 | 14.6  | V     |
| OUTPUT LO                    | AD CURRENT MONITOR (ILM)                                                                                       |       |       |       |       |
| G <sub>IMON</sub>            | Analog load current monitor gain ( $I_{MON}$ : $I_{OUT}$ ), 1 A $\leq I_{OUT} \leq$ 7.7 A, $I_{OUT} < I_{LIM}$ | 98    | 105.5 | 114   | μA/A  |
| OVERCURR                     | ENT PROTECTION (OUT)                                                                                           |       |       |       |       |
|                              | Overcurrent threshold, $R_{ILM}$ = 6.65 K $\Omega$                                                             | 0.745 | 0.87  | 0.97  | Α     |
|                              | Overcurrent threshold, $R_{ILM}$ = 3.32 K $\Omega$                                                             | 1.55  | 1.73  | 1.905 | Α     |
| I <sub>LIM</sub>             | Overcurrent threshold, $R_{ILM}$ = 1.65 K $\Omega$                                                             | 3.2   | 3.48  | 3.715 | Α     |
|                              | Overcurrent threshold, $R_{ILM} = 750 \Omega$                                                                  | 7.03  | 7.67  | 8.15  | Α     |
| I <sub>SPFLT</sub>           | Circuit-Breaker threshold, ILM pin open (Single point failure)                                                 |       |       | 0.1   | Α     |
| I <sub>SPFLT</sub>           | Circuit-Breaker threshold, ILM pin shorted to GND (Single point failure)                                       |       | 2     | 3.1   | Α     |
| I <sub>SCGain</sub>          | Scalable fast-trip threshold (I <sub>SC</sub> ) : I <sub>LIM</sub> ratio                                       | 170   | 201   | 240   | %     |
| VFB                          | V <sub>OUT</sub> threshold to exit current limit foldback                                                      | 1.55  | 1.88  | 2.23  | V     |
| ON RESISTA                   | NCE (IN - OUT)                                                                                                 |       | -     | '     |       |
| D                            | $2.7 \le V_{IN} \le 4 \text{ V}, I_{OUT} = 3 \text{ A}, T_{J} = 25 ^{\circ}\text{C}$                           |       | 10    | 18.3  | mΩ    |
| R <sub>ON</sub>              | 4 < V <sub>IN</sub> ≤ 23 V, I <sub>OUT</sub> = 3 A, T <sub>J</sub> = 25 °C                                     |       | 9.8   | 18.3  | mΩ    |
| ENABLE/UN                    | DERVOLTAGE LOCKOUT (EN/UVLO)                                                                                   |       |       |       |       |
| V <sub>UVLO(R)</sub>         | EN/UVLO rising threshold                                                                                       | 1.183 | 1.2   | 1.228 | V     |
| V <sub>UVLO(F)</sub>         | EN/UVLO falling threshold                                                                                      | 1.076 | 1.1   | 1.12  | V     |
| V <sub>SD(F)</sub>           | EN/UVLO falling threshold for lowest shutdown current                                                          | 0.45  | 0.75  | 0.95  | V     |
| I <sub>ENLKG</sub>           | EN/UVLO pin leakage current                                                                                    | -0.1  |       | 0.1   | μA    |
|                              | IGE LOCKOUT (OVLO) - TPS25970x/4x                                                                              |       |       |       |       |
| V <sub>OV(R)</sub>           | OVLO rising threshold                                                                                          | 1.183 | 1.2   | 1.228 | V     |

# 6.5 Electrical Characteristics (続き)

(Test conditions unless otherwise noted) –40°C  $\leq$  T<sub>J</sub>  $\leq$  125°C, V<sub>IN</sub> = 12 V, OUT = Open, V<sub>EN/UVLO</sub> = 2 V, V<sub>OVLO</sub> = 0 V for TPS25970x/4x, OVCSEL = 390 k $\Omega$  to GND for TPS25972x, R<sub>ILM</sub> = 715  $\Omega$ , dVdT = Open, ITIMER = Open, FLT = Open for TPS25970x, PGTH = Open for TPS25972x/4x, PG = Open for TPS25972x/4x. All voltages referenced to GND.

| Test<br>Parameter      | Description                                                                                                                | MIN   | TYP  | MAX      | UNITS |
|------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|------|----------|-------|
| V <sub>OV(F)</sub>     | OVLO falling threshold                                                                                                     | 1.076 | 1.1  | 1.12     | V     |
| I <sub>OVLKG</sub>     | OVLO pin leakage current (0.5 V < V <sub>OVLO</sub> < 1.5 V)                                                               | -0.1  |      | 0.1      | μΑ    |
| OVERCURRE              | NT FAULT TIMER (ITIMER)                                                                                                    |       |      | '        |       |
| I <sub>ITIMER</sub>    | ITIMER pin internal discharge current, I <sub>OUT</sub> > I <sub>LIM</sub>                                                 | 1.5   | 2    | 2.72     | μA    |
| R <sub>ITIMER</sub>    | ITIMER pin internal pull-up resistance                                                                                     |       | 13.8 | 35       | kΩ    |
| V <sub>INT</sub>       | ITIMER pin internal pull-up voltage                                                                                        | 2.1   | 2.57 | 2.74     | V     |
| V <sub>ITIMER(F)</sub> | ITIMER comparator threshold, I <sub>OUT</sub> > I <sub>LIM</sub>                                                           | 0.609 | 1.05 | 1.37     | V     |
| ΔV <sub>ITIMER</sub>   | ITIMER discharge differential voltage threshold, I <sub>OUT</sub> > I <sub>LIM</sub>                                       | 1.286 | 1.52 | 1.741    | V     |
| POWER GOO              | DD INDICATION (PG) - TPS25972x/4x                                                                                          |       |      | <u> </u> |       |
|                        | PG pin voltage while de-asserted. $V_{IN}$ < $V_{UVP(F)}$ , $V_{EN}$ < $V_{SD(F)}$ , Weak pull-up ( $I_{PG}$ = 26 $\mu$ A) |       | 663  | 1000     | mV    |
| $V_{PGD}$              | PG pin voltage while de-asserted. $V_{IN} < V_{UVP(F)}$ , $V_{EN} < V_{SD(F)}$ , Strong pull-up ( $I_{PG} = 242 \ \mu A$ ) |       | 782  | 1000     | mV    |
|                        | PG pin voltage while de-asserted, V <sub>IN</sub> > V <sub>UVP(R)</sub>                                                    |       | 0    | 600      | mV    |
| I <sub>PGLKG</sub>     | PG pin leakage current, PG asserted                                                                                        |       |      | 3        | μA    |
| POWERGOO               | D THRESHOLD (PGTH)                                                                                                         |       |      | '        |       |
| V <sub>PGTH(R)</sub>   | PGTH rising threshold                                                                                                      | 1.178 | 1.2  | 1.23     | V     |
| V <sub>PGTH(F)</sub>   | PGTH falling threshold                                                                                                     | 1.071 | 1.1  | 1.13     | V     |
| I <sub>PGTHLKG</sub>   | PGTH pin leakage current                                                                                                   | -1    |      | 1        | μA    |
| FAULT INDIC            | ATION (FLTB) - TPS25970x                                                                                                   |       |      | <u> </u> |       |
| I <sub>FLTLKG</sub>    | FLT pin leakage current                                                                                                    | -1    |      | 1        | μA    |
| R <sub>FLTB</sub>      | FLT pin internal pull-down resistance                                                                                      |       | 12.4 |          | Ω     |
| OVERTEMPE              | RATURE PROTECTION (OTP)                                                                                                    |       |      | '        |       |
| TSD                    | Thermal Shutdown rising threshold, T <sub>J</sub> ↑                                                                        |       | 154  |          | °C    |
| TSD <sub>HYS</sub>     | Thermal Shutdown hysteresis, T <sub>J</sub> ↓                                                                              |       | 10   |          | °C    |
| DVDT                   |                                                                                                                            |       |      |          |       |
| I <sub>dVdt</sub>      | dVdt pin internal charging current                                                                                         | 1.4   | 3.4  | 5.7      | μA    |

# 6.6 Timing Requirements

|                      | PARAMETER                            | TEST CONDITIONS                                                                                     | MIN TYP | MAX | UNIT |
|----------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------|---------|-----|------|
| t <sub>OVLO</sub>    | Overvoltage lock-out response time   | TPS25970x and TPS25974x, $V_{OVLO} > V_{OV(R)}$ to $V_{OUT} \downarrow$                             | 1.2     |     | μs   |
| t <sub>OVC</sub>     | Overvoltage clamp response time      | TPS25972x, $V_{IN} > V_{OVC}$ to $V_{OUT} \downarrow$                                               | 5       |     | μs   |
| t <sub>CB</sub>      | Circuit-Breaker response time        | TPS25974x, $I_{OUT} > I_{LIM} + 30\%$ to $V_{OUT} \downarrow$                                       | 2       |     | μs   |
| t <sub>LIM</sub>     | Current limit response time          | TPS25970x and TPS25972x, $I_{OUT} > I_{LIM} + 30\%$ to $I_{OUT}$ settling to within 5% of $I_{LIM}$ | 465     |     | μs   |
| t <sub>SC</sub>      | Short-circuit response time          | I <sub>OUT</sub> > 3x I <sub>LIM</sub> to output current cut off                                    | 550     |     | ns   |
| t <sub>FT</sub>      | Fixed fast-trip response time        | I <sub>OUT</sub> > I <sub>FT</sub> to I <sub>OUT</sub> ↓                                            | 550     |     | ns   |
| t <sub>TSD,RST</sub> | Thermal Shutdown auto-retry Interval | Device enabled and T <sub>J</sub> < TSD - TSD <sub>HYS</sub>                                        | 110     |     | ms   |
| t <sub>PGA</sub>     | PG assertion de-glitch time          | V <sub>PGTH</sub> > V <sub>PGTH(R)</sub> to PG ↑                                                    | 14      |     | μs   |

Product Folder Links: TPS2597

Copyright © 2025 Texas Instruments Incorporated



| PARAMETER        |                                | TEST CONDITIONS                                  |  | TYP | MAX | UNIT |
|------------------|--------------------------------|--------------------------------------------------|--|-----|-----|------|
| t <sub>PGD</sub> | PG de-assertion de-glitch time | V <sub>PGTH</sub> < V <sub>PGTH(F)</sub> to PG ↓ |  | 14  |     | μs   |

9

Product Folder Links: TPS2597

## 6.7 Switching Characteristics

The output rising slew rate is internally controlled and constant across the entire operating voltage range to ensure the turn on timing is not affected by the load conditions. The rising slew rate can be adjusted by adding capacitance from the dVdt pin to ground. As  $C_{dVdt}$  is increased it will slow the rising slew rate (SR). See Slew Rate and Inrush Current Control (dVdt) section for more details. The Turn-Off Delay and Fall Time, however, are dependent on the RC time constant of the load capacitance ( $C_{OUT}$ ) and Load Resistance ( $R_L$ ). The Switching Characteristics are only valid for the power-up sequence where the supply is available in steady state condition and the load voltage is completely discharged before the device is enabled. Typical values are taken at  $T_J = 25^{\circ}C$  unless specifically noted otherwise.  $R_L = 100 \ \Omega$ ,  $C_{OUT} = 1 \ \mu F$ .

|                    | PARAMETER               | V <sub>IN</sub> | C <sub>dVdt</sub> = Open | C <sub>dVdt</sub> = 1800 pF | C <sub>dVdt</sub> = 3300 pF | UNITS |
|--------------------|-------------------------|-----------------|--------------------------|-----------------------------|-----------------------------|-------|
|                    |                         | 2.7 V           | 8.922                    | 1.218                       | 0.72                        |       |
| SR <sub>ON</sub>   | Output rising slew rate | 12 V            | 21.45                    | 1.562                       | 0.901                       | V/ms  |
|                    |                         | 23 V            | 34.16                    | 1.761                       | 1.003                       |       |
|                    |                         | 2.7 V           | 0.138                    | 0.505                       | 0.79                        |       |
| t <sub>D,ON</sub>  | Turn on delay           | 12 V            | 0.145                    | 0.979                       | 1.659                       | ms    |
|                    |                         | 23 V            | 0.15                     | 1.478                       | 2.562                       |       |
| t <sub>R</sub>     | Rise time               | 2.7 V           | 0.242                    | 1.771                       | 2.993                       | ms    |
|                    |                         | 12 V            | 0.446                    | 6.131                       | 10.63                       |       |
|                    |                         | 23 V            | 0.538                    | 10.43                       | 18.31                       |       |
|                    |                         | 2.7 V           | 0.379                    | 2.277                       | 3.783                       |       |
| t <sub>ON</sub>    | Turn on time            | 12 V            | 0.582                    | 7.11                        | 12.29                       | ms    |
|                    |                         | 23 V            | 0.668                    | 11.91                       | 20.87                       |       |
| t <sub>D,OFF</sub> |                         | 2.7 V           | 22.1                     | 22.1                        | 22.1                        |       |
|                    | Turn off delay          | 12 V            | 18.9                     | 18.9                        | 18.9                        | μs    |
|                    |                         | 23 V            | 16.5                     | 16.5                        | 16.5                        |       |

# 6.8 Typical Characteristics

















 $V_{EN/UVLO}$  = 2 V,  $C_{OUT}$  = 22  $\mu F,$   $C_{dVdt}$  = Open,  $V_{IN}$  ramped from 0 V  $\rightarrow$  12 V  $\rightarrow$  0 V



 $C_{OUT}$  = 22 µF,  $C_{dVdt}$  = Open, EN/UVLO connected to IN through resistor ladder, 12 V hot-plugged to IN

### 図 6-31. Power Up and Down With Input Supply



 $V_{IN}$  = 12 V,  $C_{OUT}$  = 470  $\mu F,~C_{dVdt}$  = Open,  $V_{EN/UVLO}$  stepped up to 3.3 V

# 図 6-32. Input Hot-Plug



 $V_{IN}$  = 12 V,  $C_{OUT}$  = 470  $\mu\text{F},\,C_{dVdt}$  = 5100 pF,  $V_{EN/UVLO}$  stepped up to 3.3 V

# 図 6-33. Inrush Current Without Slew Rate Control – Capacitive Load



 $V_{IN}$  = 12 V,  $C_{OUT}$  = 470  $\mu\text{F},\,R_{OUT}$  = 10  $\Omega,\,C_{dVdt}$  = 5100 pF,  $V_{EN/UVLO}$  stepped up to 3.3 V

# 図 6-34. Inrush Current With Slew Rate Control – Capacitive Load



OV threshold set to 16.7 V,  $V_{\text{IN}}$  ramped up from 12 V to 17 V

図 6-35. Inrush Current With Slew Rate Control – Resistive and Capacitive Load

図 6-36. Overvoltage Lockout Response – TPS25970x and TPS25974x

English Data Sheet: SLVSGG5



 $R_{OVCSEL}$  = GND,  $C_{OUT}$  = 220  $\mu F,$   $I_{OUT}$  = 200 mA,  $V_{IN}$  ramped up from 3.3 V to 5.8 V

#### 図 6-37. Overvoltage Clamp Response - TPS25972x



 $R_{OVCSEL}$  = 390 k $\Omega,\,C_{OUT}$  = 220  $\mu F,\,I_{OUT}$  = 200 mA,  $V_{IN}$  ramped up from 12 V to 16.5 V

#### 図 6-39. Overvoltage Clamp Response - TPS25972x



 $V_{IN}$  = 12 V,  $C_{ITIMER}$  = 1.3 nF,  $C_{OUT}$  = 220  $\mu F,~R_{ILM}$  = 715  $\Omega,~I_{OUT}$  stepped from 0 A  $\rightarrow$  11 A

# 図 6-41. Active Current Limit Response Followed by TSD - TPS25970x



 $R_{OVCSEL}$  = Open,  $C_{OUT}$  = 220  $\mu\text{F},\,I_{OUT}$  = 200 mA,  $V_{IN}$  ramped up from 5 V to 7.5 V

#### 図 6-38. Overvoltage Clamp Response - TPS25972x



 $V_{IN}$  = 12 V,  $C_{ITIMER}$  = 1.3 nF,  $C_{OUT}$  = 220  $\mu F,~R_{ILM}$  = 715  $\Omega,~I_{OUT}$  stepped from 0 A  $\rightarrow$  11 A

#### 図 6-40. Active Current Limit Response - TPS25970x



 $V_{IN}$  = 12 V,  $C_{ITIMER}$  = 120 pF,  $C_{OUT}$  = 470 μF,  $R_{ILM}$  = 715  $\Omega$ ,  $I_{OUT}$  ramped from 0 A  $\to$  8 A $\to$  4 A within 100 μs

図 6-42. Transient Overcurrent Blanking Timer Response



18

Product Folder Links: TPS2597

# 7 Detailed Description

### 7.1 Overview

The TPS2597xx is an eFuse with an integrated power path that is used to ensure safe power delivery in a system. The device starts its operation by monitoring the IN bus. When the input supply voltage  $(V_{IN})$  exceeds the undervoltage protection threshold  $(V_{UVP})$ , the device samples the EN/UVLO pin. A high level (>  $V_{UVLO}$ ) on this pin enables the internal power path (HFET) to start conducting and allow current to flow from IN to OUT. When EN/UVLO is held low (<  $V_{UVLO}$ ), the internal power path is turned off.

After a successful start-up sequence, the device now actively monitors its load current and input voltage, and controls the internal HFET to ensure that the user adjustable overcurrent limit threshold ( $I_{LIM}$ ) is not exceeded and overvoltage spikes are either safely clamped to the selected threshold voltage ( $V_{OVC}$ ) or cut-off after they cross the user-adjustable overvoltage lockout threshold ( $V_{OVLO}$ ). The device also provides fast protection against severe overcurrent during short-circuit events. This feature keeps the system safe from harmful levels of voltage and current. At the same time, a user-adjustable overcurrent blanking timer allows the system to pass moderate transient peaks in the load current profile without tripping the eFuse. This action ensures a robust protection solution against real faults which is also immune to transients, thereby ensuring maximum system uptime.

The device also has a built-in thermal sensor based shutdown mechanism to protect itself in case the device temperature  $(T_J)$  exceeds the recommended operating conditions.

19

Product Folder Links: TPS2597



# 7.2 Functional Block Diagram



# Not applicable to Latch-off variants (TPS25970L)

図 7-1. TPS25970x Block Diagram



# Not applicable to Latch-off variants (TPS25972L)

図 7-2. TPS25972x Block Diagram





# Not applicable to Latch-off variants (TPS25974L)

図 7-3. TPS25974x Block Diagram

### 7.3 Feature Description

The TPS2597xx eFuse is a compact, feature-rich power management device that provides detection, protection, and indication in the event of system faults.

### 7.3.1 Undervoltage Lockout (UVLO and UVP)

The TPS2597xx implements undervoltage protection on IN in case the applied voltage becomes too low for the system or device to properly operate. The undervoltage protection has a default lockout threshold of  $V_{UVP}$  which is fixed internally. Also, the UVLO comparator on the EN/UVLO pin allows the undervoltage protection threshold to be externally adjusted to a user-defined value.  $\[mu]$  7-4 and  $\[mu]$  1 show how a resistor divider can be used to set the UVLO set point for a given voltage supply.



図 7-4. Adjustable Undervoltage Protection

$$VIN(UV) = \frac{VUVL0 \times (R1 + R2)}{R2}$$
 (1)

### 7.3.2 Overvoltage Lockout (OVLO)

The TPS25970x and TPS25974x variants allow the user to implement overvoltage lockout to protect the load from input overvoltage conditions. The OVLO comparator on the OVLO pin allows the overvoltage protection threshold to be adjusted to a user-defined value. After the voltage at the OVLO pin crosses the OVLO rising threshold,  $V_{OV(R)}$ , the device turns off the power to the output. Thereafter, the devices wait for the voltage at the OVLO pin to fall below the OVLO falling threshold,  $V_{OV(F)}$  before the output power is turned ON again. The rising and falling thresholds are slightly different to provide hysteresis.  $\boxtimes$  7-5 and  $\rightrightarrows$  2 show how a resistor divider can be used to set the OVLO set point for a given voltage supply.



図 7-5. Adjustable Overvoltage Protection

$$VIN(OV) = \frac{VOV \times (R1 + R2)}{R2}$$
 (2)

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ) を送信



While recovering from a OVLO event, the TPS25970x variants start up with inrush control (dVdt).



図 7-6. TPS25970x Overvoltage Lockout and Recovery

While recovering from an OVLO event, the TPS25974x variants start up with inrush control (dVdt).



図 7-7. TPS25974x Overvoltage Lockout and Recovery

# 7.3.3 Overvoltage Clamp (OVC)

The TPS25972x variants implement a voltage clamp on the output to protect the system in the event of input overvoltage. When the device detects the input has exceeded the overvoltage clamp threshold ( $V_{OVC}$ ), it quickly responds within  $t_{OVC}$  and stops the output from rising further. the device then regulates the HFET linearly to clamp the output voltage below  $V_{CLAMP}$  as long as an overvoltage condition is present on the input.

*資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2025 Texas Instruments Incorporated

If the part stays in clamping state for an extended period of time, there is higher power dissipation inside the part which can eventually lead to thermal shutdown (TSD). After the part shuts down due to TSD fault, it either stays latched off (TPS25972L variant) or restart automatically after a fixed delay (TPS25972A variant). See Overtemperature Protection (OTP) for more details on device response to overtemperature.



図 7-8. TPS25972x Overvoltage Response (Auto-Retry)

There are three available overvoltage clamp threshold options, which can be configured using the OVCSEL pin.

 OVCSEL PIN CONNECTION
 OVERVOLTAGE CLAMP THRESHOLD

 Shorted to GND
 3.89 V

 Open
 5.76 V

 Connected to GND through a 390-kΩ resistor
 13.88 V

表 7-1. TPS25972x Overvoltage Clamp Threshold Selection

#### 7.3.4 Inrush Current, Overcurrent, and Short Circuit Protection

TPS2597xx incorporates four levels of protection against overcurrent:

- 1. Adjustable slew rate (dVdt) for inrush current control
- 2. Adjustable threshold (I<sub>LIM</sub>) for overcurrent protection during start-up or steady-state
- 3. Adjustable threshold (I<sub>SC</sub>) for fast-trip response to severe overcurrent during start-up or steady-state
- 4. Fixed threshold (I<sub>FT</sub>) for fast-trip response to quickly protect against hard output short-circuits during steadystate

#### 7.3.4.1 Slew Rate (dVdt) and Inrush Current Control

During hot-plug events or while trying to charge a large output capacitance at start-up, there can be a large inrush current. If the inrush current is not managed properly, it can damage the input connectors or cause the system power supply to droop leading to unexpected restarts elsewhere in the system or both. The inrush current during turn on is directly proportional to the load capacitance and rising slew rate. Use  $\not \equiv 3$  to find the slew rate (SR) required to limit the inrush current ( $I_{INRIJSH}$ ) for a given load capacitance ( $C_{OUIT}$ ):



$$SR (V/ms) = \frac{IINRUSH (mA)}{COUT (\mu F)}$$
(3)

A capacitor can be connected to the dVdt pin to control the rising slew rate and lower the inrush current during turn on. Use  $\pm 4$  to calculate the required  $C_{dVdt}$  capacitance to produce a given slew rate.

$$CdVdt \left( pF \right) = \frac{3300}{SR \left( V/ms \right)} \tag{4}$$

The fastest output slew rate is achieved by leaving the dVdt pin open.

注

For  $C_{dVdt} > 10$ nF, TI recommends to add a  $100\Omega$  resistor in series with the capacitor on the dVdt pin.

#### 7.3.4.2 Circuit-Breaker

The circuit-breaker variants (TPS25974x) respond to output overcurrent conditions by turning off the output after a user-adjustable transient fault blanking interval. When the load current exceeds the set overcurrent threshold ( $I_{LIM}$ ) set by the ILM pin resistor ( $R_{ILM}$ ), but stays lower than the fast-trip threshold ( $2 \times I_{LIM}$ ), the device starts discharging the ITIMER pin capacitor using an internal 2-µA pulldown current. If the load current drops below  $I_{LIM}$  before the ITIMER pin capacitor ( $C_{ITIMER}$ ) discharges by  $\Delta V_{ITIMER}$ , the ITIMER is reset by pulling it up to  $V_{INT}$  internally and the circuit breaker action is not engaged. This action allows short load transient pulses to pass through the device without tripping the circuit. If the overcurrent condition persists, the  $C_{ITIMER}$  continues to discharge and after it discharges by  $\Delta V_{ITIMER}$ , the circuit breaker action turns off the HFET immediately. At the same time, the  $C_{ITIMER}$  is charged up to  $V_{INT}$  again so that it is at its default state before the next overcurrent event. This action ensures the full blanking timer interval is provided for every overcurrent event. Use  $\cancel{\times}$  5 to calculate the  $R_{ILM}$  value for an overcurrent threshold.

$$RILM (\Omega) = \frac{5747}{ILIM (A)}$$
 (5)

注

- 1. Leaving the ILM pin Open sets the current limit to nearly zero and results in the part breaking the circuit with the slightest amount of loading at the output.
- Shorting the ILM pin to ground at any point during normal operation is detected as a fault and the
  part shuts down. There is a minimum current (I<sub>FLT</sub>) which the part allows in this condition before
  the pin short condition is detected.

The duration for which transients are allowed can be adjusted using an appropriate capacitor value from ITIMER pin to ground. Use  $\not \equiv 6$  to calculate the C<sub>ITIMER</sub> value needed to set the desired transient overcurrent blanking interval.

$$tITIMER (ms) = \frac{\Delta VITIMER (V) \times CITIMER (nF)}{IITIMER (\mu A)}$$
(6)



図 7-9. TPS25974x Overcurrent Response

注

- 1. Leave the ITIMER pin open to allow the part to break the circuit with the minimum possible delay.
- 2. Shorting the ITIMER pin to ground results in minimum overcurrent response delay (similar to ITIMER pin open condition), but increases the device current consumption. This action is not a recommended mode of operation.
- 3. Increasing the ITIMER cap value extends the overcurrent blanking interval, but it also extends the time needed for the ITIMER cap to recharge up to V<sub>INT</sub>. If the next overcurrent event occurs before the ITIMER cap is recharged fully, it takes less time to discharge to the ITIMER expiry threshold, thereby providing a shorter blanking interval than intended.

After the part shuts down due to a circuit-breaker fault, it either stays latched off (TPS25974L variant) or restart automatically after a fixed delay (TPS25974A variant).

### 7.3.4.3 Active Current Limiting

The active current limit variants (TPS25970x and TPS25972x) respond to output overcurrent conditions by actively limiting the current after a user adjustable transient fault blanking interval. When the load current exceeds the set overcurrent threshold ( $I_{LIM}$ ) set by the ILM pin resistor ( $R_{ILM}$ ), but stays lower than the short-circuit threshold ( $2 \times I_{LIM}$ ), the device starts discharging the ITIMER pin capacitor using an internal 2- $\mu$ A pulldown current. If the load current drops below the overcurrent threshold before the ITIMER capacitor ( $C_{ITIMER}$ )



discharges by  $\Delta V_{ITIMER}$ , the ITIMER is reset by pulling it up to  $V_{INT}$  internally and the current limit action is not engaged. This event allows short load transient pulses to pass through the device without getting current limited. If the overcurrent condition persists, the  $C_{ITIMER}$  continues to discharge and after it discharges by  $\Delta V_{ITIMER}$ , the current limit starts regulating the HFET to actively limit the current to the set overcurrent threshold ( $I_{LIM}$ ). At the same time, the  $C_{ITIMER}$  is charged up to  $V_{INT}$  again so that it is at its default state before the next overcurrent event. This event ensures the full blanking timer interval is provided for every overcurrent event. Use  $\stackrel{>}{\not\sim}$  7 to calculate the  $R_{ILM}$  value for a desired overcurrent threshold.

$$RILM (\Omega) = \frac{5747}{ILIM (A)}$$
 (7)

注

- 1. Leaving the ILM pin open sets the current limit to nearly zero and results in the part entering current limit with the slightest amount of loading at the output.
- 2. The current limit circuit employs a foldback mechanism. The current limit threshold in the foldback region (0 V <  $V_{OUT}$  <  $V_{FB}$ ) is lower than the steady state current limit threshold ( $I_{LIM}$ ).
- 3. Shorting the ILM pin to ground at any point during normal operation is detected as a fault and the part shuts down. There's a minimum current (I<sub>FLT</sub>) which the part allows in this condition before the pin short condition is detected.

The duration for which transients are allowed can be adjusted using an appropriate capacitor value from ITIMER pin to ground. Use  $\not \equiv 8$  to calculate the C<sub>ITIMER</sub> value needed to set the desired transient overcurrent blanking interval.

$$tITIMER (ms) = \frac{\Delta VITIMER (V) \times CITIMER (nF)}{IITIMER (\mu A)}$$
(8)



図 7-10. TPS25970x and TPS25972x Active Current Limit Response

注

- 1. Leave the ITIMER pin open to allow the part to limit the current with the minimum possible delay.
- 2. Shorting the ITIMER pin to ground results in minimum overcurrent response delay (similar to ITIMER pin open condition), but increases the device current consumption. This action is not a recommended mode of operation.
- Active current limiting based on R<sub>ILM</sub> is active during start-up for TPS25970x, TPS25972x (active current limit) as well as TPS25974x (circuit-breaker) variants. In case the start-up current exceeds I<sub>LIM</sub>, the device regulates the current to the set limit. However, during start-up the current limit is engaged without waiting for the ITIMER delay.
- 4. For the TPS25972x variants, during overvoltage clamp condition, if an overcurrent event occurs, the current limit is engaged without waiting for the ITIMER delay.
- 5. Increasing the C<sub>ITIMER</sub> value extends the overcurrent blanking interval, but it also extends the time needed for the C<sub>ITIMER</sub> to recharge up to V<sub>INT</sub>. If the next overcurrent event occurs before the C<sub>ITIMER</sub> is recharged fully, it takes lesser time to discharge to the ITIMER expiry threshold, thereby providing a shorter blanking interval than intended.

During active current limit, the output voltage drops, resulting in increased device power dissipation across the HFET. If the device internal temperature (T<sub>J</sub>) exceeds the thermal shutdown threshold (TSD), the HFET is turned off. After the part shuts down due to TSD fault, it either stays latched off (TPS2597xL variants) or restarts

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

automatically after a fixed delay (TPS2597xA variants). See *Overtemperature Protection (OTP)* for more details on device response to overtemperature.

#### 7.3.4.4 Short-Circuit Protection

During an output short-circuit event, the current through the device increases very rapidly. When a severe overcurrent condition is detected, the device triggers a fast-trip response to limit the current to a safe level. The internal fast-trip comparator employs a scalable threshold ( $I_{SC}$ ) which is equal to 2 ×  $I_{LIM}$ . This action enables the user to adjust the fast-trip threshold rather than using a fixed threshold which can be too high for some low current systems. The device also employs a fixed fast-trip threshold ( $I_{FT}$ ) to protect fast protection against hard short-circuits during steady state. The fixed fast-trip threshold is higher than the maximum recommended user adjustable scalable fast-trip threshold. After the current exceeds  $I_{SC}$  or  $I_{FT}$ , the HFET is turned off completely within  $t_{FT}$ . Thereafter, the devices tries to turn the HFET back on after a short de-glitch interval (30 µs) in a current limited manner instead of a dVdt limited manner. This action ensures that the HFET has a faster recovery after a transient overcurrent event and minimizes the output voltage droop. However, if the fault is persistent, the device stays in current limit causing the junction temperature to rise and eventually enter thermal shutdown. For details on the device response to overtemperature, see *Overtemperature Protection (OTP)*.



(1) Applicable only to TPS25972x and TPS25974x variants

(3) Applicable only to TPS2597xA variants

図 7-11. TPS2597xx Short-Circuit Response

### 7.3.5 Analog Load Current Monitor

The device allows the system to accurately monitor the output load current by providing an analog current sense output on the ILM pin, which is proportional to the current through the FET. The user can sense the voltage  $(V_{ILM})$  across the  $R_{ILM}$  to get a measure of the output load current.

IOUT (A) = 
$$\frac{\text{VILM (}\mu\text{V})}{\text{RILM (}\Omega\text{)} \times \text{GIMON (}\mu\text{A/A}\text{)}}$$
 (9)

Copyright © 2025 Texas Instruments Incorporated

<sup>(2)</sup> Applicable only to TPS25970x variants

The waveform below shows the ILM signal response to a load step at the output.



 $V_{\text{IN}}$  = 12 V,  $R_{\text{ILM}}$  = 715  $\Omega,\,I_{\text{OUT}}$  varied dynamically between 0 A and 5.5 A

### 図 7-12. Analog Load Current Monitor Response

注

The ILM pin is sensitive to capacitive loading. Careful design and layout is needed to ensure the parasitic capacitive loading on the ILM pin is < 50 pF for stable operation.

### 7.3.6 Overtemperature Protection (OTP)

The device monitors the internal die temperature  $(T_J)$  at all times and shuts down the part as soon as the temperature exceeds a safe operating level (TSD), thereby protecting the device from damage. The device does not turn back on until the junction cools down sufficiently, that is the die temperature falls below (TSD – TSD<sub>HYS</sub>).

When the TPS2597xL (latch-off variant) detects thermal overload, it shuts down and remains latched-off until the device is power cycled or re-enabled. When the TPS2597xA (auto-retry variant) detects thermal overload, it remains off until it has cooled down by  $TSD_{HYS}$ . Thereafter, the device remains off for an additional delay of  $t_{RST}$  after which it automatically retries to turn on if it is still enabled.

| DEVICE                 | ENTER TSD | EXIT TSD                                                                                                                                                                                                                |  |  |
|------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| TPS2597xL (Latch-Off)  | 0         | $\begin{split} &T_{J} < TSD - TSD_{HYS} \\ &V_{IN} \text{ cycled to } 0 \text{ V and then above } V_{UVP(R)} \text{ OR} \\ &EN/UVLO \text{ toggled below } V_{SD(F)} \end{split}$                                       |  |  |
| TPS2597xA (Auto-Retry) | T. > TSD  | $\begin{split} &T_{J} < TSD - TSD_{HYS} \\ &V_{IN} \text{ cycled to 0 V and then above } V_{UVP(R)} \text{ or } \\ &EN/UVLO \text{ toggled below } V_{SD(F)} \text{ or } t_{RST} \text{ timer} \\ &expired \end{split}$ |  |  |

表 7-2. Thermal Shutdown

### 7.3.7 Fault Response and Indication (FLT)

表 7-3 summarizes the device response to various fault conditions. Additionally, an active low external fault indication (FLT) pin is available on the TPS25970x variants.

表 7-3. Fault Summary

| EVENT           | PROTECTION<br>RESPONSE | FAULT LATCHED<br>INTERNALLY | FLT PIN STATUS (1) | FLT ASSERTION<br>DELAY <sup>(1)</sup> |
|-----------------|------------------------|-----------------------------|--------------------|---------------------------------------|
| Overtemperature | Shutdown               | Y                           | L                  |                                       |

Product Folder Links: TPS2597

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

### 表 7-3. Fault Summary (続き)

| - · · · · · · · · · · · · · · · · · · ·                                             |                                              |                             |                    |                                       |  |
|-------------------------------------------------------------------------------------|----------------------------------------------|-----------------------------|--------------------|---------------------------------------|--|
| EVENT                                                                               | PROTECTION<br>RESPONSE                       | FAULT LATCHED<br>INTERNALLY | FLT PIN STATUS (1) | FLT ASSERTION<br>DELAY <sup>(1)</sup> |  |
| Undervoltage (UVP or UVLO)                                                          | Shutdown                                     | N                           | Н                  |                                       |  |
| Innut Overveltere                                                                   | Shutdown <sup>(1)</sup> (2)                  | N                           | Н                  |                                       |  |
| Input Overvoltage                                                                   | Voltage Clamp <sup>(2)</sup>                 | N                           | N/A                |                                       |  |
| Transient Overcurrent (I <sub>LIM</sub> < I <sub>OUT</sub> < 2 × I <sub>LIM</sub> ) | None                                         | N                           | N                  |                                       |  |
| Persistent Overcurrent                                                              | Circuit Breaker <sup>(3)</sup>               | Υ                           | N/A                |                                       |  |
| Persistent Overcurrent                                                              | Current Limit <sup>(4)</sup>                 | N                           | L                  | t <sub>ITIMER</sub>                   |  |
| Output Short-Circuit to GND                                                         | Circuit Breaker followed by<br>Current Limit | N                           | Н                  |                                       |  |
| ILM Pin Open<br>(During Steady State)                                               | Shutdown                                     | N                           | L                  | t <sub>ITIMER</sub>                   |  |
| ILM Pin Shorted to GND                                                              | Shutdown                                     | Y                           | L                  | t <sub>ITIMER</sub>                   |  |

- (1) Applicable to TPS25970x variants only.
- (2) Applicable to TPS25972x variants only.
- (3) Applicable to TPS25974x variants only.
- (4) Applicable to TPS25970x and TPS25972x variants only.

Faults which are latched internally can be cleared either by power cycling the part (pulling  $V_{IN}$  to 0 V) or by pulling the EN/UVLO pin voltage below  $V_{SD}$ . This action also releases the  $\overline{FLT}$  pin for the TPS25970x variants and resets the  $t_{RST}$  timer for the TPS2597xA (auto-retry) variants.

During a latched fault, pulling the EN/UVLO just below the UVLO threshold has no impact on the device. This fact is true for both TPS2597xL (latch-off) and TPS2597xA (auto-retry) variants.

For TPS2597xA (auto-retry) variants, on expiry of the  $t_{RST}$  timer after a fault, the device restarts automatically and the  $\overline{FLT}$  pin is de-asserted (TPS25970A variant).

### 7.3.8 Power-Good Indication (PG)

The TPS25972x and TPS25974x variants provide an active high digital output (PG) which serves as a power-good indication signal and is asserted high depending on the voltage at the PGTH pin along with the device state information. The PG is an open-drain pin and must be pulled up to an external supply.

After power up, PG is pulled low initially. The device initiates a inrush sequence in which the HFET is turned on in a controlled manner. When the HFET gate voltage reaches the full overdrive indicating that the inrush sequence is complete and the voltage at PGTH is above  $V_{PGTH(R)}$ , the PG is asserted after a de-glitch time ( $t_{PGA}$ ).

PG is de-asserted if at any time during normal operation, the voltage at PGTH falls below  $V_{PGTH(F)}$ , or the device detects a fault (except overcurrent). The PG de-assertion de-glitch time is  $t_{PGD}$ .



図 7-13. TPS25972x, TPS25974x PG Timing Diagram

33

Product Folder Links: TPS2597



## 表 7-4. TPS25972x and TPS25974x PG Indication Summary

| EVENT                                | DEVICE STATUS                       | PG PIN STATUS                                                                                   | PG PIN TOGGLE DELAY                    |
|--------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------|----------------------------------------|
| Undervoltage (UVP or UVLO)           | OFF                                 | L                                                                                               |                                        |
| Overvoltage<br>(TPS25972x only)      | ON (Clamping)                       | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub> t <sub>PGD</sub>      |
| Overvoltage<br>(TPS25974x only)      | OFF                                 | L                                                                                               | t <sub>PGD</sub>                       |
| Steady state                         | ON                                  | H (If PGTH pin voltage > $V_{PGTH(R)}$ ) L (If PGTH pin voltage < $V_{PGTH(F)}$ )               | t <sub>PGA</sub> t <sub>PGD</sub>      |
| Transient overcurrent                | ON                                  | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub>                       |
| Persistent overload (TPS25972x only) | ON (Current Limiting)               | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub> t <sub>PGD</sub>      |
| Persistent overload (TPS25974x only) | OFF (Circuit-Breaker)               | L                                                                                               | t <sub>PGD</sub>                       |
| Output short-circuit to GND          | Fast-trip followed by Current Limit | H (If PGTH pin voltage > V <sub>PGTH(R)</sub> ) L (If PGTH pin voltage < V <sub>PGTH(F)</sub> ) | t <sub>PGA</sub> t <sub>PGD</sub>      |
| ILM pin open                         | OFF                                 | L (If PGTH < 1.1 V)                                                                             | t <sub>PGD</sub> + t <sub>ITIMER</sub> |
| ILM pin shorted to GND               | OFF                                 | L                                                                                               | t <sub>PGD</sub>                       |
| Overtemperature                      | OFF                                 | L                                                                                               | t <sub>PGD</sub>                       |

When there is no supply to the device, the PG pin is expected to stay low. However, there is no active pulldown in this condition to drive this pin all the way down to 0 V. If the PG pin is pulled up to an independent supply which is present even if the device is unpowered, there can be a small voltage seen on this pin depending on the pin sink current, which is a function of the pullup supply voltage and resistor. Minimize the sink current to keep this pin voltage low enough not to be detected as a logic HIGH by associated external circuits in this condition.

### 7.4 Device Functional Modes

The TPS25970x and TPS25974x variants have only one functional mode that applies when operated within the recommended operating conditions.

The TPS25972x variants have three different functional modes depending on the OVCSEL pin connection.

### 表 7-5. TPS25972x Overvoltage Clamp Threshold Selection

| OVCSEL PIN CONNECTION                      | OVERVOLTAGE CLAMP THRESHOLD |  |
|--------------------------------------------|-----------------------------|--|
| Shorted to GND                             | 3.89 V                      |  |
| Open                                       | 5.76 V                      |  |
| Connected to GND through a 390-kΩ resistor | 13.88 V                     |  |

Product Folder Links: TPS2597

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated

# 8 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 8.1 Application Information

The TPS2597xx is a 2.7-V to 23-V, 7-A eFuse that is typically used for power rail protection applications. The device operates from 2.7 V to 23 V with adjustable overvoltage and undervoltage protection. The device provides ability to control inrush current and protection against overcurrent conditions. The device can be used in a variety of systems such as adapter input protection, server, PC motherboard, add-on cards, enterprise storage – RAID/HBA/SAN/eSSD, retail point-of-sale terminals, smartphones, and tablets. The design procedure explained in the subsequent sections can be used to select the supporting component values based on the application requirement. Additionally, a spreadsheet design tool, *TPS2597xx Design Calculator*, is available in the web product folder.

### 8.1.1 Single Device, Self-Controlled



図 8-1. Single Device, Self-Controlled

### Other variations:

In a Host MCU controlled system, EN/UVLO or OVLO can also be driven from the host GPIO to control the device.

ILM pin can be connected to the MCU ADC input for current monitoring purpose.

35

Product Folder Links: TPS2597

注

TI recommends to keep parasitic capacitance on ILM pin below 50 pF to ensure stable operation.

For the TPS25972x and TPS25974x variants, either  $V_{IN}$  or  $V_{OUT}$  can be used to drive the PGTH resistor divider depending on which supply must be monitored for Power Good indication.

### 8.2 Typical Application

TPS2597xx can be used for server add-on card input power protection. During overcurrent or short-circuit event at load side, TPS2597xx can quickly respond to this fault event by turning off the device and thus protect the load from damage as well as prevent input supply from drooping. The ITIMER feature allows short duration peak currents to pass through without tripping the eFuse, thereby meeting the transient load current profile of these cards.



<sup>\*</sup> Optional circuit components needed for transient protection depending on input and output inductance. Please refer to *Transient Protection* section for details.

図 8-2. Server Add-on Card Input Power Protection

Product Folder Links: TPS2597

Copyright © 2025 Texas Instruments Incorporated

### 8.2.1 Design Requirements

表 8-1. Design Parameters

| PARAMETER                                               | VALUE           |  |  |  |
|---------------------------------------------------------|-----------------|--|--|--|
| Input supply voltage (V <sub>IN</sub> )                 | 12 V            |  |  |  |
| Undervoltage threshold (V <sub>IN(UV)</sub> )           | 10.8 V          |  |  |  |
| Overvoltage threshold (V <sub>IN(OV)</sub> )            | 13.2 V          |  |  |  |
| Output Power Good threshold (V <sub>PG</sub> )          | 11.4 V          |  |  |  |
| Maximum continuous current                              | 7 A             |  |  |  |
| Load transient blanking interval (t <sub>ITIMER</sub> ) | 1 ms            |  |  |  |
| Output capacitance (C <sub>OUT</sub> )                  | 470 μF          |  |  |  |
| Output rise time (t <sub>R</sub> )                      | 20 ms           |  |  |  |
| Overcurrent threshold (I <sub>LIM</sub> )               | 7.7 A           |  |  |  |
| Overcurrent response                                    | Circuit breaker |  |  |  |
| Fault response                                          | Latch-off       |  |  |  |

### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Device Selection

Because the application requires circuit-breaker response to overcurrent with latch-off response after a fault, the TPS25974L variant is selected after referring to the *Device Comparison Table*.

### 8.2.2.2 Setting Undervoltage and Overvoltage Thresholds

The supply undervoltage and overvoltage thresholds are set using the resistors R1, R2, and R3, whose values can be calculated using  $\pm$  10 and  $\pm$  11:

$$VIN(UV) = \frac{VUVLO(R) \times (R1 + R2 + R3)}{R2 + R3}$$
 (10)

$$VIN(OV) = \frac{VOV(R) \times (R1 + R2 + R3)}{R3}$$
 (11)

Where  $V_{UVLO(R)}$  is the UVLO rising threshold and  $V_{OV(R)}$  is the OVLO rising threshold. Because R1, R2, and R3 leak the current from input supply  $V_{IN}$ , these resistors must be selected based on the acceptable leakage current from input power supply  $V_{IN}$ . The current drawn by R1, R2, and R3 from the power supply is IR123 =  $V_{IN}$  / (R1 + R2 + R3). However, leakage currents due to external active components connected to the resistor string can add error to these calculations. So, the resistor string current, IR123 must be chosen to be 20 times greater than the leakage current expected on the EN/UVLO and OVLO pins.

From the device electrical specifications, both the EN/UVLO and OVLO leakage currents are 0.1  $\mu$ A (maximum),  $V_{OV(R)}$  = 1.2 V and  $V_{UVLO(R)}$  = 1.2 V. From design requirements,  $V_{IN(OV)}$  = 13.2 V and  $V_{IN(UV)}$  = 10.8 V. To solve the equation, first choose the value of R1 = 470  $k\Omega$  and use the above equations to solve for R2 = 10.7  $k\Omega$  and R3 = 48  $k\Omega$ .

Using the closest standard 1% resistor values, we get R1 = 470 k $\Omega$ , R2 = 11 k $\Omega$ , and R3 = 47 k $\Omega$ .

### 8.2.2.3 Setting Output Voltage Rise Time (t<sub>R</sub>)

For a successful design, the junction temperature of the device must be kept below the absolute maximum rating during both dynamic (start-up) and steady-state conditions. Dynamic power stresses often are an order of magnitude greater than the static stresses, so it is important to determine the right start-up time and inrush current limit required with system capacitance to avoid thermal shutdown during start-up.

The slew rate (SR) needed to achieve the desired output rise time can be calculated as:

$$SR (V/ms) = \frac{VIN (V)}{tR (ms)} = \frac{12 V}{20 ms} = 0.6 V/ms$$
 (12)

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

37



The C<sub>dVdt</sub> needed to achieve this slew rate can be calculated as:

$$CdVdt (pF) = \frac{3300}{SR (V/ms)} = \frac{3300}{0.6} = 5500 pF$$
 (13)

Choose the nearest standard capacitor value as 5600 pF.

For this slew rate, the inrush current can be calculated as:

IINRUSH (mA) = SR (V/ms) × COUT (
$$\mu$$
F) = 0.6 × 470 = 282 mA (14)

The average power dissipation inside the part during inrush can be calculated as:

PDINRUSH (W) = 
$$\frac{\text{IINRUSH (A)} \times \text{VIN (V)}}{2} = \frac{0.282 \times 12}{2} = 1.69 \text{ W}$$
 (15)

For the given power dissipation, the thermal shutdown time of the device must be greater than the ramp-up time  $t_R$  to avoid start-up failure.  $\boxtimes$  8-3 shows the thermal shutdown limit. For 1.69 W of power, the shutdown time is more than 10 s, which is very large as compared to  $t_R$  = 20 ms. Therefore, it is safe to use 20 ms as the start-up time for this application.



☑ 8-3. Thermal Shut-Down Plot During Inrush

沣

In some systems, there can be active load circuits (for example, DC-DC converters) with low turn-on threshold voltages which can start drawing power before the eFuse has completed the inrush sequence. This action can cause additional power dissipation inside the eFuse during start-up and can lead to thermal shutdown. TI recommends to use the Power Good (PG) pin of the eFuse to enable and disable the load circuit. This action ensures that the load is turned on only when the eFuse has completed its start-up and is ready to deliver full power without the risk of hitting thermal shutdown.

#### 8.2.2.4 Setting Power-Good Assertion Threshold

The Power Good assertion threshold can be set using the resistors R4 and R5 connected to the PGTH pin, whose values can be calculated as:

$$VPG = \frac{VPGTH(R) \times (R4 + R5)}{R5}$$
 (16)

Because R4 and R5 leak the current from the output rail  $V_{OUT}$ , these resistors must be selected to minimize the leakage current. The current drawn by R4 and R5 from the power supply is IR45 =  $V_{OUT}$  / (R4 + R5). However, leakage currents due to external active components connected to the resistor string can add error to these

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2025 Texas Instruments Incorporated

calculations. So, the resistor string current, IR123 must be chosen to be 20 times greater than the PGTH leakage current expected.

From the device electrical specifications, PGTH leakage current is 1  $\mu$ A (maximum),  $V_{PGTH(R)}$  = 1.2 V and from design requirements,  $V_{PG}$  = 11.4 V. To solve the equation, first choose the value of R4 = 47  $k\Omega$  and calculate R5 = 5.52  $k\Omega$ . Choose the nearest 1% standard resistor value as R5 = 5.6  $k\Omega$ .

### 8.2.2.5 Setting Overcurrent Threshold (I<sub>LIM</sub>)

The overcurrent protection (Circuit Breaker) threshold can be set using the R<sub>ILM</sub> resistor whose value can be calculated as:

RILM 
$$(\Omega) = \frac{5747}{\text{ILIM (A)}} = \frac{5747}{7.7 \text{ A}} = 746.4 \Omega$$
 (17)

Choose nearest 1% standard resistor value as 715  $\Omega$ .

### 8.2.2.6 Setting Overcurrent Blanking Interval (t<sub>ITIMER</sub>)

The overcurrent blanking timer interval can be set using the C<sub>ITIMER</sub> capacitor whose value can be calculated as:

CITIMER (nF) = 
$$\frac{\text{tITIMER (ms)} \times \text{IITIMER (}\mu\text{A})}{\Delta \text{ VITIMER (}V)} = \frac{1 \times 2}{1.52} = 1.32 \text{ nF}$$
 (18)

Choose nearest standard capacitor value as 1.3 nF.

### 8.2.3 Application Curves



## 8.3 Parallel Operation

Applications that need higher steady current can use two TPS25974x devices connected in parallel as shown in 8-7. In this configuration, the first device turns on initially to provide the inrush current control. The second device is held in an OFF state by driving its EN/UVLO pin low using the PG signal of the first device. After the inrush sequence is complete, the first device asserts its PG pin high and turns on the second device. The



second device asserts its PG signal to indicate when it has turned on fully, thereby indicating to the system that the parallel combination is ready to deliver the full steady state current.

After in steady state, both devices share current nearly equally. There can be a slight skew in the currents depending on the part-to-part variation in the  $R_{ON}$  as well as the PCB trace resistance mismatch.



図 8-7. Two Devices Connected in Parallel for Higher Steady State Current Capability

The waveforms below illustrate the behavior of the parallel configuration during start-up as well as during steady state.

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated



図 8-8. Parallel Devices Sequencing During Start-Up



図 8-9. Parallel Devices Load Current During Steady State and Overload

## 8.4 Power Supply Recommendations

The TPS2597xx devices are designed for a supply voltage range of 2.7 V  $\leq$  V<sub>IN</sub>  $\leq$  23 V. TI recommends an input ceramic bypass capacitor higher than 0.1  $\mu$ F if the input supply is located more than a few inches from the device. The power supply must be rated higher than the set current limit to avoid voltage droops during overcurrent and short-circuit conditions.

### 8.4.1 Transient Protection

In the case of a short-circuit and overload current limit when the device interrupts current flow, the input inductance generates a positive voltage spike on the input, and the output inductance generates a negative voltage spike on the output. The peak amplitude of voltage spikes (transients) is dependent on the value of inductance in series to the input or output of the device. Such transients can exceed the absolute maximum ratings of the device if steps are not taken to address the issue. Typical methods for addressing transients include:

- Minimize lead length and inductance into and out of the device.
- Use a large PCB GND plane.
- Connect a Schottky diode from the OUT pin ground to absorb negative spikes.
- Connect a low ESR capacitor larger than 1 µF at the OUT pin very close to the device.
- Use a low-value ceramic capacitor C<sub>IN</sub> = 1 μF to absorb the energy and dampen the transients. The capacitor voltage rating must be at least twice the input supply voltage to be able to withstand the positive voltage excursion during inductive ringing.

Use 式 19 to estimate the approximate value of input capacitance:



$$VSPIKE(Absolute) = VIN + ILOAD \times \sqrt{\frac{LIN}{CIN}}$$
 (19)

#### where

- V<sub>IN</sub> is the nominal supply voltage.
- I<sub>LOAD</sub> is the load current.
- L<sub>IN</sub> equals the effective inductance seen looking into the source.
- C<sub>IN</sub> is the capacitance present at the input.
- Some applications can require the addition of a Transient Voltage Suppressor (TVS) to prevent transients
  from exceeding the absolute maximum ratings of the device. In some cases, even if the maximum amplitude
  of the transients is below the absolute maximum rating of the device, a TVS can help to absorb the excessive
  energy dump and prevent it from creating very fast transient voltages on the input supply pin of the IC, which
  can couple to the internal control circuits and cause unexpected behavior.
- 図 8-10 shows the circuit implementation with optional protection components.



図 8-10. Circuit Implementation With Optional Protection Components

# 8.4.2 Output Short-Circuit Measurements

It is difficult to obtain repeatable and similar short-circuit testing results. The following contribute to variation in results:

- · Source bypassing
- Input leads
- Circuit layout
- Component selection
- Output shorting method
- Relative location of the short
- Instrumentation

資料に関するフィードバック (ご意見やお問い合わせ) を送信

Copyright © 2025 Texas Instruments Incorporated

The actual short exhibits a certain degree of randomness because it microscopically bounces and arcs. Ensure that configuration and methods are used to obtain realistic results. Do not expect to see waveforms exactly like those in this data sheet because every setup is different.

### 8.5 Layout

### 8.5.1 Layout Guidelines

- For all applications, TI recommends a ceramic decoupling capacitor of 0.1 μF or greater between the IN terminal and GND terminal.
- The optimal placement of the decoupling capacitor is closest to the IN and GND terminals of the device. Care
  must be taken to minimize the loop area formed by the bypass-capacitor connection, the IN terminal, and the
  GND terminal of the IC.
- High current-carrying power-path connections must be as short as possible and must be sized to carry at least twice the full-load current.
- The GND terminal must be tied to the PCB ground plane at the terminal of the IC with the shortest possible
  trace. The PCB ground must be a copper plane or island on the board. TI recommends to have a separate
  ground plane island for the eFuse. This plane does not carry any high currents and serves as a quiet ground
  reference for all the critical analog signals of the eFuse. The device ground plane must be connected to the
  system power ground plane using a star connection.
- The IN and OUT pins are used for heat dissipation. Connect to as much copper area on top and bottom PCB layers using as possible with thermal vias. The vias under the device also help to minimize the voltage gradient across the IN and OUT pads and distribute current uniformly through the device, which is essential to achieve the best on-resistance and current sense accuracy.
- Locate the following support components close to their connection pins:
  - R<sub>ILM</sub>
  - C<sub>dVdT</sub>
  - C<sub>ITIMER</sub>
  - Resistors for the EN/UVLO, OVLO/OVCSEL, and PGTH pins
- Connect the other end of the component to the GND pin of the device with shortest trace length. The trace routing for the RILM, CITIMER and CdVdt components to the device must be as short as possible to reduce parasitic effects on the current limit, overcurrent blanking interval and soft start timing. It's recommended to keep parasitic capacitance on ILM pin below 50 pF to ensure stable operation. These traces must not have any coupling to switching signals on the board.
- Because the bias current on ILM pin directly controls the overcurrent protection behavior of the device, the PCB routing of this node must be kept away from any noisy (switching) signals.
- Protection devices such as TVS, snubbers, capacitors, or diodes must be placed physically close to the device they are intended to protect. These protection devices must be routed with short traces to reduce inductance. For example, TI recommends a protection Schottky diode to address negative transients due to switching of inductive loads. TI also recommends to add a ceramic decoupling capacitor of 1 µF or greater between OUT and GND. These components must be physically close to the OUT pins. Care must be taken to minimize the loop area formed by the Schottky diode/bypass-capacitor connection, the OUT pin, and the GND terminal of the IC.



# 8.5.2 Layout Example





図 8-11. Layout Example - Single TPS25974x With PGTH Referred to OUT

# 9 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

## 9.1 Device Support

## 9.1.1 サード・パーティ製品に関する免責事項

サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメン ツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サ ード・パーティ製品またはサービスの是認の表明を意味するものではありません。

# 9.2 Documentation Support

#### 9.2.1 Related Documentation

For related documentation see the following:

- Texas Instruments, TPS2597EVM eFuse Evaluation Board user's guide
- Texas Instruments, TPS2597xx Design Calculator

# 9.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をク リックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。変更の詳細に ついては、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

# 9.4 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。

#### 9.5 Trademarks

HotRod<sup>™</sup> and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

### 9.6 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。 テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

# 9.7 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

# 10 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| C | hanges from Revision C (April 2023) to Revision D (May 2025)                               | Page |
|---|--------------------------------------------------------------------------------------------|------|
| • | Added maximum input voltage rising slew rate = 100V/µs to Absolute Maximum Ratings section | 5    |
| • | Added maximum input voltage falling slew rate = 10V/µs to Absolute Maximum Ratings section | 5    |

Product Folder Links: TPS2597

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

45



| Cł | hanges from Revision B (January 2022) to Revision C (April 2023) | Page |
|----|------------------------------------------------------------------|------|
| •  | UL/IEC 認証ステータスを更新                                                | 1    |

Product Folder Links: TPS2597

# 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

47

Product Folder Links: TPS2597

# 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated www.ti.com

.com 7-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins     | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|--------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                    |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                    |                       |      | (4)           | (5)                 |              |              |
| TPS25970ARPWR         | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KNH         |
| TPS25970ARPWR.A       | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KNH         |
| TPS25970LRPWR         | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KOH         |
| TPS25970LRPWR.A       | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KOH         |
| TPS25972ARPWR         | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KPH         |
| TPS25972ARPWR.A       | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KPH         |
| TPS25972LRPWR         | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KQH         |
| TPS25972LRPWR.A       | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KQH         |
| TPS25974ARPWR         | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KRH         |
| TPS25974ARPWR.A       | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KRH         |
| TPS25974LRPWR         | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KSH         |
| TPS25974LRPWR.A       | Active | Production    | VQFN-HR (RPW)   10 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 2KSH         |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# PACKAGE OPTION ADDENDUM

www.ti.com 7-Nov-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com 13-Mar-2024

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS25970ARPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS25970LRPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS25972ARPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS25972LRPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS25974ARPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |
| TPS25974LRPWR | VQFN-<br>HR     | RPW                | 10 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |



www.ti.com 13-Mar-2024



# \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS25970ARPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS25970LRPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS25972ARPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS25972LRPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS25974ARPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |
| TPS25974LRPWR | VQFN-HR      | RPW             | 10   | 3000 | 210.0       | 185.0      | 35.0        |

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月