# TPS25763-Q1 車載用 USB Type-C® パワー デリバリ コントローラ、昇降圧レギ ュレータおよび USB-C® 経由の DisplayPort™ 代替モード搭載 ## 1 特長 - 以下の結果で AEC-Q100 認定済み: - デバイス温度グレード 1:動作時周囲温度範囲 -40°C∼+125°C - デバイス HBM ESD 分類レベル 2 - デバイス CDM ESD 分類レベル C2b - 拡張コネクタピン ESD 保護 - プログラマブル電源 (PPS) サポート付き USB パワー デリバリ (PD) コントローラ - 広い V<sub>IN</sub>:5.5V~18V (最大 40V) - 4個のパワースイッチを搭載し、最大 65W の USB PD 出力電力をサポートする統合型昇降圧 - V<sub>BUS</sub> 出力:3.3~21V、±20mV のステップ サイズ - I<sub>BUS</sub> 出力:0~3A、±50mA の電流制限ステップ サ - 代替モードのサポート - DisplayPort<sup>™</sup> - V<sub>BUS</sub> から V<sub>BAT</sub> および GND への短絡保護 - V<sub>BUS</sub> ケーブルドループ補償 - MFI 過電流保護 - スイッチング周波数:300、400、450kHz - ディザリングによる DC/DC 同期入出力 - USB ポート構成オプション - 1 つの USB-PD ポート (TPS25762-Q1) - USB-C™ 経由の DisplayPort™ (DP 代替モード) を備えた 1 つの USB-PD ポート(TPS25763-Q1) - 2 つの USB-PD ポート (TPS25772-Q1) - USB 準拠 - USB Type-C® パワー デリバリ リビジョン 3.1 - TPS25762-Q1:PPS、TID による USB-IF 認 定:9509 - TPS25772-Q1:PPS、TID による USB-IF 認 定:9161 - CC ロジック、V<sub>CONN</sub> ソースおよび放電 - USB ケーブルの極性検出 - バッテリ充電仕様バージョン 1.2 (BC1.2) - DCP:専用充電ポート - 従来型高速充電 - 2.7V 分圧回路 3 モード - 1.2V 分圧回路モード - 高電圧 DCP プロトコル - マイコン コア - ファームウェア更新 - 電源電圧と温度によって動作が異なるパワーマネ ージメント - V<sub>BUS</sub> および V<sub>BAT</sub> への短絡保護 - V<sub>BUS</sub> - Px DP および Px DM - Px CC1, Px CC2 - ウェッタブル フランク付きの HotRod™ QFN パッケー # 2 アプリケーション - 車載用 USB 充電 - 車載用メディア ハブ - 車載用ヘッド ユニット - 車載用リアシートエンターテインメント #### 3 概要 TPS25763-Q1 は、車載用シングル USB ポート アプリケ ーション向けの完全統合型 USB Type-C® パワー デリバ リ (PD) ソリューションで、昇降圧コンバータを内蔵し、 USB-C® 経由の DisplayPort™ 代替 (Alt) モードを備え ています。4 つのパワー スイッチを備えた統合型昇降圧コ ンバータ、ARM® Cortex®-M0、Type-C ケーブル プラグ および方向検出機能を備えた USB ポート コントローラ、 DisplayPort Alt モード、USB バッテリ充電仕様バージョ ン 1.2 (BC1.2) 検出、USB エンドポイント PHY、デバイス の電源管理および監視回路、コネクタピンの過電圧およ び短絡保護などの機能が搭載されています。 インテリジェントなシステム パワー マネジメント (SPM) エ ンジンは、供給される USB 電力を最大化すると同時に、 車載用バッテリの過渡状態や過熱状態からシステムを保 護します。 デバイス構成設定は、直感的なグラフィカル ユーザー イ ンターフェイス (GUI) を使用して選択できます。 #### パッケージ情報 | | A CALLES A LIBERT | | |-------------|----------------------|--------------------------| | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | | TPS25763-Q1 | RQL (QFN-29) | 6.00mm × 5.00mm | - (1) 詳細については、Mechanical, Packaging, and Orderable Information を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 TPS25763-Q1 の概略回路図 # **Table of Contents** | 1 特長 | 1 | 6.17 Typical Characteristics | 22 | |-------------------------------------------|----|-----------------------------------------|----| | 2 アプリケーション | | 7 Parameter Measurement Information | | | 3 概要 | | 8 Detailed Description | 32 | | 4 Device Comparison Table | | 8.1 Overview | 32 | | 5 Pin Configuration and Functions | | 8.2 Functional Block Diagram | 33 | | 6 Specifications | | 8.3 Feature Description | 33 | | 6.1 Absolute Maximum Ratings | | 8.4 Device Functional Modes | | | 6.2 ESD Ratings | | 9 Application and Implementation | 68 | | 6.3 Recommended Operating Conditions | | 9.1 Application Information | | | 6.4 Recommended Components | | 9.2 Typical Application | | | 6.5 Thermal Information. | | 9.3 Power Supply Recommendations | | | 6.6 Buck-Boost Regulator | 10 | 9.4 Layout | | | 6.7 CC Cable Detection Parameters | 14 | 10 Device and Documentation Support | | | 6.8 CC VCONN Parameters | 14 | 10.1 Documentation Support | | | 6.9 CC PHY Parameters | 15 | 10.2 ドキュメントの更新通知を受け取る方法 | | | 6.10 Thermal Shutdown Characteristics | 16 | 10.3 サポート・リソース | 86 | | 6.11 Oscillator Characteristics | 16 | 10.4 Trademarks | 86 | | 6.12 ADC Characteristics | 17 | 10.5 静電気放電に関する注意事項 | 86 | | 6.13 TVSP Parameters | | 10.6 用語集 | 86 | | 6.14 Input/Output (I/O) Characteristics | 18 | 11 Revision History | 86 | | 6.15 BC1.2 Characteristics | 19 | 12 Mechanical, Packaging, and Orderable | | | 6.16 I2C Requirements and Characteristics | 19 | Information | 87 | | | | | | # **4 Device Comparison Table** | PART NUMBER | Orderable Device | Port A | Port B | Port A<br>Output<br>Power | Port B<br>Output<br>Power | DP Alternate<br>Mode | Astable VIN<br>Boot<br>Support | Configurable<br>Boot Mode <sup>(2)</sup> | | |-------------|-----------------------|--------|--------|---------------------------|---------------------------|----------------------|----------------------------------|------------------------------------------|-----| | TPS25762-Q1 | TPS25762CQRQLRQ1 | | n/a | | | | | VIN-<br>dependent <sup>(1)</sup> | Yes | | | TPS25762CAQRQLR<br>Q1 | n/a | | | n/a | No | Yes | No | | | | TPS25762DQRQLRQ1 | | | | | | Yes | Yes | | | TPS25772-Q1 | TPS25772CQRQLRQ1 | USB-PD | 3-PD | 65 W | | | VIN-<br>dependent <sup>(1)</sup> | Yes | | | | TPS25772CAQRQLR<br>Q1 | USB-PD | | USB-PD | | 65 W | No | Yes | No | | | TPS25772DQRQLRQ1 | | | | | | Yes | Yes | | | TPS25763-Q1 | TPS25763DQRQLRQ1 | 1 | n/a | | n/a | Yes | Yes | Yes | | - Assured device boot up during a stable VIN (for example, cold crank) conditions when VIN oscillation minimum voltage is ≧7.6V until boot is completed. Refer to application brief TPS257x2-Q1 Startup with an Astable Supply Voltage. - 2. Refer to セクション 8.3.2. Copyright © 2024 Texas Instruments Incorporated 4 Product Folder Links: TPS25763-Q1 # **5 Pin Configuration and Functions** 図 5-1. RQL Package 29-Pin (VQFN) Top View # 表 5-1. Pin Descriptions | PIN | | DESCRIPTION | |------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | DESCRIPTION | | EN/UVLO | 6 | Enable pin. For EN/UVLO < 0.3 V, the TPS25763-Q1 is in a low current shutdown mode. For EN/UVLO > 1.3 V, the full functionality is enabled, provided LDO_5V exceeds the LDO_5V UVLO threshold. | | IN | 15 | The input supply pin to the IC. Connect $V_{\text{IN}}$ to a supply voltage between 5.5 V and 18 V (40-V ABS MAX transient). | | PGND | 13 | Power ground of the IC. The high current ground connection to the low-side gate drivers. | | SW1 | 14 | The buck side switching node. | | SW2 | 12 | The boost side switching node. | | BOOT1 | 16 | An external capacitor is required between the BOOT1 and the SW1 pins to provide bias to the high-side MOSFET gate drivers. | | BOOT2 | 10 | An external capacitor is required between the BOOT2 and the SW2 pins to provide bias to the high-side MOSFET gate drivers. | | AGND | 5 | Analog ground of the IC. | | OUT | 11 | Output of the buck-boost regulator. Connect to bulk capacitance. | | CSP | 28 | Positive input of the current sense amplifier. | | CSN/BUS | 29 | Negative input of the current sense amplifier. This is the PA_VBUS supply. | | LDO_5V | 21 | Output of internal 5 V LDO for buck-boost low-side FET drivers, and Px_VCONN supply. Connect bypass capacitor to PGND. May be overdriven from external 5-V supply. | | LDO_3V3 | 27 | Output of internal 3.3-V LDO for analog circuitry and GPIO drivers. Connect bypass capacitor to AGND. | | LDO_1V5 | 7 | Output of internal 1.5-V LDO for digital circuitry. Connect bypass capacitor to AGND. | | I2C_SCL1 | 3 | Controller I2C Clock Input/Output. | | I2C_SDA1 | 4 | Controller I2C Data Input/Output. | | GPIO2 (I2C_SCL2) | 25 | Multifunction pin. GPIO; or target I2C Clock Input. | | GPIO3 (I2C_SDA2) | 26 | Multifunction pin. GPIO; or target I2C Data Input. | | ĪRQ (GPIO9) | 2 | Multifunction pin. Interrupt I/O and fault flag for I2C1 or I2C2; or GPIO depending upon firmware configuration. Reports fault conditions set by application configuration firmware. | | PA_CC1 | 20 | Analog input/output. Port A Type-C current advertisement, VCONN, and USB PD modem. Connect to Port A Type-C connector CC1 pin. | | PA_CC2 | 19 | Analog input/output. Port A Type-C current advertisement, VCONN, and USB PD modem. Connect to Port A Type-C connector CC2 pin. | | PA_DP (GPIO8) | 18 | Multifunction pin. BC1.2 USB 2.0 D+ data line input/output. Connect to Port A Type-C USB data line DP connector pins. May also be used as GPIO depending upon firmware configuration. | | PA_DM (GPIO7) | 17 | Multifunction pin. BC1.2 USB 2.0 D- data line input/output. Connect to Port A Type-C USB data line DM connector pins. May also be used as GPIO depending upon firmware configuration. | | HPD(GPIO0) | 23 | Hot Plug Detect. May also be used as GPIO when DisplayPort alternate mode is disabled. | | GPIO1 or IRQ2(o) | 24 | Multifunction pin. GPIO or Interrupt I/O depending upon firmware configuration. | | GPIO5 (NTC) | 8 | Multifunction pin. GPIO; thermistor input (can use either negative temperature coefficient resistor or positive temperature coefficient resistor). | | GPIO6 (SYNC) | 1 | Multifunction pin. GPIO; SYNC(o) - clock out to synchronize external DC/DC regulators to internal DC/DC switching frequency; SYNC(i) - clock input to synchronize internal DC/DC to an external clock. | | PA_LSGD | 9 | Charge pump output for external NFET for V <sub>BUS</sub> bulk capacitance blocking. | | TVSP | 22 | Transient voltage protection and firmware setting pin. See TVSP Device Configuration and ESD Protection for boot configuration and R-C network component values. | # **6 Specifications** # **6.1 Absolute Maximum Ratings** Over the recommended operating junction temperature range of -40°C to 150°C and AGND = PGND (unless otherwise noted) $^{(1)}$ $^{(2)}$ | | | MIN | MAX | UNIT | |----------------------|-------------------------------|------|--------------------|------| | Input voltage range | IN <sup>(3) (4)</sup> to PGND | -0.3 | 40 | V | | Input voltage range | IN with respect to SW1 | -0.3 | 25 | V | | Input voltage range | EN/UVLO (5) to AGND | -0.3 | internally limited | V | | Input voltage range | BOOT1 with respect to SW1 | -0.3 | 6 | V | | Input voltage range | BOOT2 with respect to SW2 (6) | -0.3 | 6 | V | | Input voltage range | SW1 <sup>(7)</sup> to PGND | -0.3 | 24 | V | | Input voltage range | SW2 <sup>(8)</sup> to PGND | -0.3 | 24 | V | | Input voltage range | SW2 to OUT | | 17.5 | V | | Input voltage range | CSP to PGND | -0.3 | 24 | V | | Input voltage range | CSN/BUS to PGND | -0.3 | 24 | V | | Input voltage range | CSP to CSN | -0.3 | 0.3 | V | | Input voltage range | AGND to PGND | -0.3 | 0.3 | V | | Output voltage range | OUT to PGND | -0.3 | 24 | V | | Output voltage range | LDO_5V to PGND | -0.3 | 6 | V | | Output voltage range | LDO_3V3 to AGND | -0.3 | 6 | V | | Output voltage range | LDO_1V5 to AGND | -0.3 | 2 | V | | I/O voltage range | TVSP to PGND | -0.3 | 30 | V | | I/O voltage range | I2C_SCL1 to AGND | -0.3 | 6 | V | | I/O voltage range | I2C_SDA1 to AGND | -0.3 | 6 | V | | I/O voltage range | GPIO9, IRQ1 to AGND | -0.3 | 6 | V | | I/O voltage range | PA_CC1 to AGND | -0.3 | 30 | V | | I/O voltage range | PA_CC2 to AGND | -0.3 | 30 | V | | I/O voltage range | PA_DM to AGND | -0.3 | 30 | V | | I/O voltage range | GPIO7 to AGND | -0.3 | 6 | V | | I/O voltage range | PA_DP to AGND | -0.3 | 30 | V | | I/O voltage range | GPIO8 to AGND | -0.3 | 6 | V | | I/O voltage range | GPIO0, HPD to AGND | -0.3 | 6 | V | | I/O voltage range | GPIO1, ĪRQ2 to AGND | -0.3 | 6 | V | | I/O voltage range | GPIO2, I2C_SCL2 to AGND | -0.3 | 6 | V | | I/O voltage range | GPIO3, I2C_SDA2 to AGND | -0.3 | 6 | V | | I/O voltage range | PA_LSGD to PGND | -0.3 | 30 | V | | I/O voltage range | GPIO5, NTC to AGND | -0.3 | 6 | V | | I/O voltage range | GPIO6, SYNC to AGND | -0.3 | 6 | V | | I/O voltage range | PA_LSGD to CSN/BUS | -0.3 | 10 | V | # 6.1 Absolute Maximum Ratings (続き) Over the recommended operating junction temperature range of -40 $^{\circ}$ C to 150 $^{\circ}$ C and AGND = PGND (unless otherwise noted)<sup>(1)</sup> (2) | | | MIN | MAX | UNIT | |-----------------------------------------------|-------------------------------------------------------------------|----------------|------------------|------| | Input current | EN/UVLO | 0 | 2 | mA | | Output current | Positive source current on PA_CC1, PA_CC2 | in | ternally limited | Α | | Output current | GPIO 2, 3, 5, 6, 7, 8 | | 0.0010 | Α | | Output current | GPIO 0, 1, 4, 9 | | 0.005 | | | Output current | positive sink current for I2C_SDA1, I2C_SCL1, I2C_SDA2, I2C2_SCL2 | in | ternally limited | А | | Output current | positive source current for LDO_5V, LDO_3V3, LDO_1V5 | in | ternally limited | А | | T <sub>A</sub> Operating ambient temp | erature | <b>-40</b> 125 | | °C | | T <sub>J</sub> Operating junction temperature | Operating junction temperature -40 150 | | °C | | | T <sub>STG</sub> Storage temperature | | _55 150 °C | | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values are with respect to PGND or AGND. Connect the PGND pin directly to the Ground plane of the board. The PGND and AGND traces can be connected near the AGND pin. - (3) When the buck-boost is operating and V<sub>IN</sub> exceeds 18 V, the positive slew rate dV<sub>IN</sub>/dt must not exceed 200V/ms. - (4) When applying V<sub>IN</sub>, the time from V<sub>IN</sub> exceeding 5 V to V<sub>IN</sub> exceeding 25 V must not be less than 2 μs and can be achieved by properly sizing the input EMI filter. - (5) EN/UVLO pin is internally clamped to 10V. Ensure input current rating is not exceeded by connecting current limit resistor. - (6) BOOT2 with respect to SW2 during OUT overvoltage conditions can be -15 V due to internal clamp. - (7) SW1 can undershoot PGND by -1 V during negative switching transients as up to 10A (peak) may flow through the body diode. Typical duration ~20 ns. SW1 can overshoot OUT by 1 V during positive transients. Typical duration ~ 20 ns. - (8) SW2 can undershoot PGND by -2 V during switching transients as up to 10A (peak) may flow through the body diode. Typical duration ~20 ns. SW2 can overshoot OUT by 1 V during positive transients. Typical duration ~20 ns. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------------------------------|----------------------------------------------------|----------------------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per<br>AEC Q100-002 | | ±2000 <sup>(1)</sup> | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 | | ±750 <sup>(2)</sup> | V | | V <sub>(ESD)</sub> | Electrostatic discharge | IEC61000-4-2 Contact discharge 150 pF, 330 Ω. | OUT, CSP, CSN/BUS, PA_CC1,<br>PA_CC2, PA_DP, PA_DM | ±2000 <sup>(3)</sup> | V | | V <sub>(ESD)</sub> | Electrostatic discharge | IEC61000-4-2 Contact discharge 150 pF, 330 Ω. | OUT, CSP, CSN/BUS, PA_CC1,<br>PA_CC2, PA_DP, PA_DM | ±2000 <sup>(3)</sup> | V | | V <sub>(ESD)</sub> | Electrostatic discharge | ISO 10605 Contact discharge 330 pF, 330 $\Omega$ . | OUT, CSP, CSN/BUS, PA_CC1,<br>PA_CC2, PA_DP, PA_DM | ±2000 <sup>(3)</sup> | V | | V <sub>(ESD)</sub> | Electrostatic discharge | ISO 10605 Air-gap discharge 330 pF, 330 $\Omega$ . | OUT, CSP, CSN/BUS, PA_CC1,<br>PA_CC2, PA_DP, PA_DM | ±2000 <sup>(3)</sup> | V | - (1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. - (2) The passing level per AEC-Q100 Classification C2b. - (3) Test conducted on Texas Instruments evaluation board. #### 6.3 Recommended Operating Conditions Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted) | | | MIN | MAX | UNIT | |----|----------------------------------------|-----|-----|------| | VI | Input voltage range (up to 65W output) | 6.8 | 18 | V | | VI | Input voltage range (up to 30W output) | 5.5 | 18 | V | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 6.3 Recommended Operating Conditions (続き) Over the recommended operating junction temperature range of -40°C to 150°C (unless otherwise noted) | | | | MIN | MAX | UNIT | |-----------------|---------------------------------------------------------------|--------------------------------------------|------|-------|------| | V <sub>I</sub> | Input voltage range | EN/UVLO | 0 | 7 (2) | V | | I <sub>I</sub> | Input current | EN/UVLO | 0 | 1 | mA | | VI | Input voltage range | LDO_5V when overdriven by external supply | 4.75 | 5.5 | V | | VI | Input voltage range | CSP, CSN/BUS | 0 | 22 | V | | VI | Input voltage range | PB_VBUS (GPIO4 when configured as PB_VBUS) | 3 | 22 | V | | Vo | Output voltage range | OUT | 0 | 21 | V | | V <sub>IO</sub> | I/O voltage range | PA_CC1, PA_CC2, PB_CC1,<br>PB_CC2 | 0 | 5.5 | V | | V <sub>IO</sub> | I/O voltage range | PA_DP, PA_DM, PB_DP, PB_DM | 0 | 3.6 | V | | V <sub>IO</sub> | I/O voltage range | I2C_SDAn, I2C_SCLn, IRQn (n=1 or 2) | 0 | 5.5 | V | | V <sub>IO</sub> | I/O voltage range | GPIOn (n = 0 - 9) | 0 | 3.6 | V | | V <sub>IO</sub> | I/O voltage range | NTC monitor (GPIO5), SYNC (GPIO6) | 0 | 3.6 | V | | Io | Output current <sup>(1)</sup> | IOUT | | 5 | Α | | Io | Output current | PA_CC1, PA_CC2, PB_CC1,<br>PB_CC2 | | 225 | mA | | Io | Output current (from LDO_3V3) | GPIOn (n = 0 - 9) | | 10 | mA | | fsw | Buck-boost converter switching frequency driven from SYNC pin | | 250 | 500 | kHz | | T <sub>A</sub> | Ambient operating temperature | | -40 | 125 | °C | | $T_J$ | Operating junction temperature | | -40 | 150 | °C | Average LC filtered output current from buck-boost power stage. Operation with I<sub>OUT</sub> > 3A with V<sub>OUT</sub> > 10 V may result in thermal shutdown. #### **6.4 Recommended Components** over operating free-air temperature range (unless otherwise noted) | | PARAMETER (1) | VOLTAGE RATING | MIN | TYP | MAX | UNIT | |-----------------------------------------|---------------------------------------------|----------------|------|-----|-----|------| | C <sub>IN</sub> | Capacitance on VIN | 40 V | 22 | 47 | | μF | | C <sub>LDO_5V</sub> | Capacitance on LDO_5V (supplied internally) | 10 V | 4.7 | | 10 | μF | | C <sub>LDO_5V</sub> | Capacitance on LDO_5V (supplied externally) | 10 V | 10 | 47 | 100 | μF | | C <sub>LDO_3V3</sub> | Capacitance on LDO_3V3 | 6.3 V | 4.7 | | 10 | μF | | C <sub>LDO_1V5</sub> | Capacitance on LDO_1V5 | 6.3 V | 4.7 | | 10 | μF | | C <sub>Px_CCy</sub> | Capacitance on Px_CCy pins <sup>(2)</sup> | 6.3 V | 200 | 330 | 480 | pF | | C <sub>BOOT1</sub> , C <sub>BOOT2</sub> | Boot charge capacitance | 10 V | 0.08 | 0.1 | 0.3 | μF | | R <sub>Snubber_SW1</sub> | RC snubber resistor on SW1 | 35 V, 0.25 W | | 1.1 | | Ω | | C <sub>Snubber_SW1</sub> | RC snubber capacitor on SW1 | 35 V | | 1 | | nF | | R <sub>Snubber_SW2</sub> | RC snubber resistor on SW2 | 35 V, 0.25 W | | 1.1 | | Ω | | C <sub>Snubber_SW2</sub> | RC snubber capacitor on SW2 | 35 V | | 3.3 | | nF | | C <sub>OUT</sub> | Capacitance on OUT (4) | 35 V | 30 | 33 | 40 | μF | | C <sub>BUS</sub> | Capacitance on PA_VBUS | 35 V | 100 | 120 | 150 | μF | | L | Inductor (4) | | 3.3 | 4.7 | 5.6 | μΗ | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 9 <sup>(2)</sup> EN/UVLO MAX specification applies when current into pin is not externally limited. ## 6.4 Recommended Components (続き) over operating free-air temperature range (unless otherwise noted) | PA | RAMETER (1) | VOLTAGE RATING | MIN | TYP | MAX | UNIT | |-----------------------------------------------------------------------|------------------------------------------------------------------------|----------------|-------|------|-------|------| | NTC | Thermistor | | 47 | | 100 | kΩ | | R <sub>EN/UVLO</sub> | Enable/UVLO pull up resistance | | 47 | | | kΩ | | TVPS pin components (C <sub>TVSP</sub> (Damper <sub>R + C</sub> )) | C <sub>TVSP</sub> Capacitance on TVSP pin | 40 V | 0.08 | 0.1 | 0.12 | μF | | TVPS pin components (C <sub>TVSP</sub> (Damper <sub>R + C</sub> )) | Damper resistor R of R + C network in Parallel with C <sub>TVSP</sub> | 0.25W | 8 | 10 | 12 | Ω | | TVPS pin components (C <sub>TVSP</sub> (Damper <sub>R + C</sub> )) | Damper capacitor C of R + C network in Parallel with C <sub>TVSP</sub> | 40 V | 0.376 | 0.47 | 0.564 | μF | | ESR <sub>CTVSP</sub> | TVSP Capacitor ESR (eq series resistance) | | | 10 | | mΩ | | ESL <sub>CTVSP</sub> | TVSP Capacitor ESL (eq series inductance) | | | 1 | | nH | <sup>(1)</sup> Capacitance values do not include any derating factors. For example, if 5.0 μF is required and the external capacitor value reduces by 50% at the required operating voltage, then the required external capacitor value is 10 μF. #### 6.5 Thermal Information | | | TPS25763-Q1 | | |-----------------------|----------------------------------------------|-------------|------| | | THERMAL METRIC <sup>(1)</sup> | Hot Rod | UNIT | | | | 29 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 33.3 | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 13.1 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 7.3 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 0.3 | | | ΨЈВ | Junction-to-board characterization parameter | 7.2 | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.6 Buck-Boost Regulator Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the –40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, $V_{EN/UVLO}$ = 2V unless otherwise stated. (1) | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------------|---------------------------------------------------------------------------|------|------|------|------| | SUPPLY VOLTA | GE (VIN) | | | | | | | IQ | V <sub>IN</sub> shutdown current | V <sub>EN/UVLO</sub> = 0 V | | | 130 | μA | | IQ | V <sub>IN</sub> operating current | V <sub>EN/UVLO</sub> = 2V, V <sub>OUT</sub> = 5 V, I <sub>OUT</sub> = 0 A | | 8 | | mA | | IQ | V <sub>IN</sub> operating current | V <sub>EN/UVLO</sub> = 1V, V <sub>OUT</sub> = 0 V, I <sub>OUT</sub> = 0 | | | 4.5 | mA | | IQ | V <sub>IN</sub> operating current | V <sub>EN/UVLO</sub> = 2V, V <sub>OUT</sub> = 0 V, I <sub>OUT</sub> = 0 | | | 8 | mA | | V <sub>IN(OVP_R)</sub> | V <sub>IN</sub> rising overvoltage threshold | V <sub>IN</sub> rising. | 18.4 | 19.2 | 20 | V | | V <sub>IN(OVP_F)</sub> | V <sub>IN</sub> falling overvoltage threshold | V <sub>IN</sub> falling. | 18.0 | 18.8 | 19.6 | V | | | hysteresis | | | 0.4 | | V | | V <sub>IN(UVLO_R)</sub> | V <sub>IN</sub> undervoltage lockout rising | V <sub>IN</sub> rising. | 5.14 | 5.30 | 5.46 | V | | V <sub>IN(UVLO_F)</sub> | V <sub>IN</sub> undervoltage lockout falling | V <sub>IN</sub> falling. | 5.04 | 5.20 | 5.36 | V | | | hysteresis | | | 0.1 | | V | | LDO_5V OUTPU | т | | | | | | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLVSGO0 <sup>(2)</sup> This includes all capacitance to the Type-C receptacle. <sup>(3)</sup> Maximum capacitance allowed on TVSP pin to ensure proper decode of device configuration during boot. <sup>(4)</sup> See applications section for recommended L and C<sub>OUT</sub> combinations. Typical values correspond to $T_J = 25^{\circ}C$ . Minimum and maximum limits apply over the $-40^{\circ}C$ to $150^{\circ}C$ junction temperature range unless otherwise stated. V<sub>IN</sub> = 13.5 V, V<sub>EN/I IVI O</sub> = 2V unless otherwise stated. (1) | - | nerwise stated. $V_{IN}$ = 13.5 V, $V_{EN}$ | TEST CONDITION | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------------------------------|---------------------------------------------------------------------------------------------------|-------|------|-------|------| | V <sub>LDO_5V</sub> | LDO_5V Output Regulation voltage | 7V ≤ V <sub>IN</sub> ≤ 18 V, 0 < I <sub>LDO_5V</sub> < 125mA, V <sub>EN</sub> = 2 V. | 4.5 | 4.63 | 4.75 | V | | V <sub>LDO 5V(UVLO R)</sub> | LDO_5V Undervoltage lockout rising | | 4.29 | 4.4 | 4.51 | V | | V <sub>LDO_5V(UVLO_F)</sub> | LDO_5V Undervoltage lockout falling | | 4.09 | 4.2 | 4.31 | V | | | Undervoltage hysteresis | | | 200 | | mV | | V <sub>LDO_5V_DO</sub> | drop out voltage | V <sub>IN</sub> = 5.5 V; I <sub>LDO_5V</sub> = 125mA | 4.3 | | | V | | I <sub>LDO_5V(ILIMIT)</sub> | LDO_5V current limit | $V_{LDO\_V5V} = 0$ to 3.5 V,<br>$R_{LDO\_V5V\_LOAD} = 1 \Omega$ | 125 | 200 | 400 | mA | | LDO_3V3 OUTPUT | | | | | | | | $V_{LDO\_3V3}$ | LDO_3V3 Output regulation voltage | | 3.4 | 3.5 | 3.6 | ٧ | | V <sub>LDO_3V3(UVLO_R)</sub> | LDO_3V3 Undervoltage lockout rising | | 3.2 | 3.3 | 3.4 | V | | V <sub>LDO_3V3(UVLO_F)</sub> | LDO_3V3 Undervoltage lockout falling | | 3.05 | 3.15 | 3.25 | V | | | Undervoltage hysteresis | | | 150 | | mV | | V <sub>LDO_3V3_DO</sub> | drop out voltage | VIN = 4.5 V, I <sub>LDO_3V3</sub> = 30mA | 3.3 | | | V | | I <sub>LDO_3V3(ILIMIT)</sub> | LDO_3V3 current limit | $V_{LDO\_3V3} = 0$ to 2.5 V, $R_{LDO\_3V3\_LOAD}$<br>= 1 $\Omega$ | 35 | 50 | 80 | mA | | LDO_1V5 OUTPUT | • | | | | | | | V <sub>LDO_1V5</sub> | LDO_1V5 Output Regulation voltage | 4.5 < V <sub>LDO_5V</sub> < 5.5V, 0 < I <sub>LDO_1V5</sub> < 10 mA | 1.49 | 1.55 | 1.65 | ٧ | | V <sub>LDO_1V5</sub> (UVLO_R) | LDO_1V5 Undervoltage lockout rising | | 1.44 | 1.49 | 1.54 | V | | V <sub>LDO_1V5(UVLO_F)</sub> | LDO_1V5 Undervoltage lockout falling | | 1.37 | 1.42 | 1.47 | ٧ | | | Undervoltage hysteresis | | | 70 | | mV | | I <sub>LDO_1V5(ILIMIT)</sub> | LDO_1V5 current limit | $V_{LDO\_1V5} = 0$ to 1.2 V, $R_{LDO\_1V5\_LOAD}$<br>= 1 $\Omega$ | 15 | 20 | 28 | mA | | EN/UVLO | | | | | | | | V <sub>EN(LDO_V5V_R)</sub> | EN input level required to turn on internal LDOs | EN/UVLO rising | | | 1.05 | V | | V <sub>EN(LDO_V5V_F)</sub> | EN input level required to turn off internal LDOs | EN/UVLO falling | 0.3 | | | V | | V <sub>EN(OPER)</sub> | EN input level required to start operation | EN/UVLO rising Precision EN | 1.2 | 1.25 | 1.3 | V | | V <sub>EN(STBY)</sub> | EN input level required to stop operation | EN/UVLO falling | 1.1 | 1.15 | 1.2 | V | | V <sub>EN(HYS)</sub> | Hysteresis | | | 100 | | mV | | V <sub>EN(CLAMP)</sub> | EN input clamp voltage | V <sub>EN/UVLO</sub> > V <sub>EN(CLAMP)</sub> , 10 μA < I <sub>EN/UVLO</sub> < 1 mA | 6 | 9 | 12 | ٧ | | I <sub>EN(LEAK)</sub> | Leakage current into EN pin | 0 V < V <sub>EN</sub> < 6 V | | · | 1 | μΑ | | OUTPUT VOLTAGE | <u> </u> | | | | | | | V <sub>CSN/BUS(3V)</sub> | V <sub>CNS/BUS</sub> regulation accuracy at 3V | 0 ≤ I <sub>OUT</sub> ≤ 3A | 2.9 | 3 | 3.1 | V | | V <sub>CSN/BUS(5V)</sub> | V <sub>CNS/BUS</sub> regulation accuracy at 5V | 0 ≤ I <sub>OUT</sub> ≤ 3A | 4.85 | 5 | 5.15 | V | | V <sub>CSN/BUS(21V)</sub> | V <sub>CNS/BUS</sub> regulation accuracy at 21V | 0 ≤ I <sub>OUT</sub> ≤ 3A | 20.48 | 21 | 21.53 | V | | V <sub>CSN/BUS_STP</sub> | Output voltage step size (12-bit DAC) | | | 10 | | mV | | VDAC Resolution | Resolution of V <sub>BUS</sub> DAC | | | 12 | | Bits | | I <sub>DISCHG</sub> | CSN/BUS discharge current when transitioning to VSafe0V | V <sub>CSP</sub> = V <sub>CSN/BUS</sub> . V <sub>CSN/BUS</sub> = 3V.<br>Measure current into BUS. | 40 | | | mA | Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the –40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, $V_{EN/UVLO}$ = 2V unless otherwise stated. (1) | | therwise stated. $V_{IN}$ = 13.5 V, $V_{EI}$ PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-----------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|------|------|------| | t <sub>DISCHG</sub> | CSN/BUS discharge time when transitioning to VSafe5V | V <sub>BUS</sub> = 21 V (max), CBULK = 220 μF, time to discharge BUS to < 5.5 V (per USB PD specification) | | | 275 | ms | | t <sub>DISCHG</sub> | CSN/BUS discharge time when transitioning to VSafe0V | V <sub>BUS</sub> = 21 V (max), CBULK =<br>220 μF, time to discharge BUS to <<br>0.8 V (per USB PD specification) | | | 650 | ms | | R <sub>DISCHG</sub> | Weak discharge resistance on BUS pin when not sourcing VBUS | EN = 2V; measure BUS to PGND resistance. | 60 | | 135 | kΩ | | R <sub>BUS-GND(PWR)</sub> | BUS to GND resistance, R <sub>DISCH</sub> disabled, not sourcing VBUS | EN = 2V measure BUS to PGND resistance. | 120 | | 500 | kΩ | | R <sub>BUS-GND(UNPWR)</sub> | BUS to GND resistance, unpowered | VIN = EN = 0V measure BUS to PGND resistance. | | 2 | | kΩ | | CABLE VOLTAGE | DROP COMPENSATION | | | | • | | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain setting = 0.1V/A: V <sub>CSP</sub> - V <sub>CSN/BUS</sub> = 50 mV | 465 | 500 | 535 | mV | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain setting = 0.1V/A: V <sub>CSP</sub> - V <sub>CSN/BUS</sub> = 10 mV | 85 | 100 | 115 | mV | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain stetting = 0.075V/A: V <sub>CSP</sub> - V <sub>CSN/BUS</sub> = 50 mV | 346 | 375 | 404 | mV | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain setting = 0.075V/A: V <sub>CSP</sub> - V <sub>CSN/BUS</sub> = 10 mV | 61 | 75 | 89 | mV | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain setting = 0.05V/A: V <sub>CSP</sub> - V <sub>CSN/BUS</sub> = 50 mV | 227 | 250 | 273 | mV | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain setting = 0.05V/A: V <sub>CSP</sub> - V <sub>CSN/BUS</sub> = 10 mV | 37 | 50 | 63 | mV | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain setting = 0.025V/A: V <sub>CSP</sub> - V <sub>CSN/BUS</sub> = 50 mV | 109 | 125 | 141 | mV | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain setting = 0.025V/A: V <sub>CSP</sub> - V <sub>CSN/BUS</sub> = 10 mV | 14 | 25 | 36 | mV | | V <sub>OUT_CDC</sub> | ΔV <sub>OUT</sub> increase vs I <sub>OUT</sub> | Gain setting = 0V/A: 0 mV $\leq$ V <sub>CSP</sub> - V <sub>CSN/BUS</sub> $\leq$ 50 mV | -5 | | 20 | mV | | BUCK-BOOST PE | AK CURRENT LIMITS | | | | , | | | I <sub>PEAK(BOOST)</sub> | Boost peak current limit (in boost mode) | | 12.3 | 14.5 | 16.7 | Α | | I <sub>PEAK(BOOST)</sub> | Boost peak current limit (in boost mode) | | 10.8 | 12.8 | 14.7 | А | | I <sub>PEAK(BOOST)</sub> | Boost peak current limit (in boost mode) | | 9.3 | 11.0 | 12.6 | А | | I <sub>PEAK(BOOST)</sub> | Boost peak current limit (in boost mode) | | 7.9 | 9.3 | 10.6 | А | | I <sub>PEAK(BOOST)</sub> | Boost peak current limit (in boost mode) | | 6.3 | 7.5 | 8.6 | А | | I <sub>PEAK(BOOST)</sub> | Boost peak current limit (in boost mode) | | 4.8 | 5.7 | 6.5 | А | | I <sub>PEAK(BUCK)</sub> | Buck peak current limit (in buck mode) | | 8.2 | 9.7 | 11.2 | А | | I <sub>PEAK(BUCK)</sub> | Buck peak current limit (in buck mode) | | 9.0 | 10.6 | 12.1 | Α | | PEAK(BUCK) | Buck peak current limit (in buck mode) | | 9.7 | 11.4 | 13.1 | Α | | I <sub>PEAK(BUCK)</sub> | Buck peak current limit (in buck mode) | | 10.4 | 12.3 | 14.1 | Α | | I <sub>PEAK(BUCK)</sub> | Buck peak current limit (in buck mode) | | 5.3 | 6.2 | 7.2 | Α | | I <sub>PEAK(BUCK)</sub> | Buck peak current limit (in buck mode) | | 6 | 7.1 | 8.2 | Α | Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the –40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, $V_{EN/UVLO}$ = 2V unless otherwise stated. (1) | | nerwise stated. $V_{IN}$ = 13.5 V, $V_{EN}$ PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |----------------------------|-------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------|-------|------|------| | I <sub>PEAK(BUCK)</sub> | Buck peak current limit (in buck mode) | | 6.8 | 8.0 | 9.1 | А | | I <sub>PEAK(BUCK)</sub> | Buck peak current limit (in buck mode) | | 7.5 | 8.8 | 10.1 | Α | | I <sub>NEG(BUCK)</sub> | Buck negative current limit (in buck mode) | | -4.6 | - 3.8 | -3 | Α | | OUT CURRENT DA | AC | | | | • | | | IDAC_Resolution | | | | 8 | | Bits | | CURRENT LIMIT | | | | | • | | | I <sub>LIMIT_LO</sub> | Current limit accuracy | 1 A $\leq$ I <sub>OUT</sub> $\leq$ 3 A, V <sub>CSN/BUS</sub> $<$ 2.5 V;<br>R <sub>S</sub> = 10 m $\Omega$ . | -250 | | 250 | mA | | I <sub>LIMIT_LO</sub> | Current limit accuracy < 1 A | 1 A ≤ $I_{OUT}$ ≤ 3 A, $V_{CSN/BUS}$ ≥ 2.5<br>V; $R_S$ = 10 m $\Omega$ | -150 | | 150 | mA | | I <sub>LIMIT_HI</sub> | Current limit accuracy > 3 A | $I_{OUT}$ > 3 A, $V_{CSN/BUS}$ < 2.5 V; R <sub>S</sub> = 10 m $\Omega$ | -20 | | 20 | % | | I <sub>LIMIT_HI</sub> | Current limit accuracy > 3 A | $I_{OUT} > 3 \text{ A, } V_{CSN/BUS} \ge 2.5 \text{ V; } R_S = 10 \text{ m}\Omega$ | -5 | | 5 | % | | I <sub>LIMIT_MIN</sub> | Minimum programmable current limit | | 1 | | | Α | | I <sub>CL_STEP</sub> | Current limit step size | 1 A ≤ I <sub>OUT</sub> ≤ 5 A; R <sub>S</sub> = 10 mΩ | | 50 | | mA | | FREQUENCY | · | | | | | | | f <sub>SW(1)</sub> | Switching Frequency 1 | | 285 | 300 | 315 | kHz | | f <sub>SW(2)</sub> | Switching Frequency 2 | | 380 | 400 | 420 | kHz | | f <sub>SW(3)</sub> | Switching Frequency 3 | | 428 | 450 | 473 | kHz | | FREQUENCY DITH | IER | | | | | | | FS <sub>SS</sub> | Positive frequency deviation during dither | | 8 | 10 | 12 | % | | | Negative frequency deviation during dither | | -12 | -10 | -8 | % | | FS <sub>SS MOD</sub> | Modulation frequency of dither | DITHER_FREQ = 0 | 9 | 10 | 11 | kHz | | FS <sub>SS_MOD</sub> | Modulation frequency of dither | DITHER_FREQ = 1 | 22.5 | 25 | 27.5 | kHz | | OVERVOLTAGE PI | ROTECTION | | | | | | | V <sub>CSN/BUS_OVP_R</sub> | Fixed output overvoltage threshold at CSN/BUS pin | | 22.0 | 23 | 24 | V | | V <sub>CSN/BUS</sub> OVP F | Falling | | 20.5 | 21.5 | 22.5 | V | | | Hysteresis | | | 1.5 | | V | | POWER SWITCHE | | | | | | | | R <sub>DS(ON)</sub> | M1 | V <sub>IN</sub> = 12V; (V <sub>BOOT1</sub> - V <sub>SW1</sub> ) = 4.5V;<br>I <sub>SW1</sub> = -1 A | | 4.5 | | mΩ | | R <sub>DS(ON)</sub> | M2 | V <sub>IN</sub> = 12V; I <sub>SW1</sub> = 1 A | | 20 | | mΩ | | R <sub>DS(ON)</sub> | M4 | V <sub>IN</sub> = 12V; I <sub>SW2</sub> = 1 A | | 6 | | mΩ | | R <sub>DS(ON)</sub> | M3 + M5 | V <sub>IN</sub> = V <sub>OUT</sub> = 12V: (V <sub>BOOT2</sub> - V <sub>SW2</sub> ) = 4.5V, I <sub>SW2</sub> = -1 A | | 18 | | mΩ | | V <sub>UV_BOOT1_R</sub> | BOOT1 to SW1 rising UVLO threshold | | 3.5 | 4 | 4.4 | V | | V <sub>UV_BOOT1_F</sub> | BOOT1 to SW1 falling UVLO threshold | | 2.9 | 3.4 | 3.7 | V | | | BOOT1 to SW1 UVLO hysteresis | | | 680 | | mV | | V <sub>OV_BOOT1_R</sub> | BOOT1 to SW1 rising OVP threshold | | 4.6 | 5.3 | 5.9 | ٧ | | V <sub>OV_BOOT1_F</sub> | BOOT1 to SW1 falling OVP threshold | | 4.3 | 5 | 5.6 | V | | | | | | | | | Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the –40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, $V_{EN/UVLO}$ = 2V unless otherwise stated. (1) | | PARAMETER | TEST CONDITION | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------|----------------|-----|-----|-----|------| | V <sub>UV_BOOT2_R</sub> | BOOT2 to SW2 rising UVLO threshold | | 3.5 | 4 | 4.4 | V | | V <sub>UV_BOOT2_F</sub> | BOOT2 to SW2 falling UVLO threshold | | 2.9 | 3.4 | 3.7 | V | | | BOOT2 to SW2 UVLO hysteresis | | | 680 | | mV | | V <sub>OV_BOOT2_R</sub> | BOOT2 to SW2 rising OVP threshold | | 4.6 | 5.3 | 5.9 | V | | V <sub>OV_BOOT2_F</sub> | BOOT2 to SW2 falling OVP threshold | | 4.3 | 5 | 5.6 | V | | | BOOT2 OVP hysteresis | | 250 | 300 | 350 | mV | | BUCK-BOOST CI | HARACTERISTICS | | | | ' | | | t <sub>SS</sub> | Soft-start time | | | 6 | | ms | <sup>(1)</sup> All minimum and maximum limits are specified by correlating the electrical characteristics to process and temperature variations and applying statistical process control. #### **6.7 CC Cable Detection Parameters** Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN =2 V, unless otherwise stated. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------|------|-----|------| | Type-C Source (R | p pull-up) | | | | | | | V <sub>OC_3.3</sub> | Unattached Px_CCy open circuit voltage while Rp enabled, no load $R_{CC} = 47 \text{ k}\Omega$ | | 1.85 | | | V | | V <sub>OC_5</sub> | Attached Px_CCy open circuit voltage while Rp enabled, no load | R <sub>CC</sub> = 47 kΩ | 2.95 | | | V | | I <sub>Rev</sub> | Unattached reverse current on Px_CCy | V <sub>CCy</sub> = 5.5V, V <sub>CCx</sub> = 0V, measure current into CCy | | | 10 | μΑ | | I <sub>RpStd</sub> | current source - Standard | 0 < V <sub>CCy</sub> < 1.0 V, measure I <sub>CCy</sub> | 64 | 80 | 96 | μΑ | | I <sub>Rp1.5</sub> | current source - 1.5A | 0 < V <sub>CCy</sub> < 1.5 V, measure I <sub>CCy</sub> | 166 | 180 | 194 | μA | | I <sub>Rp3.0</sub> | current source - 3.0A | 0 < V <sub>CCy</sub> < 2.45 V, measure I <sub>CCy</sub> | 304 | 330 | 356 | μA | | Type-C Sink (Rd p | pull-down) | | | | | | | R <sub>SNK</sub> | Rd pulldown resistance | 0V ≤ V <sub>Px_CCy</sub> ≤ 2.1 V, measure resistance on Px_CCy | 4.6 | | 5.6 | kΩ | | R <sub>VCONN_DIS</sub> | VCONN discharge resistance | 0V ≤ V <sub>Px_CCy</sub> ≤ 5.5 V, measure resistance on Px_CCy | 4.0 | | 6.6 | kΩ | | Common (Source | and Sink) | | | | | | | t <sub>CC</sub> | deglitch time for comparators on Px_CCy, this applies for V <sub>SRC1</sub> , V <sub>SRC2</sub> , V <sub>SRC3</sub> , V <sub>SNK1</sub> , V <sub>SNK2</sub> , V <sub>SNK3</sub> , and V <sub>SNK4</sub> . | | | 2.56 | | ms | #### **6.8 CC VCONN Parameters** Typical values correspond to $T_J = 25^{\circ}$ C. Minimum and maximum limits apply over the $-40^{\circ}$ C to 150°C junction temperature range unless otherwise stated. $V_{IN} = 13.5$ V, EN = 2 V unless otherwise stated. | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------| | R <sub>PP_CABLE</sub> | Rdson of the VCONN path | V <sub>LDO_5V</sub> = 5V, I <sub>L</sub> = 200 mA,<br>measure resistance from<br>LDO_5V to Px_CCy | | | 1.2 | Ω | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 6.8 CC VCONN Parameters (続き) Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the –40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN = 2 V unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|-----|------| | 1 | short circuit current limit | setting 0, $V_{LDO_5V}$ = 5V,<br>R <sub>L</sub> =10m $\Omega$ , measure $I_{Px\_CCy}$ | 30 | 50 | 70 | mA | | I <sub>LIMVC</sub> | Short circuit current limit | setting 1, $V_{LDO_5V}$ = 5V,<br>R <sub>L</sub> =10m $\Omega$ , measure $I_{Px\_CCy}$ | 235 | 275 | 315 | IIIA | | I <sub>CCyLKG</sub> | Leakage current into Px_Cy pins | VCONN disabled, $T_J \le$<br>125 °C, $V_{Px\_CCy} = 5.5 \text{ V}$ ,<br>measure $I_{Px\_CCy}$ | -1 | 0 | 10 | μΑ | | V <sub>VC_OVP</sub> | Over-voltage protection threshold for Px_CCy | V <sub>LDO_5V</sub> rising | 5.6 | 5.9 | 6.2 | V | | V <sub>VC_RCP</sub> | Reverse current protection<br>threshold for Px_CCy,<br>sourcing VCONN through<br>CCx | V <sub>LDO_5V</sub> = 5 V, V <sub>CCx</sub> rising, setting 1. | 230 | 310 | 390 | mV | | V <sub>VC_RCP</sub> | Reverse current protection<br>threshold for Px_CCy,<br>sourcing VCONN through<br>CCx | $V_{LDO_{5V}} = 5 \text{ V}, V_{CCx} \text{ rising},$ setting 2. | 60 | 155 | 250 | mV | | t <sub>PP_CABLE_FSD</sub> | Time to disable Px_Cy VCONN after V <sub>LDO_5V</sub> > V <sub>VC_OVP</sub> or V <sub>CCx</sub> - V <sub>LDO_5V</sub> > V <sub>VC_RCP</sub> | C <sub>L</sub> =0 | | 1.5 | | μs | | t <sub>PP_CABLE_off</sub> | from disable signal to Px_CCy at 10% of final value | I <sub>L</sub> = 200 mA, V <sub>LDO_5V</sub> = 5V,<br>C <sub>L</sub> =0 | 100 | 225 | 300 | μs | | t <sub>iOS_PP_CABLE</sub> | response time to short circuit | External $V_{LDO\_5V}$ = 5V, for short circuit $R_L$ = 10m $\Omega$ . Set VCONILIM = 1. | | | 2 | μs | | t <sub>iOS_PP_CABLE</sub> | response time to short circuit | Internal $V_{LDO~5V}$ = 5V, for short circuit $\overline{R}_L$ = 10m $\Omega$ . Set VCONILIM = 0. | | | 0.3 | μs | ## 6.9 CC PHY Parameters Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the –40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN = 2V unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------------------------------------------------------------------------|------------------------------|------|-------|-----|------| | Transmitter | | | | | • | | | $V_{TXHI}$ | Transmit high voltage on Px_CCy | Standard External load | 1.05 | 1.125 | 1.2 | V | | $V_{TXLO}$ | Transmit low voltage on Px_CCy | Standard External load | -75 | | 75 | mV | | Z <sub>DRIVER</sub> | Transmit output impedance while driving the CC line using Px_CCy | measured at 750 kHz | 33 | | 75 | Ω | | $t_{Rise}$ | Rise time. 10 % to 90 % amplitude points on Px_CCy, minimum is under an unloaded condition. Maximum set by TX mask | C <sub>Px_CCy</sub> = 520 pF | 300 | | | ns | | t <sub>Fall</sub> | Fall time. 90 % to 10 % amplitude points on Px_CCy, minimum is under an unloaded condition. Maximum set by TX mask | C <sub>Px_CCy</sub> = 520 pF | 300 | | | ns | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 15 ## 6.9 CC PHY Parameters (続き) Typical values correspond to $T_J$ = 25°C. Minimum and maximum limits apply over the –40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN = 2V unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------|-----|-----|-----|------| | V <sub>PHY_OVP</sub> | OVP detection threshold for USB PD PHY. | Initially $V_{CC1} \le 5.5 \text{ V}$ and $V_{CC2} \le 5.5 \text{ V}$ , then $V_{CCx}$ rises. | 5.5 | | 8.5 | V | | Receiver | 1 | , | | | | | | Z <sub>BMCRX</sub> <sup>(2)</sup> | Receiver input impedance on Px_CCy | Does not include pull-up or pulldown resistance from cable detect. Transmitter is Hi-Z. | 1 | | | ΜΩ | | C <sub>CC</sub> | Receiver capacitance on Px_CCy <sup>(1)</sup> | Capacitance looking into the CC pin when in receiver mode | | | 120 | pF | | V <sub>RX_SNK_R</sub> | Rising threshold on Px_CCy for receiver comparator | sink mode (rising) | 499 | 525 | 551 | mV | | V <sub>RX_SRC_R</sub> | Rising threshold on Px_CCy for receiver comparator | source mode (rising) | 784 | 825 | 866 | mV | | V <sub>RX_SNK_F</sub> | Falling threshold on Px_CCy for receiver comparator | sink mode (falling) | 230 | 250 | 270 | mV | | V <sub>RX_SRC_F</sub> | Falling threshold on Px_CCy for receiver comparator | source mode (falling) | 523 | 550 | 578 | mV | <sup>(1)</sup> C<sub>CC</sub> includes only the internal capacitance on a Px\_CCy pin when the pin is configured to be receiving BMC data. External capacitance is needed to meet the required minimum capacitance per the USB-PD Specifications (cReceiver). Therefore, TI recommends adding C<sub>Px CCv</sub> externally. #### 6.10 Thermal Shutdown Characteristics over operating free-air temperature range (unless otherwise noted) | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------|---------------------------------|--------------------|-----|-----|-----|------| | T <sub>SD_BB</sub> | Temperature shutdown threshold | Temperature rising | 160 | 167 | 175 | °C | | T <sub>SD_HYS</sub> | Temperature shutdown hysteresis | hysteresis | | 18 | | °C | | T <sub>SD_PA_VCONN</sub> | Temperature shutdown threshold | Temperature rising | 152 | 166 | 179 | °C | | T <sub>SD_HYS</sub> | Temperature shutdown hysteresis | hysteresis | | 20 | | °C | | T <sub>SD_PA_VBUS_DISCH</sub> | Temperature shutdown threshold | Temperature rising | 155 | 166 | 177 | °C | | T <sub>SD_HYS</sub> | Temperature shutdown hysteresis | hysteresis | | 20 | | °C | | T <sub>SD_LDO5V</sub> | Temperature shutdown threshold | Temperature rising | 165 | 177 | 188 | °C | | T <sub>SD_HYS</sub> | Temperature shutdown hysteresis | hysteresis | | 15 | | °C | #### **6.11 Oscillator Characteristics** Typical values correspond to TJ = $25^{\circ}$ C. Minimum and maximum limits apply over the $-40^{\circ}$ C to $150^{\circ}$ C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN =2 V, unless otherwise stated. | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-------------------|-----------------|-----|-----|-----|------| | F <sub>OSC(100K)</sub> | 100KHz oscillator | Trimmed. | 89 | 103 | 111 | kHz | Product Folder Links: TPS25763-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 <sup>(2)</sup> Specified by design; not production tested. Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN =2 V, unless otherwise stated. | P | ARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|------------------|-----------------------------------------------------------------------------------|-------|------|-------|------| | F <sub>OSC(24M)</sub> | 24MHz oscillator | Trimmed. $0 ^{\circ}\text{C} \leq \text{T}_{\text{A}} \leq 70 ^{\circ}\text{C}$ | 23.64 | 24.2 | 24.36 | MHz | | F <sub>OSC(24M)</sub> | 24MHz oscillator | Trimmed40 °C $\leq$ T <sub>A</sub> $\leq$ 150 °C | 23.3 | 24.2 | 24.5 | MHz | # 6.12 ADC Characteristics Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN =2 V, unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------|-----------------------------------------------------------------|------|-----|-----|------| | LSB | least significant bit | 3.6V max scaling, voltage divider of 3 | | 14 | | mV | | LSB | least significant bit | 25.2V max scaling, voltage divider of 21 | | 98 | | mV | | LSB | least significant bit | (V <sub>CSP</sub> - V <sub>CSN/BUS</sub> )= 10 mV,<br>30 mV | | 27 | | mA | | E <sub>G</sub> | Gain error | 0 A ≤ I <sub>TVSP</sub> ≤ 0.9 mA | -2.7 | | 2.7 | % | | E <sub>G</sub> | Gain error | $0.05V \le V_{GPIOx} \le$<br>$3.6V, V_{GPIOx} \le V_{LDO_3V3}$ | -2.7 | | 2.7 | % | | E <sub>G</sub> | Gain error | 2.7V ≤ V <sub>LDO_3V3</sub> ≤ 3.6V | -2.4 | | 2.4 | % | | E <sub>G</sub> | Gain error | 0.6V ≤ V <sub>Px_VBUS</sub> ≤ 22V | -2.4 | | 2.4 | % | | E <sub>G</sub> | Gain error, current sense | (V <sub>CSP</sub> - V <sub>CSN/BUS</sub> )= 10 mV,<br>30 mV | -2.4 | | 2.4 | % | | E <sub>G</sub> | Gain error | V <sub>IN</sub> | -2.4 | | 2.4 | % | | E <sub>G</sub> | Gain error | $4.3 \text{ V} \le \text{V}_{\text{LDO}_{5V}} \le 5.5 \text{V}$ | -2.4 | | 2.4 | % | | V <sub>OS(E)</sub> | Offset error <sup>(1)</sup> | 0 A ≤ I <sub>TVSP</sub> ≤ 0.9 mA | -4.1 | | 15 | mV | | V <sub>OS(E)</sub> | Offset error <sup>(1)</sup> | $0.05V \le V_{GPIOx} \le$<br>$3.6V, V_{GPIOx} \le V_{LDO_3V3}$ | -4.1 | | 4.1 | mV | | V <sub>OS(E)</sub> | Offset error <sup>(1)</sup> | 2.7V ≤ V <sub>LDO_3V3</sub> ≤ 3.6V | -4.1 | | 4.1 | mV | | V <sub>OS(E)</sub> | Offset error <sup>(1)</sup> | 0.6V ≤ V <sub>Px_VBUS</sub> ≤ 22V | -4.1 | | 4.1 | mV | | V <sub>OS(E)</sub> | Offset error <sup>(1)</sup> | (V <sub>CSP</sub> - V <sub>CSN/BUS</sub> )= 10 mV,<br>30 mV | -4.5 | | 4.5 | mA | | V <sub>OS(E)</sub> | Offset error <sup>(1)</sup> | V <sub>IN</sub> | -4.1 | | 4.1 | mV | | V <sub>OS(E)</sub> | Offset error <sup>(1)</sup> | $4.3 \text{ V} \le \text{V}_{\text{LDO}_{5V}} \le 5.5 \text{V}$ | -4.1 | | 4.1 | mV | <sup>(1)</sup> The offset error is specified after the voltage divider. #### **6.13 TVSP Parameters** VIN = 13.5V, EN = 2V. over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------------|-----------------------------------|-------|-----|-------|------| | TVSP | | | | | • | | | V <sub>TVSP_PU</sub> | Pull up voltage for configuration <sup>(1)</sup> | 0 < I <sub>TVSP</sub> < 1 mA | 5.3 | 5.5 | 5.7 | V | | Decode 0 | Device configuration decode | R <sub>TVSP</sub> = Open | | | 1 | μΑ | | Decode 1 | Device configuration decode | $R_{TVSP} = 93.1 \text{ k}\Omega$ | 56.9 | | 61.2 | μΑ | | Decode 2 | Device configuration decode | $R_{TVSP} = 47.5 \text{ k}\Omega$ | 111.6 | - | 120 | μΑ | | Decode 3 | Device configuration decode | $R_{TVSP} = 26.7 \text{ k}\Omega$ | 180.3 | - | 193.9 | μΑ | | Decode 4 | Device configuration decode | $R_{TVSP}$ = 18.2 k $\Omega$ | 265 | - | 285 | μA | | Decode 5 | Device configuration decode | $R_{TVSP}$ = 13.0 k $\Omega$ | 360.5 | | 387.8 | μA | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ## 6.13 TVSP Parameters (続き) VIN = 13.5V, EN = 2V. over operating free-air temperature range (unless otherwise noted) | I | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------| | Decode 6 | Device configuration decode | $R_{TVSP} = 9.53 \text{ k}\Omega$ | 481.8 | | 518.2 | μΑ | | Decode 7 | Device configuration decode | $R_{TVSP} = 7.5 \text{ k}\Omega$ | 627.2 | | 674.6 | μΑ | | Decode 8 | Device configuration decode | $R_{TVSP} = 5.6 \text{ k}\Omega$ | 797 | | 857.1 | μΑ | | I <sub>TVSP(ILIMIT)</sub> | Current limit when TVSP is sourcing. | $C_{TVSP}$ = open; $R_{TVSP}$ = open.<br>All Px_Dy = 0 V and Px_CCy = 0 V. $V_{TVSP}$ = 0 V. Measure current flowing out of TVSP. | 1.1 | 1.44 | 1.83 | mA | <sup>(1)</sup> For proper device configuration, $V_{IN}$ must be $\geq$ 7.6 V at time of configuration read. ## 6.14 Input/Output (I/O) Characteristics Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN =2 V, unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|--------------------------------------------------------------------|--------------------------------------------------------------------|------|-----|------|---------| | GPIO0-9 (Inputs | ) (1) | | | | ' | | | V <sub>IH</sub> | GPIOx high-Level input voltage | | 1.3 | | | V | | V <sub>IL</sub> | GPIOx low-level input voltage | | | | 0.54 | V | | | GPIOx input hysteresis voltage | | 0.09 | | | V | | I <sub>I(LEAKAGE)</sub> | GPIOx leakage current | V <sub>GPIOx</sub> = 5.5 V | -8 | | 8 | μA | | R <sub>PU</sub> | GPIOx internal pull-up | pull-up enabled | 50 | 100 | 150 | kΩ | | R <sub>PD</sub> | GPIOx internal pull-down | pull-down enabled | 50 | 100 | 150 | kΩ | | t <sub>DG</sub> | GPIOx input deglitch | | | 20 | | ns | | GPIO 2, 3, 5, 6 (0 | Outputs) | | | | | | | V <sub>OH</sub> | GPIOx output high voltage | I <sub>GPIOx</sub> = -5mA | 2.9 | | | V | | V <sub>OL</sub> | GPIOx output low voltage | I <sub>GPIOx</sub> =5mA | | | 0.4 | V | | GPIO 0, 1, 4, 7, 8 | 3, 9 (Outputs) <sup>(2)</sup> | | | | | | | V <sub>OH</sub> | GPIOx output high voltage | I <sub>GPIOx</sub> = -2mA | 2.9 | | | V | | V <sub>OL</sub> | GPIOx output low voltage | I <sub>GPIOx</sub> =2mA | | | 0.4 | V | | SYNC OUT | | | | | | | | φ shift_00 | GPIOx when configured as phase shifted DC/DC fsw clock output | Phase difference between fsw and GPIO6 when configured as SYNC(0). | | 0 | | degrees | | φ shift_90 | GPIOx when configured as phase shifted DC/DC fsw clock output | Phase difference between fsw and GPIO6 when configured as SYNC(0). | | 90 | | degrees | | φ shift_120 | GPIOx when configured as phase shifted DC/DC fsw clock output | Phase difference between fsw and GPIO6 when configured as SYNC(O). | | 120 | | degrees | | φ shift_180 | GPIOx when configured as phase shifted DC/DC fsw clock output | Phase difference between fsw and GPIO6 when configured as SYNC(O). | | 180 | | degrees | | SYNC IN | | | | | | | | f <sub>SYNC(300kHz)</sub> | Valid external clock frequency (f <sub>SW_internal</sub> = 300kHz) | | 250 | | 353 | kHz | | f <sub>SYNC(400kHz)</sub> | Valid external clock frequency (f <sub>SW_internal</sub> = 400kHz) | | 334 | | 470 | kHz | | f <sub>SYNC(450kHz)</sub> | Valid external clock frequency (f <sub>SW_internal</sub> = 450kHz) | | 376 | | 530 | kHz | | LSGD | ' | 1 | | | | | # 6.14 Input/Output (I/O) Characteristics (続き) Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN =2 V, unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | I <sub>LSGD_ON</sub> | NFET driver sourcing current | $0 \text{ V} \le \text{V}_{\text{CSN/BUS}} \le 21 \text{ V}; 0 \text{ V} \le (\text{V}_{\text{LSGD}} - \text{V}_{\text{CSN/BUS}}) \le 4 \text{ V}$ | 10 | 13 | 16 | μΑ | | V <sub>LSGD_ON</sub> | Sourcing voltage while enabled (V <sub>LSGD</sub> - V <sub>CSN/BUS</sub> ) | 0 V ≤ V <sub>CSN/BUS</sub> ≤ 21 V; I <sub>LSGD</sub> ≤ 4 μA. Measure voltage between LSGD and CSN/BUS. | 6 | | 8 | V | | R <sub>LSGD_OFF</sub> | Sinking resistance when disabled | V <sub>LSGD</sub> = V <sub>CSN/BUS</sub> = 5 V | | 160 | 300 | kΩ | <sup>(1)</sup> GPIO9 is normally configured as I2C\_IRQ1m (controller): input pin. I2C specification requires use of external pullup resistor. Input thresholds (V<sub>IH</sub>; V<sub>IL</sub>) leakage current (I<sub>I(LEAKAGE)</sub>)and deglitch timing (t<sub>DG</sub>) specifications apply when used as I2C\_IRQ1m. Internal pullup and pulldown resistors are not used during this mode of operation. #### 6.15 BC1.2 Characteristics Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN =2 V, unless otherwise stated. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|------|------| | BC1.2 RESIS | TANCES | | | | • | | | R <sub>DCP_DAT</sub> | Dedicated Charging Port Resistance between Px_DP and Px_DM | V <sub>Px_DP</sub> = 0.6 V, V <sub>Px_DM</sub> = 0V, measure DP to DM shorted resistance | | | 200 | Ω | | R <sub>DM_DWN_15k</sub> | Px_DM line pulldown resistance | V <sub>Px_DM</sub> = 3.6V | 12 | 15 | 18 | kΩ | | R <sub>DM_DWN_20k</sub> | Px_DM line pulldown resistance | V <sub>Px_DM</sub> = 3.6V | 14.25 | 19.53 | 24.8 | kΩ | | DIVIDER MOI | DES | | | | | | | V <sub>2.7V</sub> | Output Voltage on DPy pin | No load on DPy pin | 2.57 | 2.7 | 2.83 | V | | V <sub>2.7V</sub> | Output Voltage on DMy pin | No load on DMy pin | 2.57 | 2.7 | 2.83 | V | | R <sub>2.7V</sub> | Output Impedance on DPy | 5μA pulled from DPy pin | 24 | 30 | 36 | kΩ | | R <sub>2.7V</sub> | Output Impedance on DMy | 5μA pulled from DMy pin | 24 | 30 | 36 | kΩ | | V <sub>1.2V</sub> | Output Voltage on DMy | No load on DMy | 1.12 | 1.2 | 1.28 | V | | R <sub>1.2V</sub> | Output Impedance on DMy | 5μA pulled from DMy | 80 | 102 | 130 | kΩ | | HVDCP THRE | SHOLD VOLTAGES | | | | | | | V <sub>DAT_REF</sub> | Data detection voltage on DP or DM pin | | 0.25 | 0.325 | 0.4 | V | | V <sub>SEL_REF</sub> | Output selection voltage DP or DM pin | | 1.8 | 2 | 2.2 | V | | DP AND DM | OVERVOLTAGE PROTECTION | | | | | | | V <sub>Dy_OVP</sub> | OVP detection threshold for USB Px_DP and Px_DM pins | Initially $V_{PxDy} \le 3.6 \text{ V}$ , then $V_{Px\_Dy}$ rises. | 5.5 | | 8.5 | V | #### 6.16 I2C Requirements and Characteristics Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{ID}$ = 13.5 V, EN =2 V, unless otherwise stated. $V_{DD}$ = 12C pullup voltage (3.3 V or 1.8 V) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | | | | |------------------------------------------------|-----------------------------------------|-----------------|-----|---------|------|--|--|--| | I2C_IRQ1s, I2C | 2C_IRQ1s, I2C_IRQ2 | | | | | | | | | I2C_IRQ1m | 2C_IRQ1m | | | | | | | | | SDA and SCL C | haracteristics (Standard, Fast, Fast-mo | de Plus) | | | | | | | | V <sub>IL</sub> | Input low signal | | | 0.54 | V | | | | | V <sub>IH</sub> | Input high signal | | 1.3 | | V | | | | | V <sub>DD</sub> = 3.3 V INPUT LOGIC THRESHOLDS | | | | | | | | | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 <sup>(2)</sup> GPIO9 or GPIO1 may be configured as I2C\_IRQ2s (target): open-drain output pin. I2C specification requires use of external pullup resistor. Output threshold (V<sub>OL</sub>) applies. Internal pullup and pulldown resistors are not used during this mode of operation. # 6.16 I2C Requirements and Characteristics (続き) Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{IN}$ = 13.5 V, EN =2 V, unless otherwise stated. $V_{DD}$ = I2C pullup voltage (3.3 V or 1.8 V) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |---------------------|---------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-------|--------------------|----------------------------------------| | V <sub>IL</sub> | Input low signal | | | 0.9 | V | | V <sub>IH</sub> | Input high signal | | 2.31 | | V | | V <sub>HYS</sub> | Input hysteresis | | 0.165 | | V | | V <sub>OL</sub> | Output low voltage | V <sub>DD</sub> = 1.8V, I <sub>OL</sub> =2 mA | | 0.36 | | | V <sub>OL</sub> | Output low voltage | V <sub>DD</sub> = 3.3V, I <sub>OL</sub> =3 mA | | 0.4 | V | | I <sub>OL</sub> | Max output low current | V <sub>OL</sub> =0.4 V | 12 | | mA | | LEAK | Input leakage current | Voltage on pin = 3.3V | -5 | 5 | μA | | Cı | pin capacitance (internal) | | | 10 | pF | | C <sub>b</sub> | Capacitive load for each bus line (external). Applies in Standard-mode and Fast-mode. | | | 400 | pF | | C <sub>b</sub> | Capacitive load for each bus line (external). Applies in Fast-mode Plus. | | | 550 | pF | | COMMON TIMING | ) | | | | l | | t <sub>SP</sub> | I2C pulse width suppressed | | | 50 | ns | | SDA and SCL Cha | aracteristics (Standard Mode) | | | | I————————————————————————————————————— | | f <sub>SCLS</sub> | Clock frequency (target) | V <sub>DD</sub> = 1.8V or 3.3V | | 100 | kHz | | t <sub>HD;STA</sub> | Start or repeated start condition hold time | V <sub>DD</sub> = 1.8V or 3.3V | 4 | | μs | | t <sub>LOW</sub> | SCL Clock low time | V <sub>DD</sub> = 1.8V or 3.3V | 4.7 | | μs | | t <sub>HIGH</sub> | SCL Clock high time | V <sub>DD</sub> = 1.8V or 3.3V | 4 | | μs | | t <sub>SU;STA</sub> | Start or repeated start condition setup time | V <sub>DD</sub> = 1.8V or 3.3V | 4.7 | | μs | | t <sub>HD;DAT</sub> | Serial data hold time <sup>(1)</sup> | V <sub>DD</sub> = 1.8V or 3.3V | 0 (2) | _ (3) | ns | | t <sub>SU;DAT</sub> | Serial data setup time | V <sub>DD</sub> = 1.8V or 3.3V | 250 | | ns | | t <sub>r</sub> | Rise time of SCL and SDA signals | $V_{DD}$ = 1.8V or 3.3V; $R_{PU}$ = 2.8 kΩ; Cb = 400pF; measure 0.3 × $V_{DD}$ to 0.7 × $V_{DD}$ | | 1000 | ns | | t <sub>of</sub> | Output fall time from $V_{IH(MIN)}$ to $V_{IL(MAX)}$ | $V_{DD}$ = 1.8V or 3.3V; measure 0.3 × $V_{DD}$ to 0.7 × $V_{DD}$ | | 250 <sup>(4)</sup> | ns | | t <sub>f</sub> | Fall time of SCL and SDA signals (2) (4) (5) | $V_{DD}$ = 1.8V, $R_{PU}$ = 2.8 kΩ; 10 pF ≤ $C_b$ ≤ 400 pF | | 300 | ns | | t <sub>f</sub> | Fall time of SCL and SDA signals (2) (4) (5) | $V_{DD} = 3.3V, R_{PU} = 2.8 \text{ k}\Omega; 10 \text{ pF} \le C_b \le 400 \text{ pF}$ | | 300 | ns | | t <sub>su;sто</sub> | Stop condition setup time | V <sub>DD</sub> = 1.8V or 3.3V | 4 | | μs | | t <sub>BUF</sub> | Bus free time between stop and start | V <sub>DD</sub> = 1.8V or 3.3V | 4.7 | | μs | | t <sub>VD;DAT</sub> | Valid data time <sup>(6)</sup> | Transmitting Data; $V_{DD}$ = 1.8V or 3.3V, SCL low to SDA output valid | | 3.45 (3) | μs | | tvd;ack | Valid data time of ACK condition | Transmitting Data; V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA valid | | 3.45 (3) | μs | | SDA and SCL Cha | aracteristics (Fast Mode) | | | , | | | f <sub>SCLS</sub> | Clock frequency (target) | V <sub>DD</sub> = 1.8V or 3.3V | | 400 | kHz | | t <sub>HD;STA</sub> | Start or repeated start condition hold time | V <sub>DD</sub> = 1.8V or 3.3V | 0.6 | | μs | | $t_{LOW}$ | SCL Clock low time | V <sub>DD</sub> = 1.8V or 3.3V | 1.3 | | μs | # 6.16 I2C Requirements and Characteristics (続き) Typical values correspond to TJ = 25°C. Minimum and maximum limits apply over the -40°C to 150°C junction temperature range unless otherwise stated. $V_{ID}$ = 13.5 V, EN =2 V, unless otherwise stated. $V_{DD}$ = 12C pullup voltage (3.3 V or 1.8 V) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |---------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------|--------------------|------| | t <sub>HIGH</sub> | SCL Clock high time | V <sub>DD</sub> = 1.8V or 3.3V | 0.6 | | μs | | t <sub>SU;STA</sub> | Start or repeated start condition setup time | V <sub>DD</sub> = 1.8V or 3.3V | 0.6 | | μs | | t <sub>HD;DAT</sub> | Serial data hold time <sup>(1)</sup> | V <sub>DD</sub> = 1.8V or 3.3V | 0 (2) | _ (3) | ns | | t <sub>SU;DAT</sub> | Serial data setup time | V <sub>DD</sub> = 1.8V or 3.3V | 100 (7) | | ns | | t <sub>r</sub> | Rise time of SCL and SDA signals | $V_{DD}$ = 1.8V or 3.3V; $R_{PU}$ = 850 $\Omega$ ; $C_b$ = 400 pF; measure 0.3 × $V_{DD}$ to 0.7 × $V_{DD}$ | 20 | 300 | ns | | t <sub>of</sub> | Output fall time from $V_{IH(MIN)}$ to $V_{IL(MAX)}$ | $V_{DD}$ = 1.8V; measure 0.3 × $V_{DD}$ to 0.7 × $V_{DD}$ | 6.55 | 250 (4) | ns | | t <sub>of</sub> | Output fall time from $V_{IH(MIN)}$ to $V_{IL(MAX)}$ | $V_{DD}$ = 3.3V; measure 0.3 × $V_{DD}$ to 0.7 × $V_{DD}$ | 12 | 250 <sup>(4)</sup> | ns | | t <sub>f</sub> | Fall time of SCL and SDA signals (2) (4) (5) | $V_{DD}$ = 1.8V; $R_{PU}$ = 850 Ω; 10 pF ≤ $C_b$ ≤ 400 pF | 6.55 | 300 | ns | | t <sub>f</sub> | Fall time of SCL and SDA signals (2) (4) (5) | $V_{DD}$ = 3.3V; $R_{PU}$ = 850 Ω; 10 pF ≤ $C_b$ ≤ 400 pF | 12 | 300 | ns | | t <sub>su;sto</sub> | Stop condition setup time | V <sub>DD</sub> = 1.8V or 3.3V | 0.6 | | μs | | t <sub>BUF</sub> | Bus free time between stop and start | V <sub>DD</sub> = 1.8V or 3.3V | 1.3 | | μs | | t <sub>VD;DAT</sub> | Valid data time <sup>(6)</sup> | Transmitting Data; $V_{DD} = 1.8V$ or 3.3V, SCL low to SDA output valid | | 0.9 (3) | μs | | t <sub>VD;ACK</sub> | Valid data time of ACK condition | Transmitting Data; V <sub>DD</sub> = 1.8V or 3.3V, ACK signal from SCL low to SDA (out) low | | 0.9 (3) | μs | - (1) t<sub>HD:DAT</sub> = the data hold time that is measured from the falling edge of SCL, applies to data in transmission and the acknowledge. - (2) A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH(MIN)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. - (3) The maximum t<sub>HD;DAT</sub> can be 3.45 µs and 0.9 µs for Standard-mode and Fast-mode, but must be less than the maximum t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time. This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the setup time before it releases the clock. - (4) The maximum t<sub>f</sub> for the SDA and SCL bus lines is stated in these tables as 300 ns and is longer than the specified maximum t<sub>of</sub> for the output stages (250 ns). The maximum t<sub>f</sub> allows series protection resistors (R<sub>S</sub>) to be connected between the SDA and SCL pins and the SDA and SCL bus lines without exceeding the maximum specified t<sub>f</sub>. - (5) In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors (R<sub>S</sub>) are used, the design must allow for inclusion when considering bus timing. - (6) t<sub>VD:DAT</sub> = time for data signal from SCL LOW to SDA output (HIGH or LOW, depending on which one is worse). - (7) A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement t<sub>SU;DAT</sub> 250 ns must then be met. This requirement is automatically met if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r(max)</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-mode I2C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time. ## **6.17 Typical Characteristics** At $V_{IN}$ = 12 V, $f_{sw}$ = 400 kHz, unless otherwise stated. 図 6-1. I<sub>Q</sub> V<sub>IN</sub> Shutdown Current vs Temperature 図 6-3. ENABLE/UVLO Thresholds vs Temperature 図 6-5. EN Leakage Current vs Temperature ☑ 6-2. I<sub>Q</sub> V<sub>IN</sub> Standby Current vs Temperature ☑ 6-4. EN Clamp Voltage vs Temperature ☑ 6-6. V<sub>IN(UVLO)</sub> vs Temperature At $V_{IN}$ = 12 V, $f_{sw}$ = 400 kHz, unless otherwise stated. 図 6-11. LDO\_3V3 Current Limit vs V<sub>IN</sub> and Temperature 23 At $V_{IN}$ = 12 V, $f_{sw}$ = 400 kHz, unless otherwise stated. 図 6-13. LDO\_1V5 Current Limit vs V<sub>IN</sub> and Temperature 図 6-15. I<sub>TVSP(ILIMIT)</sub> vs Temperature 図 6-17. Boost Peak Current Limit vs Temperature (upper settings) ☑ 6-14. V<sub>TVSP PU</sub> vs Temperature 図 6-16. Buck-Boost Power FET RDS(ON) vs Temperature 図 6-18. Boost Peak Current Limit vs Temperature (lower settings) At $V_{IN}$ = 12 V, $f_{sw}$ = 400 kHz, unless otherwise stated. 図 6-19. Buck Peak Current Limit vs Temperature (upper settings) 図 6-21. Buck Negative Current Limit vs Temperature 図 6-23. BOOTx OVP vs Temperature 図 6-20. Buck Peak Current Limit vs Temperature (lower settings) 図 6-22. BOOTx UVLO vs Temperature Percentage Change from Nominal 図 6-24. Buck-Boost Switching Frequency Variation vs Temperature 25 Product Folder Links: TPS25763-Q1 At $V_{IN}$ = 12 V, $f_{sw}$ = 400 kHz, unless otherwise stated. 図 6-25. f<sub>SW</sub> Dither Modulation Frequency vs Temperature 11.5 Target V<sub>SNS</sub> for Current Limit = 10 mV Current Limiting Engaged 図 6-26. Current Loop Regulation Voltage vs V<sub>BUS</sub> and Temperature Target V<sub>SNS</sub> for Current Limit = 30 mV Current Limiting Engaged Target V<sub>SNS</sub> for Current Limit = 50 mV Current Limiting Engaged # 図 6-27. Current Loop Regulation Voltage vs V<sub>BUS</sub> and Temperature 図 6-29. Cable Voltage Droop Compensation vs Temperature #### 図 6-28. Current Loop Regulation Voltage vs V<sub>BUS</sub> and Temperature ☑ 6-30. Cable Voltage Droop Compensation vs Temperature At $V_{IN}$ = 12 V, $f_{sw}$ = 400 kHz, unless otherwise stated. 図 6-31. Cable Voltage Droop Compensation vs Temperature 図 6-33. Buck-boost Output Voltage Regulation vs Temperature ☑ 6-35. (M0) 24 MHz Oscillator vs Temperature 図 6-32. Constant Voltage to Constant Current Transition ☑ 6-34. V<sub>BUS</sub> Discharge Current vs Temperature 図 6-36. (M0) 100 kHz Oscillator vs Temperature At $V_{IN}$ = 12 V, $f_{sw}$ = 400 kHz, unless otherwise stated. ☑ 6-37. Type-C Cable Detect: I<sub>Rp</sub> vs Temperature 図 6-39. Type-C Cable Detect & V<sub>CONN</sub>: Over-voltage Protection Thresholds vs Temperature Temperature (C) 図 6-41. USB BC1.2: DM to AGND 15 kΩ Resistance, R<sub>DM\_DWN\_15k</sub> 図 6-38. Type-C Cable Detect: R<sub>SNK</sub> vs Temperature 図 6-40. USB BC1.2: DP to DM Shorting Resistance, R<sub>DCP\_DAT</sub> 図 6-42. USB BC1.2: DM to AGND 20 kΩ Resistance, R<sub>DM\_DWN\_20k</sub> At $V_{IN}$ = 12 V, $f_{sw}$ = 400 kHz, unless otherwise stated. 図 6-43. USB BC1.2: DP and DM Pin Over-voltage Protection **Thresholds vs Temperature** 図 6-45. GPIO: Output Voltage vs Output Current and **Temperature** 図 6-44. GPIO: Output Voltage vs Output Current and **Temperature** 図 6-46. GPIO: Input Voltage Thresholds vs Temperature ## 7 Parameter Measurement Information 図 7-1. I<sup>2</sup>C Target Interface Timing 図 7-2. GPIO Output Timing Diagram (rise/fall vs capacitive load) 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 図 7-3. USB Endpoint Transmitter Rise and Fall Time 図 7-4. USB Endpoint Crossover Voltages 31 ## 8 Detailed Description #### 8.1 Overview The TPS25763-Q1 is a fully-integrated AEC-Q100 USB Power Delivery (USB-PD) source intended for use in 12-V automotive battery systems. Input supply pin, $V_{IN}$ , must be connected to a load dump clamped battery supply, $V_{BAT}$ , and never exceed 40 V (ABS MAX). The device consists of seven sub-blocks: USB-PD controller; Type-C cable plug and orientation detection circuitry; USB Endpoint; USB Battery Charging Specification Version 1.2 (BC1.2) detection circuitry; digital core; device power management and supervisory circuitry; and a buck-boost converter with 4 integrated power switches. The USB-PD controller provides the physical layer (PHY) functionality of the USB-PD protocol. The USB-PD data is output through either the Px\_CC1 pin or the Px\_CC2 pin, depending on the orientation of the reversible USB Type-C cable. For a high-level block diagram of the USB-PD physical layer, a description of its features and more detailed circuitry, see *USB-PD Physical Layer*. The cable plug and orientation detection analog circuitry automatically detects a USB Type-C cable plug insertion and also automatically detects the cable orientation. For a high-level block diagram of cable plug and orientation detection, a description of its features and more detailed circuitry, see *Cable Plug and Orientation Detection*. A USB Endpoint is included for downloading configuration information and firmware updates. On the TPS25763-Q1, the USB Endpoint provides billboard functionality in the event of an Alternate Mode error. When enabled by firmware, the USB Endpoint connects to the PA DP and PA DM pins. The USB BC1.2 sub-block contains circuitry to support legacy USB charging methods which signal on the USB DP and DM data lines including: DCP, Divider-3, 1.2 V mode, HVDCP. For additional detail, see BC 1.2, legacy and fast charging modes (Px DP, Px DM). The power management and supervisory circuitry generates the LDO\_5V, LDO\_3V3, and LDO\_1V5 voltage rails used by the device. LDO\_5V supplies the LDO\_3V3 and LDO\_1V5 rails. For a high-level block diagram of the power management circuitry, a description of its features and more detailed operation, see *Internal LDO Regulators* section. The digital core contains an ARM Cortex-M0 with 160-kB ROM and 27-kB RAM memory. The ROM contains firmware code to execute device functionality. RAM stores application configuration code created using a Graphical User Interface (GUI) and post-manufacturing firmware updates. The digital core is the engine for autonomously managing the system including: USB port connection status and communication; system power budget and allocation; system thermal monitoring and load shedding; and fault detection and reporting. All devices contain one controller I<sup>2</sup>C port (I<sup>2</sup>C1) for controlling external peripherals such as external EEPROM memory; DC/DC converters; USB data multiplexers/redrivers; GPIO expanders; and additional temperature sensors. Some devices include an I<sup>2</sup>C target port (I<sup>2</sup>C2) for connection to an external processor, HUB or embedded controller. An integrated 8-bit analog-to-digital converter ADC (see the *ADC* section) monitors USB port telemetry information. USB port connection status, voltage, current and fault information can be read from I<sup>2</sup>C2 target port. For a high-level block diagram of the digital core and a description of its features, see the *Digital Core* section. The integrated buck-boost DC/DC converter supplies the PA\_VBUS power source. The integrated DC/DC operates in buck mode when $V_{IN}$ is greater than $V_{OUT}$ and boost mode when $V_{IN}$ is less than $V_{OUT}$ . When $V_{IN}$ and $V_{OUT}$ are nearly the same, it operates in transition mode. #### **Single Port Device** TPS25763-Q1 is a single USB-PD port device. Refer to *Device Comparison Table* for dual port options. The TPS25763-Q1 device consists of a single 3.3 to 21 V output internal buck-boost converter, one USB-PD port controller providing cable plug and orientation detection, one internal VCONN source path, legacy USB Battery Charging Specification v1.2 Dedicated Charging Port (DCP) as well as legacy (non-USB compliant) charger Product Folder Links: TPS25763-Q1 detection including: Divider-3, 1.2 V, and HVDCP modes. The TPS25763-Q1 device communicates with its connected USB Type-C cable and downstream USB device at the opposite end of the cable to determine connection state and enables VBUS sourcing as appropriate. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Device Power Management and Supervisory Circuitry #### 8.3.1.1 VIN UVLO and Enable/UVLO The TPS25763-Q1 has one internally fixed $V_{IN}$ UVLO and one user programmable UVLO using the EN/UVLO pin. Both thresholds must be cleared for the device to start up. - The fixed V<sub>IN(UVLO)</sub> has a rising threshold between 5 and 5.5 V to ensure internal circuits have sufficient headroom for proper operation. - The EN/UVLO pin provides the user with a resistor programmable UVLO threshold and master enable / disable for the device. The EN/UVLO pin has three distinct voltage ranges: shutdown, standby, and operating. When the EN/UVLO pin is below the standby threshold $V_{EN(STBY)}$ , the device is disabled in a low power shutdown. When EN/UVLO voltage is greater than the standby threshold $V_{\text{EN(STBY)}}$ but less than the operating threshold $V_{\text{EN(OPER)}}$ , the internal bias rails, LDO\_5V, LDO\_3V3, and LDO\_1V5 regulators are enabled but remaining device functions are disabled. When EN/UVLO is greater than the operating threshold $V_{\text{EN(OPER)}}$ and LDO\_5V, LDO\_3V3 and LDO\_1V5 regulators are above their respective undervoltage threshold UVLO thresholds, the device is fully functional. The EN/UVLO pin includes fixed hysteresis between the shutdown mode and the standby mode. 図 8-1. EN/UVLO and LDO Sequencing 表 8-1. EN/UVLO and LDO\_UVLO Operation | EN/UVLO (1) | LDOs | DEVICE OPERATION | |---------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | V <sub>EN/UVLO</sub> < V <sub>EN(LDO_V5V_F)</sub> | _ | Shutdown: LDO_5V, LDO_3V3 and LDO_1V5 OFF. M0 (MCU) is OFF. | | V <sub>EN(LDO_V5V_R)</sub> < V <sub>EN/UVLO</sub> < V <sub>EN(STBY)</sub> | _ | Standby: LDO_5V, LDO_3V3 and LDO_1V5 ON. M0 (MCU) is OFF. | | V <sub>EN/UVLO</sub> > V <sub>EN(OPER)</sub> | LDO_5V < V <sub>LDO_5V(UVLO_R)</sub> , or<br>LDO_3V3 < V <sub>LDO_3V3(UVLO_R)</sub> ; or<br>LDO_1V5 < V <sub>LDO_1V5(UVLO_R)</sub> | LDO_5V, LDO_3V3 and<br>LDO_1V5 ON, M0 (MCU) is<br>OFF. | | V <sub>EN/UVLO</sub> > V <sub>EN(OPER)</sub> | $\begin{split} & LDO\_5V > V_{LDO\_5V(UVLO\_R)}, \text{ and} \\ & LDO\_3V3 > V_{LDO\_3V3(UVLO\_R)}, \text{ and} \\ & LDO\_1V5 > V_{LDO\_1V5(UVLO\_R)} \end{split}$ | Operating: M0 (MCU) is ON. | (1) Valid when $V_{IN} > V_{IN(UVLO_R)}$ . In some cases an input UVLO level different than that provided by the internal $V_{IN(UVLO)}$ is needed and can be accomplished by using the circuit shown in *UVLO Threshold Programming*. The input voltage at which the device turns on is designated $V_{ON}$ ; while the turnoff voltage is $V_{OFF}$ . First a value for $R_{ENB}$ is chosen in the range of 13 kΩ to 22 kΩ. Use $\stackrel{\star}{\to}$ 1 and $\stackrel{\star}{\to}$ 2 to calculate $R_{ENT}$ and $V_{OFF}$ . 図 8-2. UVLO Threshold Programming $$R_{ENT} = \left(\frac{V_{ON}}{V_{EN(OPER)}} - 1\right) \times R_{ENB} \tag{1}$$ 資料に関するフィードバック (ご意見やお問い合わせ) を送信 The hysteresis between the UVLO turn-on threshold and turn-off threshold is set by the upper resistor in the EN/UVLO resistor divider and is given by: $$V_{OFF} = \left(1 - \frac{V_{EN(HYS)}}{V_{EN(OPER)}}\right) \times V_{ON}$$ (2) Where - V<sub>ON</sub> = V<sub>IN</sub> turn-on voltage - V<sub>OFF</sub> = V<sub>IN</sub> turn-off voltage **Note:** Ensure $R_{ENT} \ge 47 \text{ k}\Omega$ If the programmable UVLO is not required, the EN/UVLO pin can be connected to the IN pin with a 47 k $\Omega$ , or larger, resistor. #### 8.3.1.2 Internal LDO Regulators Three internal LDOs provide regulated supplies for operation of internal circuitry. - LDO\_5V: Supplies buck-boost gate drive circuitry, LDO\_3V3, LDO\_1V5, and PA and PB VCONN power paths. External bypass capacitance, C<sub>LDO\_5V</sub> is required for proper operation. It is highly recommended to include an additional high frequency 0.1 μF capacitor in parallel with C<sub>LDO\_5V</sub>. In the design, place C<sub>LDO\_5V</sub> and the parallel high frequency capacitor as close to the LDO\_5V pin as possible. This capacitance: 1) provides energy storage for the buck-boost internal FET gate drivers, and 2) is required to stabilize the internal 5-V LDO in applications where an external 5-V supply is not connected. The TPS25763-Q1 does not operate (release reset) until V<sub>LDO\_5V(UVLO\_R)</sub> threshold is met. Hard reset occurs when V<sub>LDO\_5V</sub> < V<sub>LDO\_5V(UVLO\_F)</sub> threshold. Current from LDO\_5V returns to PGND pin. The LDO\_5V output may be used to supply a small external loads such as indicator LEDs. When supplying external components, it is recommended that the total external load current not exceed 25 mA (MAX). - 0.1W VCONN: when enabled in the application configuration GUI, LDO\_5V is capable of sourcing 20 mA each to PA VCONN and PB VCONN. - 1W VCONN: when enabled in the application configuration GUI, this mode of operation requires an external 4.75 - 5.5 V, 500-mA capable supply connected to LDO 5V. Back-feeding of LDO 5V is allowed. - LDO\_3V3: Supplies internal analog circuits, GPIO buffers, USB PD and the USB Endpoint PHYs. External bypass capacitance of C<sub>LDO\_3V3</sub> is required for proper operation. An additional 0.1 μF capacitor in parallel with C<sub>LDO\_3V3</sub> is highly recommended to filter high frequency noise from the I/O buffers and PHYs. The LDO\_3V3 can supply external circuits at up to 25 mA. Expected loads include: EEPROM (5mA), NTC resistor divider network (< 1 mA). Current may be drawn up to I<sub>LDO\_3V3(ILIMIT)</sub>. Note: the USB PD and Endpoint PHYs draw current from LDO\_3V3. If a CCx or Dx pin is shorted to GND during a transmission the current drawn may reach the current limit threshold. Similarly, if any GPIO pins are configured as push-pull outputs and a GPIO short to GND event occurs, the LDO\_3V3 current limit may be reached. Current returns to AGND pin. - LDO\_1V5: Supplies digital core. External bypass capacitance of C<sub>LDO\_1V5</sub> is required for proper operation. An additional 0.1 μF capacitor in parallel with C<sub>LDO\_1V5</sub> is highly recommended to filter noise generated by the digital core. The M0 is held in reset until all three UVLO\_R (rising) thresholds are met. Current returns to AGND pin. 35 Product Folder Links: TPS25763-Q1 Note: LDO\_5V max regulation current includes LDO\_3V3 (25 mA) and LDO\_1V5 (10 mA) 図 8-3. Internal LDO Connection Diagram #### 8.3.2 TVSP Device Configuration and ESD Protection The Transient Voltage protection and firmware Setting Pin (TVSP) has three functions: 1) Boot configuration settings; 2) USB connector pin short to $V_{BUS}$ or $V_{BAT}$ protection; and 3) USB connector pin enhanced ESD protection. - R<sub>TVSP</sub>: At power on, the resistance between the TVSP pin and PGND determines the boot method, USB PD port I<sup>2</sup>C addresses and I<sup>2</sup>C logic thresholds. Resistor values are device-specific; refer to 表 8-3. The most common configuration is shown in Basic TVSP Pin Connection with R<sub>TVSP</sub> open, corresponding to TVSP Index 0. During device initialization and boot, typically within 4 seconds after power on, V<sub>IN</sub> must be above 7.6 V to ensure proper bias of the TVSP pin to 5.5 V. Once boot is complete the device can operate over the full V<sub>IN</sub> range. - C<sub>TVSP</sub>: A 0.1-µF capacitor (C<sub>TVSP</sub>) must be connected to PGND. Place C<sub>TVSP</sub> as close to the TVSP pin as possible to minimize parasitic inductance. C<sub>TVSP</sub> is part of the centralized protection circuitry fortifying connector pins Px\_CCy, Px\_DP and Px\_DM from damage during short to V<sub>BUS</sub>, V<sub>BAT</sub> and ESD events. A 40-V 0.1-µF capacitor is recommended for proper operation of the internal TVSP regulator circuit. - TVSP Damper Network: Capacitance, C<sub>DAMP</sub>, and resistance, R<sub>DAMP</sub>, form an RC network preventing excessive current from flowing inside the device during connector pin over-voltage and ESD events. - C<sub>DAMP</sub>: A 0.47-μF capacitor *must* be connected in series with R<sub>DAMP</sub> to PGND. A 40-V 0.47-μF capacitor is recommended. - R<sub>DAMP</sub>: A 10-Ω resistor *must* be connected in series with C<sub>DAMP</sub> to PGND. A 0.25-W rating is recommended. 図 8-4. Basic TVSP Pin Connection 表 8-2. Recommended TVSP Components | C <sub>TVSP</sub> | R <sub>DAMP</sub> | C <sub>DAMP</sub> | |-------------------|-------------------|-------------------| | 0.1 μF | 10 Ω | 0.47 μF | 表 8-3. R<sub>TVSP</sub> Configuration Settings (TPS257xxDQRQLRQ1) | R <sub>TVSP (kΩ)</sub> (1) | TVSP Index | ADC Value | I2C Target Port<br>Addresses (A B) <sup>(2)</sup> | I2C Logic (V <sub>DD</sub> ) | Boot Mode | |----------------------------|------------|--------------|-----------------------------------------------------|------------------------------|------------------| | Open | 0 | ≤ 10 (0x0A) | 0x22 0x26 | 3.3 V | EEPROM | | 93.1 | 1 | ≤ 24 (0x18) | 0x23 0x27 | 3.3 V | External HUB/MCU | | 47.5 | 2 | ≤ 42 (0x2A) | 0x22 0x26 | 1.8 V | EEPROM | | 26.7 | 3 | ≤ 63 (0x3F) | 0x23 0x27 | 1.8 V | External HUB/MCU | | 18.2 | 4 | ≤ 89 (0x59) | 0x23 0x27 | 3.3 V | EEPROM | | 13.0 | 5 | ≤ 119 (0x77) | 0x22 0x26 | 3.3 V | External HUB/MCU | | 9.53 | 6 | ≤ 156 (0x9C) | 0x23 0x27 | 1.8 V | EEPROM | | 7.5 | 7 | ≤ 201 (0xC9) | 0x22 0x26 | 1.8 V | External HUB/MCU | | 5.6 | 8 | ≤ 255 (0xFF) | 0x22 0x26 | 3.3 V | Firmware Update | <sup>1%</sup> resistor required. Applications requiring a configuration other than TVSP Index 0 (R<sub>TVSP</sub> open), as shown in R TVSP Configuration Settings (TPS257xxCQRQLRQ1) and R TVSP Configuration Settings (TPS257xxDQRQLRQ1) must implement a circuit similar to the one shown in 🗵 8-5. The base of the bipolar transistor is connected to LDO\_5V to provide proper power up sequencing of the TVSP resistor - OFF when TPS25763-Q1 is disabled and ON when TPS25763-Q1 is enabled. A 2N2222 is recommended for its large collector-emitter breakdown voltage, low-cost and wide availability. $<sup>0</sup>x22h = 01000\dot{1}0$ ; 0x26h = 0100110; 0x23h = 0100011; 0x27 = 0100111 図 8-5. R<sub>TVSP</sub> Circuit Configuration Device firmware can be updated using the USB Endpoint on the PA\_DP and PA\_DM pins. To enable firmware update mode, boot the device with a resistance corresponding to TVSP Index 8 between TVSP and PGND. A boot cycle can be performed by power cycling the device or by pulling the EN/UVLO pin momentarily below the $V_{EN(OPER)}$ threshold. An example circuit to enable USB Endpoint firmware update mode is shown in $\boxtimes$ 8-6. 図 8-6. Example Circuit to Enable USB Endpoint Firmware Update Mode # 8.3.3 External NFET and LSGD The TPS25763-Q1 is a DisplayPort sink device and operates as a Dual Role Power (DRP) port using the application configuration GUI default settings. Some DisplayPort source-capable devices cannot sink power from their Type-C port. The TPS25763-Q1 is able to interact with these devices by presenting the USB-C sink signature on the CC lines after which a PD contract and subsequent Alt Mode entry can be established. When operating as a sink, TPS25763-Q1 does not consume any power from $V_{BUS}$ . A NFET can be placed between the CSN/BUS pin and the Type-C receptacle $V_{BUS}$ pins with its body diode pointing toward the connector to ensure USB Type-C sink capacitance requirements are met. In this configuration, a $100\Omega$ resistor must be placed across the source and drain of the blocking NFET to provide a sense point for the TPS25763-Q1 in order to detect the presence of VBUS while operating as a sink to meet USB Type-C requirements. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 図 8-7. External NFET and Load-Switch Gate Drive (LSGD) Connection # 8.3.4 Buck-Boost Regulator # 8.3.4.1 Buck-Boost Regulator Operation The TPS25763-Q1 devices utilize a fixed frequency, current mode control buck-boost converter. This converter operates in forced continuous conduction mode (CCM) and therefore allows inductor current to flow in either direction at light loads. The power train consists of five N-Channel power MOSFETs. See $\boxtimes$ 8-8. Transistors M1 and M2 are the high-side and low-side buck FETs. Transistors M3 and M4 are the high-side and low-side boost FETs. Transistor M5 blocks reverse conduction from OUT to SW2 during input overvoltage transients as explained in VIN Supply and VIN Over-Voltage Protection. - IN: Receives power from the battery. The input bulk capacitor must be connected between IN and PGND. - OUT: Delivers power from the switching converter. The output bulk capacitor connects between OUT to PGND. - PGND: Ground return for the switching converter power train. - **AGND:** Ground return for everything except the power train. The voltage feedback divider returns to AGND. PGND and AGND must connect together on the circuit board. - LDO\_5V: Provides gate drive for M2 and M4 and current for the bootstrap circuits feeding BOOT1 and BOOT2. A bypass capacitor must connect from LDO\_5V to PGND. See *Internal LDO Regulators* for more information on LDO 5V. - LDO\_3V3: Analog circuitry power supply. A bypass capacitor must connect from LDO\_3V3 to AGND. See Internal LDO Regulators for more information on LDO\_3V3. - BOOT1: Provides gate drive for M1. A bootstrap capacitor must connect from BOOT1 to SW1. - BOOT2: Provides gate drive for M3. A bootstrap capacitor must connect from BOOT2 to SW2. - SW1: Connects M1 and M2 to external inductor. - SW2: Connects M3 and M4 to external inductor. - CSP: Positive terminal of average current sense amplifier. Connects to positive terminal of output bulk capacitor. - CSN/BUS: Negative terminal of average current sense amplifier. A 10-mΩ current sense resistor is externally connected from CSP to CSN/BUS. Depending upon the input voltage $V_{IN}$ and the output voltage $V_{OUT}$ , the converter can operate in one of four different states, each of which is described in following sections. 図 8-8. Buck-Boost Internal Power FETs #### **Buck State** When the input voltage $V_{\text{IN}}$ significantly exceeds the output voltage $V_{\text{OUT}}$ , the converter enters the buck region of operation in which it performs an endless series of buck switching cycles Buck State. M3 and M5 are constantly on and M4 is constantly off. When the clock signals that a switching cycle has begun, the controller turns on M2 and turns off M1. This switch configuration corresponds to the off-time interval of a traditional buck converter. The voltage difference $V_{\text{SW1}} - V_{\text{SW2}}$ across the inductor equals $-V_{\text{OUT}}$ . The inductor current IL ramps down until it reaches a threshold $I_{\text{VALLEY}}$ set by the error amplifiers. The controller then turns off M2 and turns on M1. This switch configuration corresponds to the on-time interval of a traditional buck converter. The voltage difference $V_{\text{SW1}} - V_{\text{SW2}}$ now equals $V_{\text{IN}} - V_{\text{OUT}}$ . The inductor current now ramps up until the converter clock signals that the end of the switching cycle has been reached. The on-time $t_{on}$ equals the time interval during which M1 conducts. The off-time $t_{off}$ equals the time interval during which M2 conducts. Because the converter operates in FCCM, the period $\tau$ equals the sum of $t_{on}$ and $t_{off}$ . During the buck state, the controller regulates power flow by adjusting the buck duty cycle D, which equals the ratio $t_{on}/\tau$ . 図 8-9. Buck State # **Buck Transition State** When the input voltage $V_{IN}$ is only slightly larger than the output voltage $V_{OUT}$ , the converter enters the buck transition region of operation in which it alternately performs buck and boost switching cycles Buck Transition. M5 is always on. When the clock signals that a buck switching cycle has begun, the controller turns on M2 and M3, and it turns off M1 and M4. This switch configuration corresponds to the off-time of a traditional buck converter. The inductor current $I_L$ ramps down until it reaches a threshold $I_{VALLEY}$ set by the error amplifiers. The controller then turns off M2 and turns on M1. This switch configuration corresponds to the on-time of a traditional buck converter. The inductor current now ramps up slowly until the clock signals the end of the buck switching cycle. The next switching cycle is a boost switching cycle. When this cycle begins, the controller turns M3 off and turns M4 on. M2 remains off, and both M1 and M5 remain on. This switch configuration corresponds to the on-time of a traditional boost converter. The inductor current $I_L$ now ramps up rapidly until the fixed on-time expires. The controller then turns off M4 and turns on M3. The inductor current now ramps down until the clock signals the end of the boost switching cycle. The next switching cycle is another buck cycle. During the buck transition state, the controller regulates power flow by adjusting the buck duty cycle. The boost duty cycle remains fixed. If the converter remains in the buck state rather than move to the buck transition state, the buck on-time becomes so short that it is impossible to regulate power flow without pulse skipping. 図 8-10. Buck Transition ## **Boost Transition State** When the input voltage $V_{IN}$ is only slightly smaller than the output voltage $V_{OUT}$ , the converter enters the boost transition region of operation in which it alternately performs boost and buck switching cycles Boost Transition. M5 is always on. When the clock signals that a boost switching cycle has begun, the controller turns on M1 and M4, and it turns off M2 and M3. This switch configuration corresponds to the on-time of a traditional boost converter. The inductor current $I_L$ ramps up until it reaches a threshold $I_{PEAK}$ set by the error amplifiers. The controller then turns off M4 and turns on M3. This switch configuration corresponds to the off-time of a traditional boost converter. The inductor current now ramps down slowly until the clock signals the end of the boost switching cycle. The next switching cycle is a buck switching cycle. When this cycle begins, the controller turns M1 off and turns M2 on. M4 remains off, and both M3 and M5 remain on. This switch configuration corresponds to the off-time of a traditional buck converter. The inductor current $I_L$ now ramps down rapidly until the fixed off- time expires. The controller then turns off M2 and turns on M1. The inductor current now ramps up until the clock signals the end of the buck switching cycle. The next switching cycle is another boost cycle. During the boost transition state, the controller regulates power flow by adjusting the boost duty cycle. The buck duty cycle remains fixed. If the converter remains in the boost state rather than move to the boost transition state, the boost on-time is so short that it is impossible to regulate power flow without pulse skipping. 図 8-11. Boost Transition ## **Boost State** When the input voltage V<sub>IN</sub> is significantly less than the output voltage V<sub>OUT</sub>, the converter enters the boost region of operation in which it performs an endless series of boost switching cycles Boost State. M1 and M5 are constantly on and M2 is constantly off. When the clock signals that a switching cycle has begun, the controller turns on M4 and turns off M3. This switch configuration corresponds to the on-time interval of a traditional boost converter. The voltage difference $V_{SW1}-V_{SW2}$ across the inductor equals $V_{IN}$ . The inductor current $I_L$ ramps up until it reaches a threshold I<sub>PEAK</sub> set by the error amplifiers. The controller then turns off M4 and turns on M3. This switch configuration corresponds to the off-time interval of a traditional boost converter. The voltage difference $V_{SW1} - V_{SW2}$ now equals $V_{IN} - V_{OUT}$ , which is negative. The inductor current now ramps down until the converter clock signals that the end of the switching cycle has been reached. The on-time $t_{on}$ equals the time interval during which M4 conducts. The off-time $t_{off}$ equals the time interval during which M3 conducts. Because the converter operates in FCCM, the period $\tau$ equals the sum of $t_{on}$ and $t_{off}$ . During the boost state, the controller regulates power flow by adjusting the boost duty cycle D, which equals the ratio $t_{on}/\tau$ . 図 8-12. Boost State # **Boundaries of the Regions of Operation** Regions of Operation graphically depicts the four regions of operation and the boundaries between them. When $V_{BUS} > kV_{IN}$ , the converter remains in the boost region of operation. The value k is 1.2. When $V_{IN} < V_{BUS} < kV_{IN}$ , the converter enters the boost transition region of operation. When $V_{IN}/k < V_{BUS} < V_{IN}$ , the converter enters the buck transition region of operation. When $V_{BUS} < V_{IN}/k$ , the converter enters the buck region of operation. The converter ceases operating if $V_{IN}$ exceeds the OVP threshold, which lies between 18 and 20 V. Similarly, the converter also ceases operating if $V_{IN}$ drops below either the internal UVLO threshold, which lies between 5 and 5.5 V, or the user programmed EN/UVLO threshold (see *VIN UVLO and ENABLE/UVLO*, whichever is greater). 図 8-13. Regions of Operation ### 8.3.4.2 Switching Frequency, Frequency Dither, Phase-Shift and Synchronization The PWM oscillator frequency ( $f_{sw}$ ) is programmed by firmware using the application configuration GUI. The switching converter is intended for operation below the AM radio band (520 kHz - 1730 kHz). Three nominal $f_{sw}$ settings below are available: 300 kHz, 400 kHz and 450 kHz. Frequency dithering can be enabled by firmware via the application GUI. When enabled, the nominal oscillator frequency is dithered by $\pm FS_{SS}$ (approximately $\pm 10\%$ ) using triangular waveform modulation (see Dithering using triangular waveform modulation). The dither period $\tau_M$ is the reciprocal of the dither modulation frequency $FS_{SS\_MOD}$ . Two firmware selectable dither modulation frequencies $FS_{SS\_M}$ are available: 10 and 25 kHz. Dithering spreads the spectral peaks generated by switching, thereby reducing the peak harmonic levels and easing EMI filter design. 図 8-14. Dithering Using Triangular Waveform Modulation Multiple converters can be synchronized using the SYNC pin. This pin can be firmware-configured as either an output SYNC(o) or an input SYNC(i). • SYNC(o): The switching clock is placed on the SYNC(o) pin. This waveform has a duty cycle of approximately 50%. If frequency dithering is configured by firmware, this signal also exhibits dithering. Four phase settings are available by firmware configuration to shift the SYNC(o) output relative to the internal switching clock by 0°, 90°, 120°, or 180°. SYNC(o) is used to drive an external DC/DC converter clock with the switching converter clock inside the TPS25763-Q1. When two dc/dc converters operate out of phase, peak input current from the battery is reduced and total input bulk capacitance requirements decrease. English Data Sheet: SLVSGO0 図 8-16. Using SYNC(o) to drive external DC/DC Converter • SYNC(i): The internal clock is synchronized to the pulse train on the SYNC(i) pin. This feature is used to drive the TPS25763-Q1 with an external clock. The period of this clock must meet synchronization requirements in SYNC(i) frequency ranges or the TPS25763-Q1 instead uses its internal switching clock. If an external clock deviates outside of the acceptable frequency range and then returns to within the acceptable frequency range, the TPS25763-Q1 resumes operation from the external clock after counting 8 consecutive clocks meeting the criteria of 表 8-4. When SYNC(i) is configured, frequency dithering is disabled when operating from the internal clock following a failure of the external clock. 表 8-4. SYNC(i) Frequency Ranges | · · · · · · · · · · · · · · · · · · · | | | |---------------------------------------|-----------------------------------|--| | Allowed SYNC(i) Frequency Range | | | | MIN | MAX | | | 250 kHz | 353 kHz | | | 334 kHz | 470 kHz | | | 376 kHz | 530 kHz | | | | Allowed SYNC( MIN 250 kHz 334 kHz | | #### 8.3.4.3 VIN Supply and VIN Over-Voltage Protection # V<sub>IN</sub> Supply The voltage $V_{\text{IN}}$ at the input supply pin IN, measured with respect to AGND, must meet the following requirements: - Overvoltage: The voltage V<sub>IN</sub> must never exceed an absolute maximum of 40 V, and cannot exceed 36 V under anticipated operating conditions. Automotive applications typically require an external transient suppressor to meet this requirement. - Load dump: When the converter is running and V<sub>IN</sub> exceeds 18 V, the positive slew rate dV<sub>IN</sub>/dt must not exceed 200 V/ms. - **Double battery:** When the converter is not running, the positive slew rate $dV_{IN}/dt$ must not exceed 10 $V/\mu s$ . The input EMI filter can help mitigate input voltage slew rates. - Reverse battery: The voltage V<sub>IN</sub> must never go below –0.3 V. Automotive applications typically require external reverse voltage blocking circuitry. The buck-boost switching converter is capable of delivering its full rated output power of 65 W over an input supply range 6.8 V < V<sub>IN</sub> < 18 V . The input voltage can dip down to the UVLO threshold providing that the output power level is appropriately derated. # **VIN Overvoltage Protection Circuitry** The TPS25763-Q1 contains circuitry that protects the power train against load dump and double battery conditions. When VIN exceeds approximately 19 V, a comparator determines that an input overvoltage condition has occurred. This comparator sends a signal that shuts the switching converter down. Transistors M1, M2, and M3 in Buck-Boost Internal Power FETs are turned off, and transistor M4 is turned on. However, current is still flowing through the inductor. Two cases may exist: the current may flow forward (from SW1 to SW2) or in reverse (from SW2 to SW1). Reverse current flow will forward-bias the body diode of M1. The voltage across the inductor then equals the sum of the forward voltage of this diode plus the input voltage, which is sufficient to cause the inductor voltage to rapidly ramp down to zero. Forward current flow will forward-bias the body diode of M2. After the inductor current is released, a small linear regulator biases SW1 to approximately 15 V. When the overvoltage condition is removed, the switching regulator may resume operation. #### 8.3.4.4 Feedback Paths and Error Amplifiers The TPS25763-Q1 includes not only a programmable voltage feedback path, but also a programmable average current feedback path that can be used to limit the average current provided by the switching converter to the USB cable. The voltage feedback path also includes provision for cable droop compensation. Simplified block diagram of feedback paths and error amplifiers shows a simplified block diagram of the relevant portions of the integrated circuit. Product Folder Links: TPS25763-Q1 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 図 8-17. Simplified block diagram of feedback paths and error amplifiers. #### 8.3.4.5 Transconductors and Compensation The TPS25763-Q1 is internally compensated. The overall slope compensation and loop compensation is internally fixed based on inductor and capacitance values shown in 表 9-1. # 8.3.4.6 Output Voltage DAC, Soft-Start and Cable Droop Compensation The buck-boost output voltage is regulated at the CSN/VBUS pin. A 12-bit digital-to-analog converter, VDAC, provides ±20-mV step voltage adjustments of V<sub>CSP/BUS</sub> as commanded by device firmware. After a successful cable detect event, firmware sets the VDAC to output 5 V as measured on the $V_{CSN/BUS}$ output. An internal clock steps up the VDAC codes from an initial 0 V to final 5-V setting producing a monotonic ramp of $V_{CSN/BUS}$ to 5 V at $t_{SS}$ . In some applications, the USB-PD controller may be located 1 m, or more, from the USB receptacle. When configured and enabled by firmware, cable droop compensation increases the $V_{CSP/BUS}$ linearly with increasing load current independent of the VDAC setting. Four selectable $V_{OUT\_CDC}$ ranges are available. 500 mV is the maximum supported cable droop voltage and it is disabled by default during USB-PD PPS contracts. # 8.3.4.7 V<sub>BUS</sub> Overvoltage Protection A fixed threshold overvoltage comparator monitors the CSN/BUS pin for overvoltage conditions. When the $V_{CSN/BUS\_OVP\_R}$ threshold is exceeded, output OV protection circuitry turns off the internal MOSFETs. Switching resumes when $V_{CSN/BUS}$ decreases below $V_{CSN/BUS}$ over F. 図 8-18. V<sub>BUS</sub> OVP and UVP ## 8.3.4.8 V<sub>BUS</sub> Undervoltage Protection PA\_VBUS undervoltage conditions are monitored by the internal ADC. In accordance with USB Power Delivery specifications, the TPS25763-Q1 firmware configures the threshold based on USB PD contract with the attached sink device. ### 8.3.4.9 Current Sense Resistor (R<sub>SNS</sub>) and Current Limit Operation The CSP and CSN/BUS pins are the positive and negative inputs to the average current sense amplifier (CSA). The TPS25763-Q1 devices sense port A load current across sense resistor, $R_{SNS}$ , located between the CSP and CSN/BUS pins. A $10\text{-m}\Omega$ , 1%, power resistor provides a 0 - 50-mV sense voltage over the range $0 \le I_{OUT} \le 5$ A. A seven bit digital-to-analog converter, IDAC, provides ±50-mA step current limit adjustments and is automatically programmed by device firmware. #### 8.3.4.10 Buck-Boost Peak Current Limits The buck and boost peak current limits are adjustable by firmware using the application configuration GUI. Refer to the BUCK-BOOST PEAK CURRENT LIMITS in Buck-Boost Regulator of the *Electrical Characteristics* tables for selectable values. In most applications it is desirable to limit input current to the automotive USB module to protect module components, connectors and wiring from over-current conditions. The worst case input current condition occurs when $V_{IN}$ is minimum and $V_{CSN/BUS}$ is maximum (21 V) while supplying maximum 3.25 A output current. When $V_{IN} < V_{BUS}$ , the internal DC/DC converter is operating in boost mode. Refer to the Buck Calculation Results (L=4.7 uH). I BUS = 3 A tables in the *Inductor Currents* section to estimate the peak current versus recommended inductor value for the application. The buck peak current limit setting selection can be just lower than the boost peak current limit. Set as close to the boost peak current limit as selections allow to prevent the possibility of limit cycling between the two peak current limits under extreme transients. $I_{PEAK(BUCK)} \cong I_{PEAK(BOOST)}$ . When selecting an inductor, it is important to select one with an appropriate saturation current rating, $I_{L(SAT)}$ . The inductor $I_{L(SAT)}$ rating must be larger than the maximum (MAX) $I_{PEAK(BOOST)}$ limit from the *Electrical Characteristics* tables to avoid excessive current flow in the TPS25763-Q1 or the inductor. # 8.3.5 USB-PD Physical Layer 8-19 shows the USB PD physical layer block surrounded by a simplified version of the analog plug and orientation detection block. This block applies to Port A. Product Folder Links: TPS25763-Q1 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 図 8-19. USB-PD Physical Layer and Simplified Plug and Orientation Detection Circuitry USB-PD messages are transmitted in a USB Type-C system using a BMC (Biphase Mark Coding) signaling. The BMC signal is output on the same pin (Px\_CC1 or Px\_CC2) that is DC biased due to the Rp (or Rd) cable attach mechanism discussed in the USB-PD BMC Transmitter section. # 8.3.5.1 USB-PD Encoding and Signaling ⊠ 8-20 illustrates the high-level block diagram of the baseband USB-PD transmitter. ⊠ 8-21 illustrates the high-level block diagram of the baseband USB-PD receiver. 図 8-20. USB-PD Baseband Transmitter Block Diagram 図 8-21. USB-PD Baseband Receiver Block Diagram ### 8.3.5.2 USB-PD Bi-Phase Marked Coding The USB-PD physical layer implemented in the TPS25763-Q1 is compliant to the *USB-PD Specifications*. The encoding scheme used for the baseband PD signal is a version of Manchester coding called Biphase Mark Coding (BMC). In this code, there is a transition at the start of every bit time and there is a second transition in the middle of the bit cell when a 1 is transmitted. This coding scheme is nearly DC balanced with limited disparity (limited to 1/2 bit over an arbitrary packet, so a very low DC level). $\boxtimes$ 8-22 illustrates Biphase Mark Coding. 図 8-22. Biphase Mark Coding Example The USB PD baseband signal is driven onto the Px\_CC1 or Px\_CC2 pin with a tri-state driver. The tri-state driver controls slew rate to limit coupling to D+/D- and to other signal lines in the Type-C fully featured cables. When sending the USB-PD preamble, the transmitter starts by transmitting a low level. The receiver at the other end tolerates the loss of the first edge. The transmitter terminates the final bit by an edge to ensure the receiver clocks the final bit of EOP. # 8.3.5.3 USB-PD Transmit (TX) and Receive (Rx) Masks The USB-PD driver meets the defined USB-PD BMC TX masks. Since a BMC coded "1" contains a signal edge at the beginning and middle of the UI, and the BMC coded "0" contains only an edge at the beginning, the masks are different for each. The USB-PD receiver meets the defined USB-PD BMC Rx masks. The boundaries of the Rx outer mask are specified to accommodate a change in signal amplitude due to the ground offset through the cable. The Rx masks are therefore larger than the boundaries of the TX outer mask. Similarly, the boundaries of the Rx inner mask are smaller than the boundaries of the TX inner mask. Triangular time masks are superimposed on the TX outer masks and defined at the signal transitions to require a minimum edge rate that has minimal impact on adjacent higher speed lanes. The TX inner mask enforces the maximum limits on the rise and fall times. Refer to the *USB-PD Specifications* for more details. #### 8.3.5.4 USB-PD BMC Transmitter The TPS25763-Q1 transmits and receives USB-PD data over one of the Px\_CCy pins for a given CC pin pair (one pair per USB Type-C port). The Px\_CCy pins are also used to determine the cable orientation (see the Cable Plug and Orientation Detection section) and maintain cable/device attach detection. Thus, a DC bias exists on the Px\_CCy pins. The transmitter driver overdrives the Px\_CCy DC bias while transmitting, but returns to a Hi-Z state allowing the DC voltage to return to the Px\_CCy pin when not transmitting. While either Px\_CC1 or Px\_CC2 may be used for transmitting and receiving, during a given connection only the one that mates with the CC pin of the plug is used; so there is no dynamic switching between Px\_CC1 and Px\_CC2. $\boxtimes$ 8-23 shows the USB-PD BMC TX and RX driver block diagram. English Data Sheet: SLVSGO0 図 8-23. USB-PD BMC TX/Rx Block Diagram $\boxtimes$ 8-24 shows the transmission of the BMC data on top of the DC bias. Note, The DC bias can be anywhere between the minimum threshold for detecting a UFP attach and the maximum threshold for detecting a Sink attach to a Source resulting in a DC bias that can be above or below the $V_{OH}$ of the transmitter driver. 図 8-24. TX Driver Transmission with DC Bias The transmitter drives a digital signal onto the Px\_CCy lines. The signal peak, V<sub>TXHI</sub>, is set to meet the TX masks defined in the *USB-PD Specifications*. Note that the TX mask is measured at the far-end of the cable. When driving the line, the transmitter driver has an output impedance of $Z_{DRIVER}$ . $Z_{DRIVER}$ is determined by the driver resistance and the shunt capacitance of the source and is frequency dependent. $Z_{DRIVER}$ impacts the noise ingression in the cable. 図 8-25. ZDRIVER Circuit #### 8.3.5.5 USB-PD BMC Receiver The receiver block of the TPS25763-Q1 receives a signal that falls within the allowed Rx masks defined in the USB PD specification. The receive thresholds and hysteresis come from this mask. 8-26 shows an example of a multi-drop USB-PD connection (only the CC wire). This connection has the typical Sink (device) to Source (host) connection, but also includes cable USB-PD Tx/Rx blocks. Only one system can be transmitting at a time. All other systems are Hi-Z (Z<sub>BMCRX</sub>). The *USB-PD Specification* also specifies the capacitance that can exist on the wire as well as a typical DC bias setting circuit for attach detection. 図 8-26. Example USB-PD Multi-Drop Configuration ### 8.3.5.6 Squelch Receiver The TPS25763-Q1 has a squelch receiver to monitor for the bus idle condition as defined by the USB PD specification. The squelch receiver output reflects the state of the CC pin regardless of the source of the transmission. ## 8.3.6 VCONN Internal VCONN sourcing power paths are firmware configurable. Using only the internal LDO 5V supply, PortA is able to draw 20 mA continuously. If an external 5-V regulator is connected to the LDO 5V pin and the application GUI settings are enabled, PortA is able to draw 200 mA continuously. When disabled, blocking FETs in the PortA VCONN paths protect the LDO 5V rail from high-voltage and reverse current. When VCONN power is enabled and provided, the internal VCONN power switches have a current limit of I<sub>LIMVC</sub>. If the VCONN load current exceeds I<sub>LIMVC</sub>, the current clamping circuit activates within t<sub>iOS PP CABLE</sub> and the switch behaves as a constant current source. Reverse current blocking is disabled when current is flowing to Px CC1 or Px CC2. 図 8-27. VCONN Power Switches When operating in current limit, the VCONN FET temperature rises. Local temperature sensors disable the $Px_VCONN$ path in current limit when $T_{SD_Px_VCONN}$ within $t_{PP_CABLE_off}$ . The application firmware enters USB Type-C Error Recovery on the affected port. LDO\_5V must remain above its under voltage lock out threshold ( $V_{LDO\_5V(UVLO\_F)}$ ) for Px\_VCONN operation. If the $V_{LDO\_5V(UVLO\_F)}$ threshold is reached, Px\_VCONN paths are automatically disabled within $t_{PP\_CABLE\_off}$ . # 8.3.7 Cable Plug and Orientation Detection ⊠ 8-28 shows the plug and orientation detection block at each Px\_CCy pin (PA\_CC1, PA\_CC2, PB\_CC1, PB\_CC2). Each CC pin has identical detection circuitry. When the port is operating as a Type-C source, the $V_{REFx}$ nodes are multiplexed to the $V_{SRC}$ thresholds corresponding to the advertised Type-C source capability current, $I_{Rp}$ . When the port is operating as a Type-C sink, the $V_{REFx}$ nodes are multiplexed to the $V_{SNK}$ thresholds corresponding to sink detection. 図 8-28. Plug and Orientation Detection Block ### 8.3.7.1 Configured as a Source When Port A is configured as a Source, the device detects when a cable or a Sink is attached using the Px\_CC1 and Px\_CC2 pins. When in a disconnected state, the device monitors the voltages on these pins to determine what, if anything, is connected. See *USB Type-C Specification* for more information. 表 8-5 shows the Cable Detect States for a Source. 表 8-5. Cable Detect States for a Source | Px_CC1 | Px_CC2 | CONNECTION STATE | RESULTING ACTION | |--------|-----------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------| | Open | Open | Nothing attached | Continue monitoring both Px_CCy pins for attach. Power is not applied to Px_VBUS or VCONN. | | Rd | Rd Open Sink attached | | Monitor Px_CC1 for detach. Power is applied to Px_VBUS but not to VCONN (Px_CC2). | | Open | Rd | Sink attached | Monitor Px_CC2 for detach. Power is applied to Px_VBUS but not to VCONN (Px_CC1). | | Ra | Open | Powered Cable-No UFP attached | Monitor Px_CC2 for a Sink attach and Px_CC1 for cable detach. Power is not applied to Px_VBUS or VCONN (Px_CC1). | | Open | Ra | Powered Cable-No UFP attached | Monitor Px_CC1 for a Sink attach and Px_CC2 for cable detach. Power is not applied to Px_VBUS or VCONN (Px_CC2). | | Ra | Rd | Powered Cable-UFP Attached | Provide power on Px_VBUS and VCONN (Px_CC1) then monitor Px_CC2 for a Sink detach. Px_CC1 is not monitored for a detach. | | Rd | Ra | Powered Cable-UFP attached | Provide power on Px_VBUS and VCONN (Px_CC2) then monitor Px_CC1 for a Sink detach. Px_CC2 is not monitored for a detach. | When a port is configured as a Source, a current $I_{Rp1.5A}$ , is driven out of each Px\_CCy pin and each pin is monitored for different states. When a Sink is attached to the port a pull-down resistance of Rd to GND exists. The current $I_{Rp1.5A}$ is then forced across the resistance Rd generating a voltage at the Px\_CCy pin. The device applies the configured I<sub>Rp1.5A</sub> until the buck-boost regulator is enabled and operating at 5 V, at which time application firmware may remain at $I_{Rp1.5A}$ or change to $I_{Rp3.0A}$ . When the Px CCy pin is connected to an electronically marked cable VCONN input, the pull-down resistance is different (Ra). In this case the voltage on the Px\_CCy pin pulls below V<sub>RDstd</sub> and the system recognizes the electronically marked cable. The V<sub>Dstd1.5</sub> or V<sub>D3.0</sub> threshold is monitored to detect a disconnection depending upon which Rp current source is active. When a connection has been recognized and the voltage on Px CCy subsequently rises above the disconnect threshold for t<sub>CC</sub>, the system registers a disconnection. 図 8-29. Type-C Cable ### 8.3.7.2 Configured as a Sink When the TPS25763-Q1 port is configured as a Sink, such as in Firmware Update Mode with TVSP Index 8, the device presents a pull-down resistance R<sub>SNK</sub> on each PA\_CCy pin and waits for a Source to attach and pull-up the voltage on the pin. The Source pulls-up the PA\_CCy pin by applying either a resistance or a current. The Sink detects an attachment by the presence of VBUS. The Sink determines the advertised current from the Source by the pull-up applied to the PA CCy pin. #### 8.3.7.3 Configured as a DRP When the TPS25763-Q1 port is configured as a DRP, the device alternates the port's Px CCy pins between the pull-down resistance, Rd, and pull-up current source, Rp. When in DRP mode as required to be DisplayPort-compliant when Alt Mode is enabled, VBUS must be detected when the TPS25763-Q1 port is operating as a power sink. In this state, the OUT pin is disconnected from VBUS by the blocking FET and VBUS is sensed though a bypass resistor connected across the blocking FET as shown in External NFET and Load-Switch Gate Drive (LSGD) Connection. Note it is possible to configure the TPS25763-Q1 as a source-only and enable DisplayPort Alt Mode. In this configuration, the bypass resistor is not needed for VBUS sense and the TPS25763-Q1 operates as a source, providing VBUS to the port when attached. This configuration can be selected based on use-case and systemlevel requirements. ### 8.3.7.4 Overvoltage Protection (Px\_CC1, Px\_CC2) Comparators on the Px CCy pins detect when the voltage on CC1 or CC2 is too high, or there is reverse current into the LDO\_5V output. During an overvoltage event, VCONN is disabled within tPP\_CABLE\_FSD and the associated USB PD transmitter is disabled. Product Folder Links: TPS25763-Q1 図 8-30. Over-voltage and Reverse Current Protection #### 8.3.8 ADC The ADC is shown in 🗵 8-31. The ADC is an 8-bit successive approximation ADC. The input to the ADC is an analog input mux that supports multiple inputs from various voltages and currents in the device. The output from the ADC is available to be read and used by application firmware. 図 8-31. SAR ADC 図 8-32. ADC Conversion ### 8.3.8.1 ADC Divider Ratios The ADC voltage inputs are each divided down to the full-scale input of 1.2 V. The ADC current sensing elements are not divided. 表 8-6 shows the divider ratios for each ADC input. The application firmware may select any group of channels to be auto-sequenced in the round robin automatic readout mode. | CHANNEL | SIGNAL | TYPE | DIVIDER RATIO | BUFFERED | |---------|----------------------|---------|---------------|----------| | 0 | I_TVSP | Current | n/a | No | | 1 | IN | Voltage | 17 | No | | 2 | LDO_3V3 | Voltage | 3 | No | | 3 | PA_VBUS | Voltage | 21 | No | | 4 | GPIO4 PB_VBUS | Voltage | 21 | No | | 5 | I <sub>PA_VBUS</sub> | Current | n/a | No | | 6 | GPIO2 PB_DP | Voltage | 3 | Yes | | 7 | GPIO3 PB_DM | Voltage | 3 | Yes | | 8 | GPIO5 NTC | Voltage | 3 | Yes | | 9 | GPIO7 PA_DM | Voltage | 3 | Yes | | 10 | GPIO8 PA_DP | Voltage | 3 | Yes | | 11 | LDO_5V | Voltage | 5 | No | 表 8-6. ADC Inputs # 8.3.9 BC 1.2, Legacy and Fast Charging Modes (Px DP, Px DM) BC 1.2 downstream port charger emulation is application GUI configurable. The following charging modes can be enabled or disabled: Product Folder Links: TPS25763-Q1 - · DCP (Dedicated Charging Port) Shorted Mode - · Divider-3 Mode - 1.2-V Mode - HVDCP (High Voltage Dedicated Charging Port) Mode • • The following table shows voltage sources, resistors and comparator hardware used in each mode. Symbol "X" represents that the corresponding module is implemented. | Application | 2.7-V SRC | 1.2-V SRC | R <sub>DCP_DAT</sub> | R <sub>DM_DWN</sub><br>(20 kΩ) | V <sub>DAT_REF</sub> | V <sub>SEL_REF</sub> | |-------------|-----------|-----------|----------------------|--------------------------------|----------------------|----------------------| | DCP | | | Х | | | | | Divider-3 | Х | | | | | | | 1.2 V | | Х | Х | | | | | HVDCP | | | | Х | X | X | 図 8-33. BC1P2 Functional Diagram # 8.3.10 DisplayPort Hot-Plug Detect (HPD) The TPS25763-Q1 supports the DisplayPort alternate mode as a DP sink. To enable HPD signaling through PD messaging, a single pin is used as the HPD input and output. When events occur on these pins during a DisplayPort connection though the Type-C connector, hardware timers trigger and interrupt the digital core to indicate needed PD messaging. When a port is operating as a DP source, its corresponding HPD pin operates as an output (HPD TX). The TPS25763-Q1 port operates as a DP sink, and the corresponding HPD pin operates as an input (GPIO0 set to HPD RX). When DisplayPort is disabled in the application configuration, HPD is disabled and the GPIO operates as generic input/output pin. For additional information regarding GPIO and I2C support when interfacing to a DP Alt Mode sink-side cross point switch, refer to セクション 8.3.12.1 and セクション 8.3.13, respectively. # 8.3.11 USB2.0 Low-Speed Endpoint The USB low-speed Endpoint is a USB 2.0 low-speed (1.5 Mbps) interface used to support HID class based accesses. The TPS25763-Q1 supports control of endpoint EP0. This endpoint enumerates to a USB 2.0 host during firmware update mode. Firmware update mode is entered with when the device is powered on with an $R_{\text{TVSP}}$ corresponding to TVSP Index 8. In TPS25763-Q1 devices, the USB Endpoint also provides USB-Billboard information to a host system as defined in the USB Type-C standard. EP0 is used for advertising the Billboard Class. When a Host is connected to a device that provides Alternate Modes which cannot be supported by the Host, the Billboard class allows a means for the Host to report back to the user without any silent failures. ⊠ 8-34 shows the USB Endpoint physical layer. The physical layer consists of the analog transceiver, the Serial Interface Engine, and the Endpoint FIFOs and supports low-speed USB operation. 図 8-34. USB Endpoint PHY The transceiver is made up of a fully differential output driver, a differential to single-ended receive buffer and two single-ended receive buffers on the D+/D- independently. The output driver drives the D+/D- through a source resistance RS\_EP. RPU\_EP is disconnected during transmit mode of the transceiver. When the endpoint is in receive mode, the resistance RPU\_EP is connected to the PA\_DM pin. The RPU\_EP resistance advertises low speed mode only. #### 8.3.12 Digital Interfaces The TPS25763-Q1 contains one I<sup>2</sup>C controller which used for communicating with I<sup>2</sup>C target devices. Depending upon application GUI firmware configuration, an I<sup>2</sup>C target and GPIOs may be available. ### 8.3.12.1 General GPIO The application configuration GUI manages the multi-function pins which contain General Purpose Input/Output functionality. Each buffer is configurable to be a push-pull output or open drain output. When configured as an input, the signal can be a de-glitched digital input or an analog input to the ADC (only designated pins). The push-pull output is a simple CMOS totem-pole structure. Independent pull-up and pull-down enables can be configured using the application GUI. When interfacing with non 3.3-V I/O devices the output buffer can be configured as an open drain output and an external pull-up resistor attached to the GPIO pin. When the TPS25763-Q1 is configured to support DisplayPort Alt Mode as a DisplayPort sink, control is provided from the TPS25763-Q1 to the sink-side DisplayPort Alt Mode crosspoint switch (that is DP MUX). This control can be configured using the application configuration GUI for I2C control or GPIO control. When the GPIO control interface is selected, three GPIOs from the TPS25763-Q1 are enabled as shown in DP Alternate Mode GPIO Control. Device settings are automatically configured using the application configuration GUI when the GPIO control interface is selected. TPS25763-Q1 Pin Assignment GPIO1 = FLIP Type-C plug orientation control to mux GPIO6 = CTL0 USB3.1 Switch Control to mux GPIO9 = CTL1 DP Alt Mode Switch Control to mux 表 8-7. DP Alternate Mode GPIO Control English Data Sheet: SLVSGO0 #### 8.3.12.2 I<sup>2</sup>C Buffer The TPS25763-Q1 features two $I^2C$ interfaces that each use an $I^2C$ I/O driver like the one shown in $\boxtimes$ 8-35. This I/O consists of an open-drain output and an input comparator with de-glitching. 図 8-35. I<sup>2</sup>C Driver ## 8.3.13 I<sup>2</sup>C Interface The TPS25763-Q1 has two I<sup>2</sup>C ports. I<sup>2</sup>C1 is a controller interface. I<sup>2</sup>C2 is a target interface. I<sup>2</sup>C1 is used to read from or write to external target devices. During boot I<sup>2</sup>C1 is configured to read firmware patch and application configuration data from an external EEPROM with target address 0x50. Depending upon application configuration, the TPS25763-Q1 may expose target port, $I^2C2$ , using multi-function pins: GPIO2 ( $I^2C\_SCL2$ ), GPIO3 ( $I^2C\_SDA2$ ). When the TPS257xx-Q1 is used in systems with a HUB or MCU, the $I^2C2$ port can provide connection status and telemetry information as well as transfer firmware updates from the HUB or MCU to an EEPROM connected on $I^2C1$ . $\overline{IRQ}$ functionality depends upon firmware application configuration. $\overline{IRQ}$ is not always available on both I<sup>2</sup>C1 and I<sup>2</sup>C2 simultaneously. the IRQ is available as follows: - Multi-function pin GPIO9: IRQ1(i), IRQ1(o), IRQ2(o) - Multi-function pin GPIO1: IRQ2(o) Where (i) = operates as an input, and (o) = operates as output. In HUB applications where I<sup>2</sup>C control is not used, GPIO9 can be configured as a simple FAULT pin reporting port over-current conditions as required by the USB 2.0 specifications. 表 8-8. I<sup>2</sup>C Summary | I2C Bus | Туре | Typical Usage | Max Bus Frequency | |--------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------| | I2C1c | Controller | Connect to I <sup>2</sup> C EEPROM, USB Type-C mux, I2C temperature sensor, I2C GPIO expander, or other I2C target. Use LDO_5V or LDO_3V3 pin as the pull-up voltage. Multi-controller configuration is not supported. | 1 MHz (Fast Mode Plus) | | I2C2t Target Connect to I <sup>2</sup> C capable USB HUB, MCU or automotive processor. 1 MHz (Fa | | 1 MHz (Fast Mode Plus) | | When the TPS25763-Q1 is configured to support DisplayPort Alt Mode as a DP sink, control is provided from the TPS25763-Q1 to the sink-side DisplayPort Alt Mode crosspoint switch (that is DP MUX). This control can be configured using the application configuration GUI for GPIO control or I2C control. When the I2C control interface is selected, the I2C1c port from the TPS25763-Q1 is connected as shown in DP Alt Mode I2C Control. The TPS25763-Q1 is designed to interface with the TUSB1064 and TUSB564 USB TYPE-C™ DP Alt Mode sink-side linear redriver crosspoint switches. Device settings are automatically configured using the application configuration GUI when the I2C control interface is selected. 表 8-9. DP Alt Mode I2C Control | TPS25763-Q1 Pin Assignment | DP MUX Functionality | | |----------------------------|------------------------------------|--| | I2C_SCL1 (pin 3) | SCL - I2C target clock input | | | I2C_SDA1 (pin 4) | SDA - I2C target data input/output | | Product Folder Links: TPS25763-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 #### 8.3.13.1 I<sup>2</sup>C Interface Description The I<sup>2</sup>C1 and I<sup>2</sup>C2 ports support Standard, Fast Mode, and Fast Mode Plus I<sup>2</sup>C interfaces. The bidirectional I<sup>2</sup>C bus consists of the serial clock (SCL) and serial data (SDA) lines. Both lines must be connected to a supply through a pull-up resistor. Data transfer may be initiated only when the bus is not busy. A controller sending a Start condition, a high-to-low transition on the SDA input/output, while the SCL input is high initiates I<sup>2</sup>C communication. After the Start condition, the device address byte is sent, most significant bit (MSB) first, including the data direction bit (R/W). After receiving the valid address byte, this device responds with an acknowledge (ACK), a low on the SDA input/ output during the high of the ACK-related clock pulse. On the I<sup>2</sup>C bus, only one data bit is transferred during each clock pulse. The data on the SDA line must remain stable during the high pulse of the clock period as changes in the data line at this time are interpreted as control commands (Start or Stop). The controller sends a Stop condition, a low-to-high transition on the SDA input/output while the SCL input is high. Any number of data bytes can be transferred from the transmitter to receiver between the Start and the Stop conditions. Each byte of eight bits is followed by one ACK bit. The transmitter must release the SDA line before the receiver can send an ACK bit. The device that acknowledges must pull down the SDA line during the ACK clock pulse, so that the SDA line is stable low during the high pulse of the ACK-related clock period. When a target receiver is addressed, it must generate an ACK after each byte is received. Similarly, the controller must generate an ACK after each byte that it receives from the target transmitter. Setup and hold times must be met to ensure proper operation. A controller receiver signals an end of data to the target transmitter by not generating an acknowledge (NACK) after the last byte has been clocked out of the target. The controller receiver holding the SDA line high does this. In this event, the target transmitter must release the data line to enable the controller to generate a Stop condition. $\boxtimes$ 8-36 shows the start and stop conditions of the transfer. $\boxtimes$ 8-37 shows the SDA and SCL signals for transferring a bit. $\boxtimes$ 8-38 shows a data transfer sequence with the ACK or NACK at the last clock pulse. 図 8-36. I<sup>2</sup>C Definition of Start and Stop Conditions 図 8-37. I<sup>2</sup>C Bit Transfer 資料に関するフィードバック(ご意見やお問い合わせ) を送信 図 8-38. I<sup>2</sup>C Acknowledgment # 8.3.13.2 I<sup>2</sup>C Clock Stretching Clock stretching for I<sup>2</sup>C2. The target I<sup>2</sup>C port may hold the clock line (SCL) low after receiving (or sending) a byte, indicating that it is not yet ready to process more data. The controller communicating with the target must not finish the transmission of the current bit and must wait until the clock line actually goes high. When the target is clock stretching, the clock line remains low. The controller must wait until it observes the clock line transitioning high plus an additional minimum time (4 $\mu$ s for standard 100-kbps $I^2C$ ) before pulling the clock low again. Any clock pulse may be stretched but typically it is the interval before or after the acknowledgment bit. # 8.3.13.3 I<sup>2</sup>C Address Setting A HUB, MCU, or automotive processor host can use $I^2C\_SCL2$ or $I^2C\_SDA2$ for loading firmware patches or general status communication. Once the boot process is complete, each $I^2C$ port is assigned a unique target address as determined by the TVSP pin. The target address used by each port on the I2C2s bus are determined from the application configuration. #### 8.3.13.4 Unique Address Interface The Unique Address Interface allows for complex interaction between an $I^2C$ controller and a single TPS25763-Q1. The $I^2C$ target sub-address is used to receive or respond to Host Interface protocol commands. $\boxtimes$ 8-39 and $\boxtimes$ 8-40 show the write and read protocol for the $I^2C$ target interface, and a key is included in $\boxtimes$ 8-41 to explain the terminology used. The key to the protocol diagrams is in the SMBus Specification and is repeated here in part. 図 8-39. I<sup>2</sup>C Unique Address Write Register Protocol English Data Sheet: SLVSGO0 # 図 8-40. I<sup>2</sup>C Unique Address Read Register Protocol 図 8-41. I<sup>2</sup>C Read/Write Protocol Key # 8.3.13.5 I<sup>2</sup>C Pullup Resistor Calculation Typical value for R<sub>P</sub>, the I<sup>2</sup>C pullup resistor is given by: $R_P = t_r / (0.8473 \times C_b)$ Refer to $\frac{1}{2}$ 8-10 for values of $t_r$ , $C_b$ and $V_{OL}$ . 表 8-10. Parametrics from I2C Specifications | | Parameter | Standard Mode<br>(Max) | Fast Mode<br>(Max) | Fast Mode Plus<br>(Max) | Unit | |------------------|------------------------------------------------------------------------|------------------------|-----------------------|-------------------------|------| | f <sub>SCL</sub> | SCL clock frequency | 100 | 400 | 1000 | kHz | | t <sub>r</sub> | Rise time of both SDA and SCL signals | 1000 | 300 | 120 | ns | | C <sub>b</sub> | Capacitive load for each bus line | 400 | 400 | 550 | pF | | ., | Low-level output voltage (at 3-mA current sink, V <sub>DD</sub> > 2 V) | 0.4 | 0.4 | 0.4 | V | | V <sub>OL</sub> | Low-level output voltage (at 2-mA current sink, V <sub>DD</sub> ≤ 2 V) | - | 0.2 × V <sub>DD</sub> | 0.2 × V <sub>DD</sub> | V | For additional background regarding I2C pullup resistor calculations, please refer to application report, $I^2C$ Bus Pullup Resistor Calculation. Product Folder Links: TPS25763-Q1 # 8.3.14 Digital Core 図 8-42 shows a simplified block diagram of the digital core. 図 8-42. Digital Core Simplified Block Diagram #### 8.3.14.1 Device Memory The digital core contains a combination of ROM, SRAM, and OTP. ROM and SRAM function as the storage and operational space for application firmware. OTP contains boot configuration settings. There are 27 kBytes of SRAM, 160 kBytes of ROM, and 512 bytes of OTP. # 8.3.14.2 Core Microprocessor The digital core is an ARM M0+ clocked at 24MHz with zero wait states. # 8.3.15 NTC Input The NTC pin is used by the device firmware to monitor system temperature. Rising or falling voltages on the NTC pin indicate increasing or decreasing system temperatures, respectively. To achieve a positive temperature slope on the TPS25763-Q1 NTC pin, thermistors can be connected to LDO\_3V3 as shown in № 8-43. 図 8-43. Thermistor Connections (a) PTC, (b) NTC See $\boxtimes$ 8-44 and $\boxtimes$ 8-45. Using the application configuration GUI, the user can configure system power management responses for up to three $V_{NTC}$ voltages. 図 8-44. NTC Response Curve 図 8-45. TMP61 PTC Response Curve 注 For optimum accuracy, use the $V_{LDO\_3V3}$ specifications in *Electrical Characteristics* tables when performing resistor divider calculations. #### 8.3.16 Thermal Sensors and Thermal Shutdown There are five internal thermal sensors in the TPS25763-Q1 devices: - T<sub>SD\_BB</sub>. Two diode OR'ed thermal sensors to monitor buck-boost power FETs. Disables buck-boost regulator when asserted. USB-PD engine enters error recovery. - T<sub>SD\_PA\_VCONN</sub>. One thermal sensor located in the PA\_VCONN path. Opens PA\_VCONN FET during over-temperature event. USB-PD engine enters error recovery. - T<sub>SD\_PA\_VBUS\_DISCH</sub>. One thermal sensor located in the PA\_VBUS discharge path. Opens PA\_VBUS discharge FET during over-temperature. Closes PA\_VBUS discharge FET when temperature decreases below falling hysteresis. (T<sub>SD\_HYS</sub>) if PA\_VBUS is above discharge threshold set by firmware during decreasing VBUS transition. - T<sub>SD\_LDO5V</sub>. One thermal sensor located in the LDO\_5V regulator. Operates as master thermal shutdown. Disables device completely during over-temperature events causing M0 to hard reset. Allows device operation when temperature decreases below falling hysteresis (T<sub>SD\_HYS</sub>). ## 8.4 Device Functional Modes #### **Shutdown Mode** The EN/UVLO pin provides electrical ON and OFF control for the TPS25763-Q1. When $V_{EN/UVLO}$ is below 1.15 V (typ), the device is in shutdown mode in which the Cortex M0 is disabled and only minimal analog functions are operating. Refer to VIN UVLO and Enable/UVLO section for the detailed description of the EN/UVLO pin functionality. ### **Active Mode** The TPS25763-Q1 enters active mode when $V_{EN/UVLO}$ is above its rising threshold, $V_{EN(OPER)}$ , and the supply voltage on the IN pin is above the $V_{IN}$ undervoltage lockout threshold, $V_{IN(UVLO_R)}$ . In active mode, the internal analog circuits are fully operational with the M0 enabled and executing firmware from ROM. At the onset of active mode, firmware boot code attempts to measure the resistance on the TVSP pin and decode a TVSP Index value. Upon successful configuration and firmware patch load, the device is ready to begin operation per configuration settings stored on the external EEPROM. If the configuration and patch data do not load successfully due to communications error the device continues to operate with only Port A enabled with standard Type-C functionality. Index value 8 is reserved for use when updating device configuration and firmware patch information through the TPS25763-Q1 GUI and Port A connection. Once device boot is complete, device firmware controls and manages USB connections in accordance with loaded application configuration settings. Product Folder Links: TPS25763-Q1 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 9.1 Application Information The TPS25763-Q1 application configuration GUI provides default application settings. The most common implementations are single port USB PD charger with DisplayPort Alt Mode sink interfaced to an I2C-controlled DP MUX or GPIO-controlled DP MUX. Refer to TPS25763-Q1 Evaluation Module User's Guide for detailed design information. Consult the TPS257XX-Q1-GUI Configuration Guide and application GUI TPS257XX-Q1-GUI for system configuration options. 図 9-1. Simplified Single USB PD Charger with DisplayPort Alt Mode - MUX control with I2C 図 9-2. Simplified Single USB PD Charger with DisplayPort Alt Mode - MUX control with GPIO Typical Application describes a detailed step-by-step design procedure for a typical charger application circuit. かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS25763-Q1* # 9.2 Typical Application 図 9-3 Shows a typical example of a 65 W output automotive USB Type-C Power Delivery port. The device is internally compensated and optimized for components shown in 表 9-1. 図 9-3. TPS25763-Q1 Application Schematic 表 9-1. Recommended Inductors, Input and Output Capacitance | f <sub>SW</sub> | C <sub>IN</sub> + C <sub>HF</sub> | L | MIN of C <sub>OUT</sub> + C <sub>BUS</sub> | C <sub>OUT</sub> + C <sub>HF</sub> | C <sub>BUS</sub> | |-----------------|-----------------------------------|--------|--------------------------------------------|------------------------------------|---------------------| | 300 | 22 μF + 2 × 0.1 μF | 4.7 µH | 160 µF | 30 μF + 2 × 0.1 μF | 130 μF + 2 × 0.1 μF | | 400 | 22 μF + 2 ×0.1 μF | 4.7 µH | 120 μF | 30 μF + 2 × 0.1 μF | 90 μF + 2 × 0.1 μF | | 400 | 22 μF + 2 × 0.1 μF | 3.3 µH | 140 µF | 30 μF + 2 × 0.1 μF | 110 μF + 2 × 0.1 μF | | 450 | 22 μF + 2 × 0.1 μF | 3.3 µH | 140 µF | 30 μF + 2 × 0.1 μF | 110 μF + 2 × 0.1 μF | • 50 V rated capacitors recommended. Inductor 図 9-4. Input and Output CHF Capacitor Placement To ensure adequate decoupling of $V_{IN}$ and $V_{OUT}$ and robust device operation, use two 0.1 $\mu$ F, $C_{HF}$ capacitors per node, placed on opposite sides of the IC package, as close to the pins as possible. Typically, the inductor is placed on the same PCB layer (top or bottom) as the IC package. The $C_{HF}$ capacitors on the inductor end of the IC package may be placed on the opposite side of the PCB (bottom or top) using vias to minimize trace length from the inductor side IN and OUT pins to the physical location of these capacitors. 表 9-2. Recommended SWx Snubber and Current Sense Filter Components | SW | SW1 <sup>(1)</sup> | | <b>2</b> <sup>(2)</sup> | | CSP & CSN Filter ( | 3) | |----------------------------------|-------------------------|---------------------------|-------------------------|--------------------------|--------------------------|--------------------------------| | <b>R</b> <sub>SNB</sub> (0.25 W) | C <sub>SNB</sub> (50 V) | R <sub>SNB</sub> (0.25 W) | C <sub>SNB</sub> (50 V) | R <sub>CSP</sub> (0.1 W) | R <sub>CSN</sub> (0.1 W) | <b>C</b> <sub>FLT</sub> (50 V) | | 2.2 Ω 2.2 Ω | 1 nF | 2.2 Ω 2.2 Ω | 3.3 nF | 10 Ω | Ω 0 | 0.22 μF | - 1. As needed for EMI mitigation user optional. (Use of this snubber can also aid in supporting devices with high initial inrush load current that exceeds the power delivery specification.) - 2. **Required** for robust device operation. - 3. **Required** to meet USB-IF current regulation requirements. #### 9.2.1 Design Requirements For this example, 表 9-3 are used as the target parameters. 表 9-3. Design Inputs | DESIGN PARAMETER | EXAMPLE VALUE | |----------------------------------|---------------------------------------------------------------------------| | Input Voltage Range | 6.8 V to 18 V (transients to 36 V) | | UVLO Turn on Voltage | 6.5 V | | USB PD Power | 65 W | | USB PD V <sub>BUS</sub> Voltages | 5 V, 9 V, 15 V, 20 V and 3.3 to 21 V (PPS) | | Output | 3.3 - 21 V | | Load Current | PDO: 5 V, 3 A; 9 V, 3 A; 15 V, 3 A, 20 V, 3.25 A<br>APDO: 3.3 - 21 V, 3 A | | Switching Frequency | 400 kHz | Product Folder Links: TPS25763-Q1 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 9-3. Design Inputs (続き) | DESIGN PARAMETER | EXAMPLE VALUE | |-----------------------------------|---------------| | V <sub>CONN</sub> | 0.1 W | | Automotive Module Maximum Current | 15 A | # 9.2.2 Detailed Design Procedure # 9.2.2.1 Application GUI Selections Use the application GUI to select the desired operating conditions. Once complete, save the settings to the programming PC, flash the firmware to EEPROM, and power cycle device. Once complete the TPS25763-Q1 is ready for operation. 表 9-4. Application GUI Selections | A 9-4. Application GUI Selections PARAMETER GUI SELECTION | | | | | |-------------------------------------------------------------|--------------------------------------------------|--|--|--| | | GOI SELECTION | | | | | BUCK-BOOST AND USB INPUTS | BUCK-BOOST AND USB INPUTS | | | | | Port A V <sub>BUS</sub> Power | 65 W | | | | | Port A PDOs and APDOs | PDO: 5 V, 3 A; 9 V, 3 A; 15 V, 3 A; 20 V, 3.25 A | | | | | | APDO: 3.3 - 21 V, 3A | | | | | Port A V <sub>CONN</sub> Power | 0.1 W | | | | | f <sub>SW</sub> Switching Frequency | 400 kHz | | | | | L Inductor | 4.7 μH | | | | | Automotive Module Maximum Current | 15 A | | | | | LOW BATTERY INPUTS | | | | | | Engine ON voltage | 12.5 V | | | | | Engine OFF voltage | 11 V | | | | | Run timer after engine off | 600 seconds | | | | | THERMAL MANAGEMENT INPUTS | | | | | | V <sub>NTC_PHASE1</sub> | 1.65 V | | | | | NTC_PHASE1 Power as Percentage of MAX | 50 % | | | | | V <sub>NTC_PHASE2</sub> | 2.1 V | | | | | NTC_PHASE2 Power as Percentage of MAX | 30 % | | | | | V <sub>NTC_PHASE3</sub> | 2.4 V | | | | | NTC_PHASE3 Power as Percentage of MAX | 0 % (disable PA_VBUS) | | | | ### 9.2.2.2 EEPROM Selection An EEPROM is required to store user application configuration data as any firmware patch updates released by Texas Instruments during the life of the product. # Basic requirements: - 32kB (256kb) - 7 Bit I2C address (0x50) - Organization: 32kb x 8 (totals 256kb) - Active firmware image is stored in one 16kb x 8 partition. The previous firmware image is retained in the other 16kb x 8 partition for reliability. - · Page size/buffer must be 64b ### 表 9-5. Suggested EEPROMs | ~~~ | | | |--------------|-------------|--| | Manufacturer | Part Number | | | On Semi | CAV24C256 | | | Microchip | 24LC256 | | | ST Micro | M24256 | | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 表 9-5. Suggested EEPROMs (続き) | Manufacturer | Part Number | |--------------|---------------| | Rohm | BRA24T512=3AM | #### 9.2.2.3 EN/UVLO The TPS25763-Q1 has a fixed $V_{IN(UVLO)}$ with rising and falling thresholds between 5 and 5.5 V, refer to Buck-Boost Regulator for exact values. The falling threshold, $V_{IN(UVLO\_F)}$ , disables the device when the battery voltage is too low for continued operation. To establish a turn on voltage higher than $V_{IN(UVLO\_R)}$ , connect a resistor divider from the IN supply voltage to the EN/UVLO pin. When $V_{EN/UVLO} > V_{EN(OPER)}$ , nominally 1.25 V, the device exits low power shutdown and begins to startup. In this example a $V_{IN}$ turn on voltage of approximately 6.5 V is required. Use the equations and examples below to determine the required resistor values. - Choose standard value R<sub>ENB</sub> = 22 kΩ. - Calculate R<sub>ENT</sub> $$R_{ENT} = \left(\frac{V_{ON}}{V_{EN(OPER)}} - 1\right) \times R_{ENB}$$ (3) $$R_{ENT} = \left(\frac{6.5 \text{ V}}{1.25 \text{ V}} - 1\right) \times 22 \text{ k}\Omega = 92.4 \text{ k}\Omega$$ (4) - Select a standard value of 91 kΩ. - Using 22 kΩ and 91 kΩ. Rearranging 式 3 results in $$V_{ON} = \left(\frac{R_{ENT}}{R_{ENR}} + 1\right) \times V_{EN(OPER)}$$ (5) $$V_{ON} = \left(\frac{91 \text{ k}\Omega}{22 \text{ k}\Omega} + 1\right) \times 1.25 \text{ V} = 6.42 \text{ V}$$ (6) Calculate V<sub>OFF</sub> $$V_{OFF} = \left(1 - \frac{V_{EN(HYS)}}{V_{EN(OPER)}}\right) \times V_{ON}$$ (7) $$V_{OFF} = \left(1 - \frac{0.1 \text{ V}}{1.25 \text{ V}}\right) \times 6.42 \text{ V} = 5.91 \text{ V}$$ (8) Lastly, confirm the selected resistors do not trigger the EN/UVLO pin MAX clamp voltage. Assuming 36 V as a maximum V<sub>IN</sub> transient. $$V_{EN/UVLO(MAX)} = \left(\frac{V_{IN(MAX)} \times R_{ENB}}{R_{ENT} + R_{ENB}}\right)$$ (9) $$V_{\text{EN/UVLO(MAX)}} = \left(\frac{36 \text{ V} \times 22 \text{ k}\Omega}{22 \text{ k}\Omega + 91 \text{ k}\Omega}\right) = 7 \text{ V}$$ (10) The result, 7 V, is less than the EN/UVLO pin maximum clamp voltage. ### 9.2.2.4 Sense Resistor, R<sub>SNS</sub>, R<sub>CSP</sub>, R<sub>CSN</sub> and C<sub>FILT</sub> The TPS25763-Q1 requires a $10\text{-m}\Omega$ resistance between the CSP and CSN/BUS pins. For accurate current limit regulation, $\pm 1\%$ precision or better is required. For a DC output current of 3.25 A, the power dissipation in the resistor is $I^2R$ , or $(3.25 \text{ A})^2 \times 0.01 \Omega = 0.106 \text{ W}$ . A power resistor with 0.33-W rating, ± 1% tolerance and 2010 case is chosen. Check the manufacturers power derating curves when selecting the component. Most derate maximum power above 70°C. Product Folder Links: TPS25763-Q1 An RC filter network is required on the CSP and CSN/BUS pins for proper USB PD PPS current limit accuracy. A filter network with $R_{CSP} = 10 \Omega$ , $R_{CSN} = 0 \Omega$ , and filter capacitor, $C_{FILT} = 0.22 \mu F$ is recommended. Suggested RC filter component ratings are shown in 表 9-2. R<sub>CSN</sub> must be zero ohm to avoid interfering with the V<sub>BUS</sub> discharge functionality. 図 9-5. Current Sense Amplifier: RC Filter Components #### 9.2.2.5 Inductor Currents 表 9-1 lists recommended inductor values based on desired switching frequency, f $_{ m SW}$ . The following equations were used to derive the values in the Buck Calculation and Boost Calculation results tables below. $$D_{BUCK} = \frac{V_{OUT}}{V_{IN(MAX)} \times \eta}$$ (11) $$D_{BOOST} = 1 - \frac{V_{IN(MIN)} \times \eta}{V_{OUT}}$$ (12) #### where - $V_{IN(MAX)}$ = maximum input voltage - $V_{IN(MIN)}$ = minimum input voltage - V<sub>OUT</sub> = output voltage - D<sub>BUCK</sub> = minimum duty cycle for buck mode - D<sub>BOOST</sub> = maximum duty cycle for boost mode - $\eta$ = estimated efficiency calculated at $V_{IN},\,V_{OUT},$ and $I_{OUT}$ #### **Buck Mode** $$I_{SW\_BUCK(MAX)} = \frac{\Delta I_{L\_BUCK(MAX)}}{2} + I_{OUT}$$ (13) $$\Delta I_{L\_BUCK(MAX)} = \frac{(V_{IN(MAX)} - V_{OUT(MIN)}) \times D_{BUCK}}{f_{SW} \times L}$$ (14) English Data Sheet: SLVSGO0 #### where - V<sub>IN(MAX)</sub> = maximum input voltage - V<sub>OUT(MIN)</sub> = minimum output voltage - I<sub>OUT</sub> = maximum DC output current - $\Delta I_{L-BUCK(MAX)}$ = maximum ripple current through the inductor when in buck operation - I<sub>SW BUCK(MAX)</sub> = maximum switch current when in buck operation - D<sub>BUCK</sub> = minimum duty cycle for buck operation - f<sub>SW</sub> = switching frequency of the converter - L = selected inductor value $$I_{MAXOUT(BUCK)} = I_{PEAK(BUCK)} - \frac{\Delta I_{L\_BUCK(MAX)}}{2}$$ (15) #### where - I<sub>MAXOUT(BUCK)</sub> = maximum deliverable current through inductor by the converter - I<sub>PEAK(BUCK)</sub> = buck switch peak current limit from *Electrical Characteristics* table - ΔI<sub>L BUCK(MAX)</sub> = Ripple current through the inductor calculated in 式 14. #### **Boost Mode** $$I_{SW\_BOOST(MAX)} = \frac{\Delta I_{L\_BOOST(MAX)}}{2} + \frac{I_{OUT}}{1 - D_{BOOST}}$$ (16) $$\Delta I_{L\_BOOST(MAX)} = \frac{V_{IN(MIN)} \times D_{BOOST}}{f_{SW} \times L}$$ (17) #### where - V<sub>IN(MIN)</sub> = minimum input voltage - V<sub>OUT(MAX)</sub> = desired output voltage - I<sub>OUT</sub> = desired output current - ΔI<sub>L BOOST(MAX)</sub> = maximum ripple current through the inductor in boost operation - I<sub>SW</sub> BOOST(MAX) = maximum switch current in boost operation - D<sub>BOOST</sub> = maximum duty cycle for boost operation - f<sub>SW</sub>= switching frequency of the converter - L = selected inductor value $$I_{MAXOUT(BOOST)} = \left(I_{PEAK(BOOST)} - \frac{\Delta I_{L\_BOOST(MAX)}}{2}\right) \times (1 - D_{BOOST})$$ (18) #### where - I<sub>MAXOUT(BOOST)</sub> = maximum deliverable current through inductor by the converter - D<sub>BOOST</sub> = maximum duty cycle for boost mode - I<sub>PEAK(BOOST)</sub> = boost switch peak current limit from Electrical Characteristics table - $\Delta I_{L MAX(BOOST)}$ = Ripple current through the inductor calculated in $\pm$ 17. ### **Buck Operation** Instruments $\frac{1}{2}$ 9-6 provides the tabulated ΔI<sub>L</sub> <sub>BUCK(MAX)</sub> and I<sub>SW</sub> <sub>BUCK(MAX)</sub> for the conditions below. - $\eta = 0.95$ - $V_{IN(MAX)} = 18 V$ - $V_{OUT(MIN)} = 3.3 V$ - $D_{BUCK(MIN)} = 0.193$ 表 9-6. Buck Calculation Results (L = 4.7 $\mu$ H), I<sub>BUS</sub> = 3 A | | | 1 // 200 | | | | | |--------------------------|----------------------------------|-------------------------------|-------------------------------|--|--|--| | f <sub>SW</sub><br>(kHz) | I <sub>ОИТ</sub><br>( <b>A</b> ) | ΔI <sub>L_BUCK(MAX)</sub> (A) | I <sub>SW_BUCK(MAX)</sub> (A) | | | | | 300 | 3.00 | 2.87 | 4.44 | | | | | 400 | 3.00 | 2.15 | 4.08 | | | | | 450 | 3.00 | 1.91 | 3.96 | | | | | 300 | 3.00 | 2.01 | 4.01 | | | | | 400 | 3.00 | 1.51 | 3.76 | | | | | 450 | 3.00 | 1.34 | 3.67 | | | | # **Boost Operation** 表 9-6 provides the tabulated $\Delta I_{L\_BOOST(MAX)}$ , $I_{SW\_BOOST(MAX)}$ , suggested GUI $I_{PEAK(BOOST)}$ (MIN) settings for the maximum output power conditions shown below. If $I_{SW BOOST(MAX)} > I_{PEAK(BOOST)}$ (MIN) $\rightarrow V_{BUS}$ dropout likely. If $I_{SW\ BOOST(MAX)} < I_{PEAK(BOOST)}$ (MIN) $\rightarrow V_{BUS}$ regulates normally. - $\eta = 0.95$ - $V_{IN(MIN)}$ = 5.5 V to 9 V - $V_{OUT(MAX)} = 21 \text{ V}$ - $I_{OUT} = 3 \text{ Å}$ To be noted, the calculation here uses 21V 3 A instead of 20 V 3.25A because 21 V 3A has bigger inductor peak current. 表 9-7. Boost Calculation Results (L = 4.7 $\mu$ H), I<sub>BUS</sub> = 3 A | f <sub>SW</sub><br>(kHz) | V <sub>IN(MIN)</sub><br>(V) | D <sub>BOOST(MAX)</sub> | ΔI <sub>L_BOOST(MAX)</sub> (A) | I <sub>SW_BOOST(MAX)</sub><br>(A) | GUI <sup>(1)</sup><br>I <sub>PEAK(BOOST)</sub><br>(A) | | |--------------------------|-----------------------------|-------------------------|--------------------------------|-----------------------------------|-------------------------------------------------------|--| | | 5.5 | 0.751 | 2.93 | 13.51 | 12.3 | | | | 6 | 0.729 | 3.10 | 12.62 | 12.3 | | | 300 | 6.5 | 0.706 | 3.25 | 11.83 | 12.3 | | | | 7 | 0.683 | 3.39 | 11.16 | 12.3 | | | | 7.5 | 0.661 | 3.52 | 10.61 | 10.8 | | | | 8 | 0.638 | 3.62 | 10.10 | 10.8 | | | | 8.5 | 0.615 | 3.71 | 9.65 | 10.8 | | | | 9 | 0.593 | 3.79 | 9.27 | 9.3 | | 75 Product Folder Links: TPS25763-Q1 | 表 9-7. Boost | Calculation | Results | (L = 4.7 | μΗ), I <sub>BUS</sub> | =3 A (続き) | |--------------|-------------|---------|----------|-----------------------|-----------| |--------------|-------------|---------|----------|-----------------------|-----------| | f <sub>SW</sub><br>(kHz) | V <sub>IN(MIN)</sub> (V) | D <sub>BOOST(MAX)</sub> | ΔI <sub>L_BOOST(MAX)</sub> (A) | I <sub>SW_BOOST(MAX)</sub> (A) | GUI (1) I <sub>PEAK(BOOST)</sub> (A) | |--------------------------|--------------------------|-------------------------|--------------------------------|--------------------------------|--------------------------------------| | | 5.5 | 0.751 | 2.20 | 13.15 | 12.3 | | | 6 | 0.729 | 2.33 | 12.24 | 12.3 | | | 6.5 | 0.706 | 2.44 | 11.42 | 12.3 | | 400 | 7 | 0.683 | 2.54 | 10.73 | 10.8 | | 400 | 7.5 | 0.661 | 2.64 | 10.17 | 10.8 | | | 8 | 0.638 | 2.71 | 9.64 | 10.8 | | | 8.5 | 0.615 | 2.78 | 9.18 | 9.3 | | | 9 | 0.593 | 2.84 | 8.79 | 9.3 | | | 5.5 | 0.751 | 1.95 | 13.02 | 12.3 | | | 6 | 0.729 | 2.07 | 12.11 | 12.3 | | | 6.5 | 0.706 | 2.17 | 11.29 | 12.3 | | 450 | 7 | 0.683 | 2.26 | 10.59 | 10.8 | | 450 | 7.5 | 0.661 | 2.34 | 10.02 | 10.8 | | | 8 | 0.638 | 2.41 | 9.49 | 9.3 | | | 8.5 | 0.615 | 2.47 | 9.03 | 9.3 | | | 9 | 0.593 | 2.51 | 8.63 | 9.3 | <sup>(1)</sup> MIN value of boost peak ILIM shown. See electrical characteristics table for MIN, TYP, MAX values. ### 9.2.2.6 Output Capacitor In the boost mode, the output capacitor conducts high ripple current. The output capacitor RMS ripple current is given by $\not\equiv$ 19 where the minimum $V_{IN}$ corresponds to the maximum capacitor current. $$I_{COUT(RMS)} = I_{OUT} \times \sqrt{\frac{V_{OUT}}{V_{IN}} - 1}$$ (19) In this example the maximum output ripple RMS current is $I_{COUT(RMS)}$ = 3.18 A. A 5-m $\Omega$ output capacitor ESR causes an output ripple voltage of 34 mV as given by: $$\Delta V_{RIPPLE(ESR)} = \frac{I_{OUT} \times V_{OUT}}{V_{IN(MIN)}} \times ESR$$ (20) A 140 µF output capacitor (C<sub>OUT</sub> + C<sub>BUS</sub>) causes a capacitive ripple voltage of 26 mV as given by: $$\Delta V_{RIPPLE(COUT)} = \frac{I_{OUT} \times \left(1 - \frac{V_{IN(MIN)}}{V_{OUT}}\right)}{C_{OUT} \times F_{sw}}$$ (21) Typically a combination of ceramic and bulk capacitors is needed to provide low ESR and high ripple current capacity. The complete schematic in *Typical Application* section provides $C_{OUT}$ and $C_{BUS}$ recommendations suitable for most applications. #### 9.2.2.7 Input Capacitor In the buck mode, the input capacitor supplies high ripple current. The RMS current in the input capacitor is given by: $$I_{CIN(RMS)} = I_{OUT} \sqrt{D \times (1-D)}$$ (22) The maximum RMS current occurs at D = 0.5, which gives $I_{CIN(RMS)} = I_{OUT}/2 = 1.5$ A. A combination of ceramic and bulk capacitors can be used to provide a short path for high di/dt current and to reduce the output voltage ripple. 表 9-1 in the *Typical Application* section is a good starting point for $C_{IN}$ selection. 77 English Data Sheet: SLVSGO0 Product Folder Links: TPS25763-Q1 ## 9.2.3 Application Curves 図 9-6. Efficiency vs Output Current (I<sub>OUT</sub>), V<sub>OUT</sub> = 5 図 9-7. Efficiency vs Output Current (I<sub>OUT</sub>), V<sub>OUT</sub> = 9 V 図 9-8. Efficiency vs Output Current (I<sub>OUT</sub>), V<sub>OUT</sub> = 12 V 図 9-9. Efficiency vs Output Current (I<sub>OUT</sub>), V<sub>OUT</sub> = 15 V English Data Sheet: SLVSGO0 図 9-10. Efficiency vs Output Current (I<sub>OUT</sub>), V<sub>OUT</sub> = 20 V 図 9-11. Efficiency vs Input Voltage 図 9-12. Type-C Attach 図 9-13. Type-C Detach 図 9-14. Boost Mode: Low V<sub>IN</sub>, No Load 図 9-15. Buck Mode: High V<sub>IN</sub>, No Load 79 図 9-30. Load Transient (Buck): V<sub>BUS</sub> = 5 V 図 9-31. Load Transie 図 9-31. Load Transient (Buck): V<sub>BUS</sub> = 9 V English Data Sheet: SLVSGO0 ☑ 9-32. Load Transient (Buck-Boost): V<sub>BUS</sub> = 15 V 図 9-33. Load Transient (Boost): V<sub>BUS</sub> = 20 V 図 9-34. Current Limit: Stepped Resistive Load 図 9-35. Line Transient: V<sub>BUS</sub> = 20 V 図 9-36. Line Transient: V<sub>BUS</sub> = 15 V 図 9-37. Line Transient: V<sub>BUS</sub> = 9 V 図 9-38. Line Transient: V<sub>BUS</sub> = 5 V $I_{BUS} = 3 A$ # 9.3 Power Supply Recommendations The TPS25763-Q1 is a power management device typically operated from an automotive battery, though the power supply for the device can be any dc voltage source within the specified $V_{\text{IN}}$ input range. The supply must be capable of supplying sufficient current based on the maximum inductor current in boost mode operation. The input supply can be bypassed with bulk capacitors at the input of the application board to avoid ringing due to parasitic impedance of the connecting cables. A typical choice is an aluminum electrolytic capacitor of 47 to 100 $\mu$ F. #### 9.4 Layout #### 9.4.1 Layout Guidelines The basic PCB board layout requires separation of sensitive signal and power paths. This checklist must be followed to get good performance for a well-designed board. - Use a combination of bulk capacitors and smaller ceramic capacitors with low series impedance for the IN, OUT, and V<sub>BUS</sub> capacitors. Place the smaller capacitors closer to the IC to provide a low impedance path for high di/dt switching currents. - Refer to 表 9-1 for suggested C<sub>IN</sub> values. Place the input bypass capacitors, C<sub>IN</sub> and C<sub>IN\_HF</sub>, as close to the IN and PGND pins as possible to minimize the loop area for input switching current in buck operation. The C<sub>IN\_HF</sub> capacitors must be as close as possible see ☑ 9-4. The IN and PGND pins transverse the package and it is highly recommended to split C<sub>IN</sub> and C<sub>IN\_HF</sub> such that capacitors can be placed on either side. - Place the output filter capacitors, C<sub>OUT</sub> and C<sub>OUT\_HF</sub>, as close to the OUT and PGND pins as possible to minimize the loop area for output switching current in boost operation. Refer to 表 9-1 for suggested C<sub>OUT</sub> and C<sub>OUT\_HF</sub> values. - Place the current sense resistor and filter components. R<sub>SNS</sub>, R<sub>CSP</sub>, R<sub>CSN</sub>, and C<sub>FLT</sub>. Place the filter capacitor for the current sense signal as close to the IC CSP and CSN/BUS as possible. Use Kelvin connections between R<sub>SNS</sub> through the CSP and CSN resistors and to the CSP and CSN/BUS pins to avoid creating offsets in the current sense amplifier. Avoid crossing noisy areas such as SW1 and SW2 nodes. The recommended values in 表 9-2 provide a good starting point but may require some fine adjustment to meet PPS current limit accuracy requirements. When deviating from recommended values, R<sub>CSP</sub> must not be larger than 10 ohms. R<sub>CSN</sub> must be 0 ohms. CFLT cannot be larger than 0.33 μF. - Place $C_{BUS}$ between the $R_{SNS}$ and the USB Type-C connector. See $\frac{1}{2}$ 9-1 for suggested $C_{BUS}$ values. . - Place the C<sub>IN</sub>, C<sub>OUT</sub>, and C<sub>BUS</sub> ground connections as close as possible to the IC with thick ground trace and/or planes on multiple layers. - Minimize the SW1 and SW2 loop areas as these are high dv/dt nodes. - Place the LDO\_5V bypass capacitors, C<sub>5V</sub> and C<sub>5V\_HF</sub> close to the IC pin, between the LDO\_5V and PGND pins. A 4.7 μF and 0.1 μF ceramic capacitors are typically used. LDO\_5V supplies LDO\_3V3 and LDO\_1V5 as well as the low side buck and boost MOSFETs. - Place the LDO\_3V3 bypass capacitors, C<sub>3V3</sub> and C<sub>3V3\_HF</sub> close to the IC pin, between the LDO\_3V3 and AGND pins. A 4.7 μF and 0.1 μF ceramic capacitors are typically used. LDO\_3V3 supplies the analog IO circuits. - Place the LDO\_1V5 bypass capacitors, C<sub>1V5</sub> and C<sub>1V5\_HF</sub> close to the IC pin, between the LDO\_1V5 and AGND pins. A 4.7 μF and 0.1 μF ceramic capacitors are typically used. LDO\_3V3 supplies the Cortex M0 and digital circuits. - Place the BOOT1 bootstrap capacitor close to the IC and connect directly to the BOOT1 to SW1 pins. For EMI mitigation, a series resistor R<sub>BOOT1</sub> may be added. - Place the BOOT2 bootstrap capacitor close to the IC and connect directly to the BOOT2 to SW2 pins. For EMI mitigation, a series resistor R<sub>BOOT2</sub> may be added. - Bypass the TVSP pin to PGND with a low ESR ceramic capacitor, $C_{TVSP}$ located close to the IC. A 0.1 $\mu$ F ceramic capacitor is typically used. $R_{TVSP\_DAMP}$ and $C_{TVSP\_DAMP}$ must be added in parallel close to $C_{TVSP}$ . 10 $\Omega$ and 0.47 $\mu$ F are recommended values. Product Folder Links: TPS25763-Q1 Use care to separate the power and signal paths so that no power or switching current flows through the AGND connections which can either corrupt the USB PD modem or GPIO signals. The PGND and AGND traces can be connected near the AGND pin. Copyright © 2024 Texas Instruments Incorporated - USB data lines, DP and DM must be differentially routed between the IC pins and USB connector. Impedance control is based on the PCB stack-up. $90~\Omega$ differential is recommended. Route the DP and DM USB signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points on twisted pair lines; through-hole pins are not recommended. When it becomes necessary to turn $90^\circ$ , use two $45^\circ$ turns or an arc instead of making a single $90^\circ$ turn to reduce reflections on the signal traces by minimizing impedance discontinuities. Avoid stubs on the high-speed USB signals because they cause signal reflections. If a stub is unavoidable, keep the length to less than $200~\mathrm{mm}$ . - CC lines must be routed with a 10-mil trace to ensure the needed current for supporting powered Type-C cables through VCONN. For more information on VCONN refer to the Type-C specifications. For the 330 pF CC capacitor GND pins use a 16-mil trace if possible. - GPIO signals can be fanned out on the top or bottom layer using either a 8-mil or 10-mil trace. #### 9.4.2 Layout Example 図 9-39. TPS25763-Q1 Power Stage Layout 85 # 10 Device and Documentation Support # **10.1 Documentation Support** #### 10.1.1 Related Documentation Please visit TI homepage for latest technical document including application notes, user guides, and reference designs. IC Package Thermal Metrics application report, Semiconductor and IC Package Thermal Metrics. # 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks DisplayPort<sup>™</sup> is a trademark of Video Electronics Standards Association (VESA). HotRod™ and テキサス・インスツルメンツ E2E™ are trademarks of Texas Instruments. USB Type-C® is a registered trademark of USB Implementers Forum. ARM® and Cortex® are registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. すべての商標は、それぞれの所有者に帰属します。 ### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | DATE | REVISION | NOTES | |--------------|----------|-----------------| | October 2024 | * | Initial Release | かせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TPS25763-Q1* # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 87 Product Folder Links: TPS25763-Q1 # **PACKAGE OUTLINE** # RQL0029A # VQFN-HR - 1 mm max height - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. # **EXAMPLE BOARD LAYOUT** # RQL0029A # VQFN-HR - 1 mm max height NOTES: (continued) - For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Solder mask tolerances between and around signal pads can vary based on board fabrication site. # **EXAMPLE STENCIL DESIGN** # RQL0029A # VQFN-HR - 1 mm max height NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 30-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|--------------------|-----------------------|------|-------------------------------|----------------------------|-------------------------|------------------| | | | | | | | (4) | (5) | | | | TPS25763DQRQLRQ1 | Active | Production | VQFN-HR (RQL) 29 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | T25763<br>D | | TPS25763DQRQLRQ1.A | Active | Production | VQFN-HR (RQL) 29 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | See<br>TPS25763DQRQLRQ1 | T25763<br>D | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. 5 x 6, 0.5 mm pitch VERY THIN QUAD FLATPACK-HotRod This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) - 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated