TMUX7348F-EP JAJSOH6A - NOVEMBER 2023 - REVISED JANUARY 2025 # TMUX7348F-EP ±60V 耐圧、ラッチアップ耐性、 故障保護、エンハンスド製 品、可変故障スレッショルドを備えた8:1マルチプレクサ #### 1 特長 - VID V62/24625 - 防衛、航空宇宙、および医療アプリケーションをサポー - 管理されたベースライン - 単一の製造、アセンブリ、テスト施設 - 軍用温度範囲:-55°C~125°C T<sub>A</sub> - 長期にわたる製品ライフ サイクル - 幅広い電源電圧範囲: - デュアル電源:±5V~±22V - シングル電源:8V~44V - フォルト保護機能を搭載: - 過電圧保護、ソース 電源間またはソース ドレイ ン間:±85V - 過電圧保護:±60V - 電源オフ保護:±60V - 調整可能な過電圧トリガスレッショルド - $V_{EP}:3V\sim V_{DD}, V_{EN}:0V\sim V_{SS}$ - 全体および特定のフォルトチャネル情報を示す割 り込みフラグ - 障害が発生していないチャネルは低リーク電流で 動作を維持 - デバイス構造に基づくラッチアップ耐性 - 1.8V ロジック対応 - フェイルセーフ ロジック:電源から独立して最大 44V - ブレイク ビフォー メイクのスイッチング動作 - 業界標準の TSSOP パッケージ ## 2 アプリケーション - 航空機のコックピット・ディスプレイ - 飛行制御ユニット - ・レーダー - ソナー - 電子戦 - 追尾フロント・エンド 機能ブロック図 #### 3 概要 TMUX7348F-EP は現代的な CMOS (Complementary Metal-Oxide Semiconductor) アナログ マルチプレクサ で、8:1 (シングル エンド) 構成です。 本デバイスはデュア ル電源 (±5V~±22V)、シングル電源 (8V~44V)、または 非対称電源 (V<sub>DD</sub> = 12V、V<sub>SS</sub> = -5V など) で適切に動作 します。過電圧保護機能は、電源供給および電源オフの 状況で利用できるため、TMUX7348F-EP は、電源シーケ ンスを正確に制御できないアプリケーションに最適です。 本デバイスは、電源オンと電源オフのどちらの状態でも、 グランドに対して +60V および -60V までのフォルト電圧を 阻止します。電源を喪失した場合、スイッチの入力状態や ロジックの制御ステータスに関係なく、スイッチ チャネルは オフ状態を維持します。通常動作状態では、いずれかの Sx ピンのアナログ入力信号レベルが正のフォルト電源電 圧 (V<sub>FP</sub>) または負のフォルト電源電圧 (V<sub>FN</sub>) よりもスレッ ショルド電圧 (V<sub>T</sub>) だけ上回ると、チャネルはオフになり、 Sx ピンは高インピーダンスになります。 フォルト チャネル を選択している場合、ドレイン ピン (D または Dx) は、フォ ルト電源電圧 ( $V_{EP}$ または $V_{EN}$ ) にプルされます。このデ バイスには 2 つのアクティブ LOW 割り込みフラグ (FF お よび SF) があり、フォルトの詳細が示されています。FF フ ラグは、いずれかのソース入力でフォルト状態が発生して いるかどうかを示します。一方、SF フラグはどの特定の入 力でフォルト状態が発生しているかをデコードするために 使用します。 低静電容量、低電荷注入、フォルト保護内蔵により、 TMUX7348F-EP は、高性能と高堅牢性の両方が重要な フロント エンド データ アクイジション アプリケーションで使 用できます。 #### パッケージ情報 | 部品番号(1) | パッケージ <sup>(2)</sup> | パッケージ サイズ <sup>(4)</sup> | |--------------|-------------------------------|--------------------------| | TMUX7348F-EP | PW (TSSOP, 20) <sup>(3)</sup> | 6.5mm × 4.4mm | - (1) セクション 4 を参照してください。 - (2) 詳細については、セクション 12 を参照してください。 - (3) 開発中パッケージです。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 ### **Table of Contents** | 1 特長 | 1 | 7.10 F | |----------------------------------------------------|----|-----------| | 2アプリケーション | | 7.11 F | | 3 概要 | | 7.12 C | | 4 Device Comparison Table | | 7.13 C | | 5 Pin Configuration and Functions | | 7.14 C | | 6 Specifications | | 7.15 B | | 6.1 Absolute Maximum Ratings | | 7.16 T | | 6.2 ESD Ratings | | 8 Detaile | | 6.3 Thermal Information | | 8.1 Ov | | 6.4 Recommended Operating Conditions | 6 | 8.2 Fu | | 6.5 Electrical Characteristics (Global) | | 8.3 Fe | | 6.6 ±15V Dual Supply: Electrical Characteristics | | 8.4 De | | 6.7 ±20 V Dual Supply: Electrical Characteristics | | 9 Applic | | 6.8 12 V Single Supply: Electrical Characteristics | 14 | 9.1 Ap | | 6.9 36 V Single Supply: Electrical Characteristics | | 9.2 Ty | | 6.10 Typical Characteristics | | 9.3 Po | | 7 Parameter Measurement Information | | 9.4 La | | 7.1 On-Resistance | 27 | 10 Device | | 7.2 Off-Leakage Current | 27 | 10.1 D | | 7.3 On-Leakage Current | | 10.2 ⊦ | | 7.4 Input and Output Leakage Current Under | | 10.3 🕏 | | Overvoltage Fault | 28 | 10.4 T | | 7.5 Break-Before-Make Delay | 29 | 10.5 郬 | | 7.6 Enable Delay Time | 30 | 10.6 月 | | 7.7 Transition Time | 30 | 11 Revis | | 7.8 Fault Response Time | 31 | 12 Mech | | 7.9 Fault Recovery Time | 31 | Inform | | 7.10 Fault Flag Response Time | 32 | |-----------------------------------------|----| | 7.11 Fault Flag Recovery Time | 32 | | 7.12 Charge Injection | 33 | | 7.13 Off Isolation | | | 7.14 Crosstalk | | | 7.15 Bandwidth | | | 7.16 THD + Noise | 35 | | B Detailed Description | 36 | | 8.1 Overview | 36 | | 8.2 Functional Block Diagram | 36 | | 8.3 Feature Description | 37 | | 8.4 Device Functional Modes | 40 | | Application and Implementation | 42 | | 9.1 Application Information | 42 | | 9.2 Typical Application | 42 | | 9.3 Power Supply Recommendations | 44 | | 9.4 Layout | | | 10 Device and Documentation Support | 45 | | 10.1 Documentation Support | 45 | | 10.2ドキュメントの更新通知を受け取る方法 | 45 | | 10.3 サポート・リソース | 45 | | 10.4 Trademarks | 45 | | 10.5 静電気放電に関する注意事項 | 45 | | 10.6 用語集 | 45 | | 11 Revision History | 45 | | 12 Mechanical, Packaging, and Orderable | | | Information | 46 | | | | ## **4 Device Comparison Table** | PRODUCT | DESCRIPTION | |--------------|---------------------------------------------------------------------------------------------------------------------------| | TMUX7348F-EP | +60V/ –60V Tolerant, Fault-protected, Latch-up Immune, Enhanced Product, 8:1 Multiplexers with Adjustable Fault Threshold | ## **5 Pin Configuration and Functions** 図 5-1. PW Package, 20-Pin TSSOP (Top View) 3 Product Folder Links: TMUX7348F-EP #### 表 5-1. Pin Functions: TMUX7348F-EP | | PIN | <b>—</b> (1) | | |-----------------|--------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. <sup>(2)</sup> | TYPE <sup>(1)</sup> | DESCRIPTION | | A0 | 1 | ı | Logic control input address 0 (A0). The pin has a 4 MΩ internal pull-down resistor. This pin can also be used together with the specific fault pin (SF) to indicate which input is under fault. See セクション 8.4.3 for more details. | | A1 | 20 | ı | Logic control input address 1 (A1). The pin has a 4 MΩ internal pull-down resistor. This pin can also be used together with the specific fault pin (SF) to indicate which input is under fault. See セクション 8.4.3 for more details. | | A2 | 19 | ı | Logic control input address 2 (A2). The pin has a 4 M $\Omega$ internal pull-down resistor. This pin can also be used together with the specific fault pin (SF) to indicate which input is under fault. See セクション 8.4.3 for more details. | | D | 8 | I/O | Drain pin. Can be an input or output. The drain pin is not overvoltage protected and shall remain within the recommended operating range. | | EN | 2 | 1 | Active high logic enable (EN) pin. The pin has a 4 M $\Omega$ internal pull-down resistor. The device is disabled and all switches become high impedance when the pin is low. When the pin is high, the Ax logic inputs determine individual switch states. See セクション 8.4.3 for more details. | | FF | 11 | 0 | General fault flag. This pin is an open drain output and is asserted low when overvoltage condition is detected on any of the source (Sx) input pins. Connect this pin to an external supply (1.8 V to 5.5 V) through a 1 k $\Omega$ pull-up resistor. | | GND | 18 | Р | Ground (0 V) reference | | S1 | 4 | I/O | Overvoltage protected source pin 1. Can be an input or output. | | S2 | 5 | I/O | Overvoltage protected source pin 2. Can be an input or output. | | S3 | 6 | I/O | Overvoltage protected source pin 3. Can be an input or output. | | S4 | 7 | I/O | Overvoltage protected source pin 4. Can be an input or output. | | S5 | 16 | I/O | Overvoltage protected source pin 5. Can be an input or output. | | S6 | 15 | I/O | Overvoltage protected source pin 6. Can be an input or output. | | S7 | 14 | I/O | Overvoltage protected source pin 7. Can be an input or output. | | S8 | 13 | I/O | Overvoltage protected source pin 8. Can be an input or output. | | SF | 10 | 0 | Specific fault flag. This pin is an open drain output and is asserted low when overvoltage condition is detected on a specific pin, depending on the state of A0, A1, and A2, as shown in 表 8-1. Connect this pin to an external supply (1.8 V to 5.5 V) through a 1 kΩ pull-up resistor. | | V <sub>DD</sub> | 17 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between V <sub>DD</sub> and GND. | | V <sub>FN</sub> | 9 | Р | Negative fault voltage supply that determines the overvoltage protection triggering threshold on the negative side. Connect to $V_{SS}$ if the triggering threshold is to be the same as the device's negative supply. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between $V_{FN}$ and GND. | | V <sub>FP</sub> | 12 | Р | Positive fault voltage supply that determines the overvoltage protection triggering threshold on the positive side. Connect to $V_{DD}$ if the triggering threshold is to be the same as the device's positive supply. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between $V_{FP}$ and GND. | | V <sub>SS</sub> | 3 | Р | Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between $V_{SS}$ and GND. | - (1) I = input, O = output, I/O = input and output, P = power - (2) Preview package #### 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------------------|-----------------------------------------------------------------|---------------------------------------|---------------------------------------|------| | V <sub>DD</sub> to V <sub>SS</sub> | | | 48 | V | | V <sub>DD</sub> to GND | Supply voltage | -0.3 | 48 | V | | V <sub>SS</sub> to GND | | -48 | 0.3 | V | | V <sub>FP</sub> to GND | Positive fault clamping voltage | -0.3 | V <sub>DD</sub> + 0.3 | V | | V <sub>FN</sub> to GND | Negative fault clamping voltage | V <sub>SS</sub> – 0.3 | 0.3 | V | | V <sub>S</sub> to GND | Source input pin (Sx) voltage to GND | -65 | 65 | V | | V <sub>S</sub> to V <sub>DD</sub> | Source input pin (Sx) voltage to V <sub>DD</sub> | -90 | | V | | V <sub>S</sub> to V <sub>SS</sub> | Source input pin (Sx) voltage to V <sub>SS</sub> | | 90 | V | | V <sub>D</sub> | Drain pin (D or Dx) voltage | V <sub>FN</sub> -0.7 | V <sub>FP</sub> +0.7 | V | | V <sub>EN</sub> or V <sub>Ax</sub> | Logic control input pin voltage (EN, A0, A1, A2) <sup>(2)</sup> | GND -0.7 | 48 | V | | V <sub>xF</sub> | Logic output pin (SF, FF) voltage <sup>(2)</sup> | GND -0.7 | 6 | V | | I <sub>EN</sub> or I <sub>Ax</sub> | Logic control input pin current (EN, A0, A1, A2) <sup>(2)</sup> | -30 | 30 | mA | | I <sub>xF</sub> | Logic output pin (SF, FF) current <sup>(2)</sup> | -10 | 10 | mA | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx or D) | I <sub>DC</sub> ± 10 % <sup>(3)</sup> | I <sub>DC</sub> ± 10 % <sup>(3)</sup> | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | T <sub>A</sub> | Ambient temperature | -55 | 150 | °C | | TJ | Junction temperature | | 150 | °C | | P <sub>tot</sub> (4) | Total power dissipation | | 800 | mW | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) Stresses have to be kept at or below both voltage and current ratings at all time. - (3) Refer to Recommended Operating Conditions for I<sub>DC</sub> ratings. - (4) For TSSOP package: $P_{tot}$ derates linearly above $T_A = 70^{\circ}$ C by 12.0 mW/°C #### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|----------------------------------------------------------------------------------------------------------|-------|------| | | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3500 | | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible if necessary precautions are taken. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible if necessary precautions are taken. #### **6.3 Thermal Information** | | | TMUX7348F-EP | | |-----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | UNIT | | | | 20 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 84.3 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 22.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 37.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.0 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 36.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### **6.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |--------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------|-----------------|------| | V <sub>DD</sub> – V <sub>SS</sub> (1) | Power supply voltage differential | | 8 | 44 | V | | $V_{DD}$ | Positive power supply voltage | | 5 | 44 | V | | V <sub>FP</sub> | Positive fault clamping voltage | | 3 | $V_{DD}$ | V | | V <sub>FN</sub> | Negative fault clamping voltage | | V <sub>SS</sub> | 0 | V | | Vs | Source pin (Sx) voltage (non-fault condition) | | $V_{FN}$ | V <sub>FP</sub> | V | | V <sub>S</sub> to GND | Source pin (Sx) voltage (fault condition) | | -60 | 60 | V | | V <sub>S</sub> to V <sub>DD</sub> <sup>(2)</sup> | Source pin (Sx) voltage to V <sub>DD</sub> or V <sub>D</sub> (fault condition) | Source pin (Sx) voltage to V <sub>DD</sub> or V <sub>D</sub> (fault condition) | -85 | | V | | V <sub>S</sub> to V <sub>SS</sub> <sup>(2)</sup> | Source pin (Sx) voltage to V <sub>SS</sub> or V <sub>D</sub> (fault condition) | Source pin (Sx) voltage to V <sub>SS</sub> or V <sub>D</sub> (fault condition) | | 85 | V | | V <sub>D</sub> | Drain pin (D, Dx) voltage | | $V_{FN}$ | V <sub>FP</sub> | V | | V <sub>EN</sub> or V <sub>Ax</sub> | Logic control input pin voltage (EN, A0, A1, A2) | | 0 | 44 | V | | V <sub>xF</sub> | Logic output pin (SF, FF) voltage | | 0 | 5.5 | V | | T <sub>A</sub> | Ambient temperature | | -55 | 125 | °C | | | | T <sub>A</sub> = 25°C | | 9 | | | I <sub>DC</sub> (3) | Continuous current through switch | T <sub>A</sub> = 85°C | | 6.5 | mA | | | | T <sub>A</sub> = 125°C | | 5 | | | | | | | | | <sup>(1)</sup> $V_{DD}$ and $V_{SS}$ can be any value as long as $8V \le (V_{DD} - V_{SS}) \le 44V$ . Under a fault condition, the potential difference between source pin (Sx) and supply pins ( $V_{DD}$ and $V_{SS}$ .) or source pin (Sx) and drain (2) pins (D, Dx) may not exceed 85V. Fault supplies are tied to the primary supplies ( $V_{FP} = V_{DD}$ , $V_{FN} = V_{SS}$ ) ## **6.5 Electrical Characteristics (Global)** at T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------------------|-----------------------------------------------|-----------------|-----|-----|------|------| | ANALOG SW | /ITCH | | | | | | | | V <sub>T</sub> | Threshold voltage for fault detector | | -55°C to +125°C | | 0.7 | | V | | LOGIC INPU | T/ OUTPUT | | 1 | 1 | | | | | V <sub>IH</sub> | High-level input voltage | EN, Ax pins | -55°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Low-level input voltage | EN, Ax pins | -55°C to +125°C | 0 | | 0.8 | V | | V <sub>OL(FLAG)</sub> | Low-level output voltage | FF and SF pins, I <sub>O</sub> = 5mA | -55°C to +125°C | | | 0.35 | V | | POWER SUP | PLY | | 1 | 1 | | | | | \/ | Undervoltage lockout (UVLO) | Rising edge, single supply | –55°C to +125°C | 5.1 | 6 | 6.4 | V | | V <sub>UVLO</sub> | threshold voltage (V <sub>DD</sub> – V <sub>SS</sub> ) | Falling edge, single supply | -55°C to +125°C | 5 | 5.8 | 6.3 | V | | V <sub>HYS</sub> | V <sub>DD</sub> Undervoltage lockout<br>(UVLO) hysteresis | Single supply | –55°C to +125°C | | 0.2 | | V | | R <sub>D(OVP)</sub> | Drain resistance to supply rail du | ring overvoltage event on selected source pin | 25°C | | 40 | | kΩ | 7 English Data Sheet: SCDS461 ### 6.6 ±15V Dual Supply: Electrical Characteristics $V_{DD} = +15 V \pm 10\%, \ V_{SS} = -15 V \pm 10\%, \ GND = 0V \ (unless otherwise noted)$ Typical at $V_{DD} = +15 V, \ V_{SS} = -15 V, \ T_A = 25 ^{\circ}C \ (unless otherwise noted)$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------------|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-----------------|------------|-------|-----|------| | ANALOG SWIT | гсн | | | | | | | | | | | 25°C | | 180 | 250 | | | R <sub>ON</sub> | On-resistance | $V_S = -10V \text{ to } +10V,$<br>$I_S = -1\text{mA}$ | -40°C to +85°C | | | 330 | Ω | | | | IS = -IIIIA | –55°C to +125°C | | | 390 | 4 | | | | | 25°C | | 2.5 | 8 | | | ΔR <sub>ON</sub> | On-resistance mismatch between | $V_S = -10V \text{ to } +10V,$ | -40°C to +85°C | | | 12 | Ω | | | channels | $I_S = -1mA$ | -55°C to +125°C | | | 13 | | | | | | 25°C | | 1.5 | 3.5 | | | R <sub>FLAT</sub> | On-resistance flatness | $V_{S} = -10V \text{ to } +10V,$ | -40°C to +85°C | | | 4 | Ω | | | | $I_S = -1mA$ | -55°C to +125°C | | | 4 | | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0V, I <sub>S</sub> = -1mA | -55°C to +125°C | | 1.2 | | Ω/°C | | ON_BIGHT | | V <sub>DD</sub> = 16.5V, V <sub>SS</sub> = -16.5V | 25°C | -1 | 0.1 | 1 | | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off | -40°C to +85°C | -1 | | 1 | nA | | 0(011) | | $V_S = +10V / -10V$<br>$V_D = -10V / +10V$ | –55°C to +125°C | -4 | | 4 | | | | | V <sub>DD</sub> = 16.5V, V <sub>SS</sub> = -16.5V | 25°C | -1 | 0.1 | 1 | | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch state is off | -40°C to +85°C | -3 | | 3 | nA | | ·D(OFF) | Drain on leakage ourient | $V_S = +10V / -10V$<br>$V_D = -10V / +10V$ | –55°C to +125°C | -14 | | 14 | " | | | | | 25°C | -1.5 | 0.3 | 1.5 | | | I <sub>S(ON)</sub> | Output on leakage current <sup>(2)</sup> | $V_{DD}$ = 16.5V, $V_{SS}$ = -16.5V<br>Switch state is on | -40°C to +85°C | -1.5<br>-5 | 0.0 | 5 | nA | | I <sub>D(ON)</sub> | Output of leakage current | $V_S = V_D = \pm 10V$ | -55°C to +125°C | -22 | | 22 | | | FAULT CONDIT | TION | | -33 C to +123 C | -22 | | 22 | | | FAULI CONDI | | $V_S = \pm 60V, GND = 0V,$ | | | | | | | I <sub>S(FA)</sub> | Input leakage current durring overvoltage | $V_S = \pm 60V$ , GND = 0V,<br>$V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ | -55°C to +125°C | | ±110 | | μA | | S(FA) Grounded | Input leakage current<br>during overvoltage with<br>grounded supply voltages | V <sub>S</sub> = ± 60V, GND = 0V,<br>V <sub>DD</sub> = V <sub>SS</sub> = V <sub>FP</sub> = V <sub>FN</sub> = 0V | -55°C to +125°C | | ±135 | | μA | | S(FA) Floating | Input leakage current during overvoltage with floating supply voltages | $V_S = \pm 60V$ , GND = 0V,<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = $ floating | -55°C to +125°C | | ±135 | | μА | | | 3 11 7 3 | | 25°C | -50 | ±10 | 50 | | | I <sub>D(FA)</sub> | Output leakage current | $V_S = \pm 60V$ , GND = 0V,<br>$V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , | -40°C to +85°C | -70 | | 70 | nA | | ·D(FA) | during overvoltage | $-15.5V \le V_D \le 16.5V$ | -55°C to +125°C | -90 | | 90 | | | | | | 25°C | -50 | ±1 | 50 | | | I <sub>D(FA)</sub> Grounded | Output leakage current during overvoltage with | V <sub>S</sub> = ± 60V, GND = 0V, | -40°C to +85°C | -100 | | 100 | nA | | D(FA) Grounded | grounded supply voltages | $V_{DD} = V_{SS} = V_{FP} = V_{FN} = 0V$ | -55°C to +125°C | -500 | | 500 | | | | | | 25°C | | ±3 | | | | laren er ir | Output leakage current during overvoltage with | $V_S = \pm 60V$ , GND = 0V, | -40°C to +85°C | | ±5 | | μA | | D(FA) Floating | floating supply voltages | $V_{DD} = V_{SS} = V_{FP} = V_{FN}$ = floating | -55°C to +125°C | | ±8 | | μπ | | LOGIC INPUT/ | OUTPUT | | -33 0 to 1123 0 | | 10 | | | | LOGIC INFOT | | | 25°C | -2 | ± 0.6 | 2 | | | I <sub>IH</sub> | High-level input current | $V_{EN} = V_{Ax} = V_{DD}$ | –55°C to +125°C | -2<br>-2 | ± 0.0 | 2 | μΑ | | | | | | | . 0.6 | | | | l <sub>IL</sub> | Low-level input current | $V_{EN} = V_{Ax} = 0V$ | 25°C | -1.1 | ± 0.6 | 1.1 | μA | | 014// TOURNOON | LADA OTERIOTION | | –55°C to +125°C | -1.2 | | 1.2 | | | SWITCHING CI | HARACTERISTICS | I | 0500 | | 405 | | | | | | V <sub>S</sub> = 10V, | 25°C | | 165 | 265 | | | t <sub>ON (EN)</sub> | Enable turn-on time | $R_L = 4k\Omega$ , $C_L = 12pF$ | -40°C to +85°C | | | 285 | ns | | | | | –55°C to +125°C | | | 330 | | ## 6.6 ±15V Dual Supply: Electrical Characteristics (続き) $V_{DD}$ = +15V ± 10%, V<sub>SS</sub> = -15V ±10%, GND = 0V (unless otherwise noted) Typical at V<sub>DD</sub> = +15V, V<sub>SS</sub> = -15V, T<sub>A</sub> = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------|-----------------|-----|--------|-----|------| | | | | 25°C | | 350 | 400 | | | t <sub>OFF (EN)</sub> | Enable turn-off time | $V_S = 10V$ ,<br>$R_I = 4k\Omega$ , $C_I = 12pF$ | -40°C to +85°C | | | 400 | ns | | | | 111, 5[ 125] | –55°C to +125°C | | | 440 | | | | | | 25°C | | 170 | 225 | | | t <sub>TRAN</sub> | Transition time | $V_S = 10V$ ,<br>$R_I = 4k\Omega$ , $C_I = 12pF$ | -40°C to +85°C | | | 245 | ns | | | | , , , , , , , , , , , , , , , , , , , | -55°C to +125°C | | | 285 | | | t <sub>RESPONSE</sub> | Fault response time | $V_{FP} = 15V, V_{FN} = -15V,$<br>$R_L = 4k\Omega, C_L = 12pF$ | 25°C | | 300 | | ns | | t <sub>RECOVERY</sub> | Fault recovery time | $V_{FP} = 15V, V_{FN} = -15V,$<br>$R_L = 4k\Omega, C_L = 12pF$ | 25°C | | 1.4 | | μs | | tresponse(flag) | Fault flag response time | $V_{FP} = 15V, V_{FN} = -15V, V_{PU} = 5V, R_{PU} = 1k\Omega, C_L = 12pF$ | 25°C | | 110 | | ns | | trecovery(flag) | Fault flag recovery time | $V_{FP} = 15V, V_{FN} = -15V, V_{PU} = 5V, R_{PU} = 1k\Omega, C_L = 12pF$ | 25°C | | 0.9 | | μs | | t <sub>BBM</sub> | Break-before-make time delay | $V_S = 10V, R_L = 4k\Omega, C_L = 12pF$ | –55°C to +125°C | 50 | 120 | | ns | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 0 V, C <sub>L</sub> = 1nF | 25°C | | -15 | | рC | | O <sub>ISO</sub> | Off-isolation | $R_S = 50\Omega$ , $R_L = 50\Omega$ , $C_L = 5pF$ , $V_S = 200 \text{mV}_{RMS}$ , $V_{BIAS} = 0V$ , $f = 1 \text{MHz}$ | 25°C | | -82 | | dB | | X <sub>TALK</sub> | Intra-channel crosstalk | $R_S = 50\Omega$ , $R_L = 50\Omega$ , $C_L = 5pF$ , $V_S = 200m$<br>$V_{RMS}$ , $V_{BIAS} = 0V$ , $f = 1MHz$ | 25°C | | -95 | | dB | | BW | –3dB bandwidth | $R_S = 50\Omega$ , $R_L = 50\Omega$ , $C_L = 5pF$ , $V_S = 200mV_{RMS}$ , $V_{BIAS} = 0V$ | 25°C | | 150 | | MHz | | I <sub>LOSS</sub> | Insertion loss | $R_S = 50\Omega$ , $R_L = 50\Omega$ , $C_L = 5pF$ , $V_S = 200 \text{mV}_{RMS}$ , $V_{BIAS} = 0V$ , $f = 1 \text{MHz}$ | 25°C | | -9 | | dB | | THD+N | Total harmonic distortion plus noise | $R_S$ = 40 $\Omega$ , $R_L$ = 10k $\Omega$ , $V_S$ = 15 $V_{PP}$ , $V_{BIAS}$ = 0V, f = 20Hz to 20kHz | 25°C | C | 0.0014 | | % | | C <sub>S(OFF)</sub> | Input off-capacitance | f = 1MHz, V <sub>S</sub> = 0V | 25°C | | 3.5 | | pF | | C <sub>D(OFF)</sub> | Output off-capacitance | f = 1MHz, V <sub>S</sub> = 0V | 25°C | | 28 | | pF | | C <sub>S(ON)</sub><br>C <sub>D(ON)</sub> | Input/Output on-capacitance | f = 1MHz, V <sub>S</sub> = 0V | 25°C | | 30 | | pF | ### 6.6 ±15V Dual Supply: Electrical Characteristics (続き) $V_{DD} = +15 V \pm 10\%, \ V_{SS} = -15 V \pm 10\%, \ GND = 0V \ (unless otherwise noted)$ Typical at $V_{DD} = +15 V, \ V_{SS} = -15 V, \ T_A = 25 ^{\circ}C \ (unless otherwise noted)$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN TYP | MAX | UNIT | |--------------------------|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|------| | POWER SUPP | PLY | | | | | | | | | | 25°C | 0.24 | 0.5 | | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , $V_{Ax} = 0V$ , 5V, or $V_{DD}$ , $V_{EN} = 5V$ or $V_{DD}$ | -40°C to +85°C | | 0.5 | mA | | | | VAX = 00, 00, 01 VDD, VEN = 00 01 VDD | -55°C to +125°C | | 0.5 | | | | | | 25°C | 0.14 | 0.4 | | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , $V_{Ax} = 0V$ , 5V, or $V_{DD}$ , $V_{EN} = 5V$ or $V_{DD}$ | -40°C to +85°C | | 0.4 | mA | | | | VAX CV, CV, CV VDD, VEN CV CI VDD | -55°C to +125°C | | 0.4 | | | I <sub>GND</sub> | GND current | $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , $V_{AX} = 0V$ , 5V, or $V_{DD}$ , $V_{EN} = 5V$ or $V_{DD}$ | 25°C | 0.075 | | mA | | I <sub>FP</sub> | V <sub>FP</sub> supply current | $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , $V_{AX} = 0V$ , 5V, or $V_{DD}$ , $V_{EN} = 5V$ or $V_{DD}$ | 25°C | 10 | | μA | | I <sub>FN</sub> | V <sub>FN</sub> supply current | $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , $V_{AX} = 0V$ , 5V, or $V_{DD}$ , $V_{EN} = 5V$ or $V_{DD}$ | 25°C | 10 | | μA | | | | V <sub>S</sub> = ± 60V, | 25°C | 0.25 | 1 | | | I <sub>DD(FA)</sub> | V <sub>DD</sub> supply current under fault | $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , | -40°C to +85°C | | 1 | mA | | | | $V_{Ax} = 0V$ , 5V, or $V_{DD}$ , $V_{EN} = 5V$ or $V_{DD}$ | –55°C to +125°C | | 1 | | | | | $V_S = \pm 60V$ ,<br>or fault $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , | 25°C | 0.15 | 0.5 | | | I <sub>SS(FA)</sub> | V <sub>SS</sub> supply current under fault | | -40°C to +85°C | | 0.5 | mA | | | | $V_{Ax}$ = 0V, 5V, or $V_{DD}$ , $V_{EN}$ = 5V or $V_{DD}$ | –55°C to +125°C | | 0.5 | | | I <sub>GND(FA)</sub> | GND current under fault | $\begin{aligned} &V_{S}=\pm60V,\\ &V_{DD}=V_{FP}=16.5V,V_{SS}=V_{FN}=-16.5V,\\ &V_{Ax}=0V,5V,\text{or}V_{DD},V_{EN}=5V\text{or}V_{DD} \end{aligned}$ | 25°C | 0.15 | | mA | | I <sub>FP(FA)</sub> | V <sub>FP</sub> supply current under fault | $\begin{aligned} &V_S = \pm 60V, \\ &V_{DD} = V_{FP} = 16.5V, V_{SS} = V_{FN} = -16.5V, \\ &V_{Ax} = 0V, 5V, \text{or} V_{DD}, V_{EN} = 5V \text{or} V_{DD} \end{aligned}$ | 25°C | 9 | | μA | | I <sub>FN(FA)</sub> | V <sub>FN</sub> supply current under fault | $\begin{array}{l} V_S = \pm 60V, \\ V_{DD} = V_{FP} = 16.5V, V_{SS} = V_{FN} = -16.5V, \\ V_{Ax} = 0V, 5V, \text{or} V_{DD}, V_{EN} = 5V \text{or} V_{DD} \end{array}$ | 25°C | 9 | | μA | | | | | 25°C | 0.15 | 0.5 | | | I <sub>DD(DISABLE)</sub> | V <sub>DD</sub> supply current (disable mode) | $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , $V_{Ax} = 0V$ , 5V, or $V_{DD}$ , $V_{EN} = 0V$ | -40°C to +85°C | | 0.5 | mA | | | | TAX SV, SV, SI VDD, VEN - SV | –55°C to +125°C | | 0.5 | | | | | | 25°C | 0.1 | 0.4 | | | I <sub>SS(DISABLE)</sub> | V <sub>SS</sub> supply current (disable mode) | $V_{DD} = V_{FP} = 16.5V$ , $V_{SS} = V_{FN} = -16.5V$ , $V_{Ax} = 0V$ , 5V, or $V_{DD}$ , $V_{EN} = 0V$ | -40°C to +85°C | | 0.4 | mA | | | | v <sub>Ax</sub> – ov, ov, or v <sub>DD</sub> , v <sub>EN</sub> = ov | -55°C to +125°C | | 0.4 | | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative. And when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating. And when $V_D$ is at a voltage potential, $V_S$ is floating. ### 6.7 ±20 V Dual Supply: Electrical Characteristics $V_{DD}$ = +20 V ± 10%, $V_{SS}$ = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +20 V, $V_{SS}$ = -20 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | | |-----------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------|-------|-----|------|--| | ANALOG SWIT | гсн | | | | | | | | | | | | 25°C | | 180 | 250 | | | | R <sub>ON</sub> | On-resistance | $V_S = -15 \text{ V to } +15 \text{ V},$<br>$I_S = -1 \text{ mA}$ | -40°C to +85°C | | | 330 | Ω | | | | | IS = -I IIIA | –55°C to +125°C | | | 390 | | | | | | | 25°C | | 2.5 | 8 | | | | ΔR <sub>ON</sub> | On-resistance mismatch between channels | $V_S = -15 \text{ V to } +15 \text{ V},$<br>$I_S = -1 \text{ mA}$ | -40°C to +85°C | | | 12 | Ω | | | | Citatilleis | IS I IIIA | -55°C to +125°C | | | 13 | | | | | | | 25°C | | 8 | 10 | | | | R <sub>FLAT</sub> | On-resistance flatness | $V_S = -15 \text{ V to } +15 \text{ V},$<br>$I_S = -1 \text{ mA}$ | -40°C to +85°C | | | 12 | Ω | | | | | IS I IIIA | -55°C to +125°C | | | 12 | | | | | | | 25°C | | 1.5 | 3.5 | | | | R <sub>FLAT</sub> | On-resistance flatness | $V_S = -13.5 \text{ V to } +13.5 \text{ V},$<br>$I_S = -1 \text{ mA}$ | -40°C to +85°C | | | 4 | Ω | | | | | is i iiia | -55°C to +125°C | | | 4 | | | | R <sub>ON_DRIFT</sub> | On-resistance drift | $V_S = 0 \text{ V, } I_S = -1 \text{ mA}$ | -55°C to +125°C | | 1.2 | | Ω/°C | | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -1 | 0.1 | 1 | | | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +15 \text{ V} / -15 \text{ V}$ | -40°C to +85°C | -1 | | 1 | nA | | | | | $V_D = -15 \text{ V} / + 15 \text{ V}$ | -55°C to +125°C | -4 | | 4 | | | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -1 | 0.1 | 1 | | | | I <sub>D(OFF)</sub> | (OFF) Drain off leakage current <sup>(1)</sup> | Switch state is off $V_S = +15 \text{ V} / -15 \text{ V}$ | -40°C to +85°C | -3 | | 3 | nA | | | | | $V_D = -15 \text{ V} / + 15 \text{ V}$ | -55°C to +125°C | -14 | | 14 | | | | | | Vpp = 22 | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -1.5 | 0.3 | 1.5 | | | I <sub>S(ON)</sub> | Output on leakage current(2) | Switch state is on | -40°C to +85°C | -5 | | 5 | nA | | | I <sub>D(ON)</sub> | | $V_S = V_D = \pm 15 \text{ V}$ | -55°C to +125°C | -22 | | 22 | | | | FAULT CONDI | TION | | | | | | | | | I <sub>S(FA)</sub> | Input leakage current durring overvoltage | $V_S = \pm 60 \text{ V}, \text{ GND} = 0\text{V},$<br>$V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}$ | -55°C to +125°C | | ±95 | | μA | | | I <sub>S(FA)</sub> Grounded | Input leakage current during overvoltage with grounded supply voltages | $V_S = \pm 60 \text{ V, GND} = 0\text{ V,}$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = 0 \text{ V}$ | -55°C to +125°C | | ±135 | | μΑ | | | S(FA) Floating | Input leakage current during overvoltage with floating supply voltages | $V_S = \pm 60 \text{ V}, \text{ GND} = 0\text{V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$ | –55°C to +125°C | | ±135 | | μА | | | | | $V_S = \pm 60 \text{ V, GND} = 0 \text{V,}$ | 25°C | -50 | ±10 | 50 | | | | I <sub>D(FA)</sub> | Output leakage current during overvoltage | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}$ | -40°C to +85°C | -70 | | 70 | nA | | | | daming everyonage | $-21V \le V_D \le 22V$ | –55°C to +125°C | -90 | | 90 | | | | | Output leakage current | | 25°C | -50 | ±1 | 50 | | | | I <sub>D(FA)</sub> Grounded | during overvoltage with | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = 0 \text{ V}$ | -40°C to +85°C | -100 | | 100 | nA | | | | grounded supply voltages | TOD 133 TEP TEN 5 T | –55°C to +125°C | -500 | | 500 | | | | | Output leakage current | | 25°C | | ±3 | | | | | I <sub>D(FA) Floating</sub> | ng during overvoltage with | $V_S = \pm 60 \text{ V}, \text{ GND} = 0\text{V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{ floating}$ | -40°C to +85°C | | ±5 | | μΑ | | | | floating supply voltages | VDD V35 VFP VFN Housing | -55°C to +125°C | | ±8 | | | | | LOGIC INPUT/ | OUTPUT | | | 1 | | | | | | | High lavel beaut | V - V - V | 25°C | -2.2 | ± 0.6 | 2.2 | | | | I <sub>IH</sub> | High-level input current | $V_{EN} = V_{Ax} = V_{DD}$ | -55°C to +125°C | -2.2 | | 2.2 | μA | | | | | 25°C | | | | | | | | I <sub>IL</sub> | Low-level input current | $V_{EN} = V_{Ax} = 0 V$ | 25°C | -1.1 | ± 0.6 | 1.1 | μA | | ## 6.7 ±20 V Dual Supply: Electrical Characteristics (続き) $V_{DD}$ = +20 V ± 10%, $V_{SS}$ = -20 V ±10%, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +20 V, $V_{SS}$ = -20 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN TYP | MAX | UNIT | |------------------------------------------|--------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|------| | SWITCHING CH | ARACTERISTICS | | | | | | | | | | 25°C | 175 | 300 | | | t <sub>ON (EN)</sub> | Enable turn-on time | $V_S = 10 \text{ V},$<br>$R_1 = 4 \text{ k}\Omega, C_1 = 12 \text{ pF}$ | -40°C to +85°C | | 325 | ns | | , | | R <sub>L</sub> - 4 κΩ, C <sub>L</sub> - 12 pr | -55°C to +125°C | | 380 | | | | | | 25°C | 350 | 400 | | | t <sub>OFF (EN)</sub> | Enable turn-off time | $V_S = 10 \text{ V},$<br>$R_1 = 4 \text{ k}\Omega, C_1 = 12 \text{ pF}$ | -40°C to +85°C | | 400 | ns | | | | Ν - 4 κΩ, Ο - 12 μ | -55°C to +125°C | | 445 | | | | | | 25°C | 170 | 245 | | | t <sub>TRAN</sub> | Transition time | $V_S = 10 \text{ V},$<br>$R_1 = 4 \text{ k}\Omega, C_1 = 12 \text{ pF}$ | -40°C to +85°C | | 270 | ns | | | | Λ( - 4 κα, σ( - 12 pi | -55°C to +125°C | | 315 | | | <sup>t</sup> RESPONSE | Fault response time | $V_{FP} = 20 \text{ V}, V_{FN} = -20 \text{ V},$<br>$R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 300 | | ns | | t <sub>RECOVERY</sub> | Fault recovery time | $V_{FP} = 20 \text{ V}, V_{FN} = -20 \text{ V},$<br>$R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 1.3 | | μs | | t <sub>RESPONSE(FLAG)</sub> | Fault flag response time | $V_{FP} = 20 \text{ V}, V_{FN} = -20 \text{ V},$<br>$V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 110 | | ns | | t <sub>RECOVERY(FLAG)</sub> | Fault flag recovery time | $V_{FP} = 20 \text{ V}, V_{FN} = -20 \text{ V},$<br>$V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 0.9 | | μs | | t <sub>BBM</sub> | Break-before-make time delay | $V_S = 10 \text{ V}, R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | -55°C to +125°C | 50 120 | | ns | | $Q_{INJ}$ | Charge injection | V <sub>S</sub> = 0 V, C <sub>L</sub> = 1 nF | 25°C | -17 | | рC | | O <sub>ISO</sub> | Off-isolation | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{m V}_{RMS}$ , $V_{BIAS} = 0 \text{ V}$ , $f = 1 \text{ MHz}$ | 25°C | -85 | | dB | | X <sub>TALK</sub> | Intra-channel crosstalk | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{m V}_{RMS}$ , $V_{BIAS} = 0 \text{ V}$ , $f = 1 \text{ MHz}$ | 25°C | -95 | | dB | | BW | –3 dB bandwidth | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{m V}_{RMS}$ , $V_{BIAS} = 0 \text{ V}$ | 25°C | 150 | | MHz | | I <sub>LOSS</sub> | Insertion loss | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{m V}_{RMS}$ , $V_{BIAS} = 0 \text{ V}$ , $f = 1 \text{ MHz}$ | 25°C | -9 | | dB | | THD+N | Total harmonic distortion plus noise | $R_S = 40 \Omega$ , $R_L = 10k \Omega$ , $V_S = 20 V_{PP}$ , $V_{BIAS} = 0 V$ , $f = 20 Hz$ to 20k Hz | 25°C | 0.0014 | | % | | C <sub>S(OFF)</sub> | Input off-capacitance | f = 1 MHz, V <sub>S</sub> = 0 V | 25°C | 3.5 | | pF | | C <sub>D(OFF)</sub> | Output off-capacitance | f = 1 MHz, V <sub>S</sub> = 0 V | 25°C | 28 | | pF | | C <sub>S(ON)</sub><br>C <sub>D(ON)</sub> | Input/Output on-capacitance | f = 1 MHz, V <sub>S</sub> = 0 V | 25°C | 30 | | pF | | POWER SUPPLY | Υ | | | | | | | | | V V 20 V V 20 V | 25°C | 0.24 | 0.5 | | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | -40°C to +85°C | | 0.5 | mA | | | | 744 257 217 35 | -55°C to +125°C | | 0.5 | | | | | V - V - 20 V V - V - 20 V | 25°C | 0.14 | 0.4 | | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | -40°C to +85°C | | 0.4 | mA | | | | | –55°C to +125°C | | 0.4 | | | I <sub>GND</sub> | GND current | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 0.075 | | mA | | I <sub>FP</sub> | V <sub>FP</sub> supply current | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}, V_{AX} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 10 | | μA | | I <sub>FN</sub> | V <sub>FN</sub> supply current | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 10 | | μA | | | | $V_{S} = \pm 60 \text{ V},$ | 25°C | 0.25 | 1 | | | $I_{\text{DD(FA)}}$ | V <sub>DD</sub> supply current under fault | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | -40°C to +85°C | | 1 | mA | | ./A | | v <sub>AX</sub> - 0 v, 3 v, 01 v <sub>DD</sub> , v <sub>EN</sub> = 3 v 01 V <sub>DD</sub> | –55°C to +125°C | | 1 | | ### 6.7 ±20 V Dual Supply: Electrical Characteristics (続き) $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------|-----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------| | | | V <sub>S</sub> = ± 60 V. | 25°C | | 0.15 | 0.5 | | | I <sub>SS(FA)</sub> | V <sub>SS</sub> supply current under fault | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V},$ | -40°C to +85°C | | | 0.5 | mA | | | | $V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | –55°C to +125°C | | | 0.5 | | | I <sub>GND(FA)</sub> | GND current under fault | $\begin{aligned} &V_S = \pm \ 60 \ V, \\ &V_{DD} = V_{FP} = 22 \ V, V_{SS} = V_{FN} = \ -22 \ V, \\ &V_{Ax} = 0 \ V, 5 \ V, \text{ or } V_{DD}, V_{EN} = 5 \ V \text{ or } V_{DD} \end{aligned}$ | 25°C | | 0.15 | | mA | | I <sub>FP(FA)</sub> | V <sub>FP</sub> supply current under fault | $ \begin{aligned} &V_S = \pm \ 60 \ V, \\ &V_{DD} = V_{FP} = 22 \ V, V_{SS} = V_{FN} = \ -22 \ V, \\ &V_{Ax} = 0 \ V, 5 \ V, \text{ or } V_{DD}, V_{EN} = 5 \ V \text{ or } V_{DD} \end{aligned} $ | 25°C | | 9 | | μА | | I <sub>FN(FA)</sub> | V <sub>FN</sub> supply current under fault | $\begin{aligned} &V_S = \pm \ 60 \ V, \\ &V_{DD} = V_{FP} = 22 \ V, V_{SS} = V_{FN} = \ -22 \ V, \\ &V_{Ax} = 0 \ V, 5 \ V, \text{ or } V_{DD}, V_{EN} = 5 \ V \text{ or } V_{DD} \end{aligned}$ | 25°C | | 9 | | μA | | | | | 25°C | | 0.15 | 0.5 | mA | | I <sub>DD(DISABLE)</sub> | V <sub>DD</sub> supply current (disable mode) | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{FN} = 0 \text{ V}$ | -40°C to +85°C | | | 0.5 | mA | | | | AX 1 / 1 / BB/ EN 1 | -55°C to +125°C | | | 0.5 | mA | | | | | 25°C | | 0.1 | 0.4 | mA | | I <sub>SS(DISABLE)</sub> | V <sub>SS</sub> supply current (disable mode) | $V_{DD} = V_{FP} = 22 \text{ V}, V_{SS} = V_{FN} = -22 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{FN} = 0 \text{ V}$ | -40°C to +85°C | | | 0.4 | mA | | | | AX OV, OV, O. VOD, VEN - OV | –55°C to +125°C | | | 0.4 | mA | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative. And when $V_S$ is negative, $V_D$ is positive. 13 Product Folder Links: TMUX7348F-EP When $V_S$ is at a voltage potential, $V_D$ is floating. And when $V_D$ is at a voltage potential, $V_S$ is floating. ### 6.8 12 V Single Supply: Electrical Characteristics $V_{DD} = +12~V \pm 10\%,~V_{SS} = 0~V,~GND = 0~V~(unless~otherwise~noted)$ Typical at $V_{DD} = +12~V,~V_{SS} = 0~V,~T_A = 25^{\circ}C~(unless~otherwise~noted)$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------------|--------------------------------------------------|------------------------------------------------------------------------------------------------------|-----------------|------------|-------|-----|----------| | ANALOG SWIT | ГСН | | | | | | | | | | | 25°C | | 180 | 250 | | | R <sub>ON</sub> | On-resistance | $V_S = 0 \text{ V to } 7.8 \text{ V},$ | -40°C to +85°C | | | 330 | Ω | | 0.1 | | $I_S = -1 \text{ mA}$ | -55°C to +125°C | | | 390 | | | | | | 25°C | | 2.5 | 8 | | | ΔR <sub>ON</sub> | On-resistance mismatch between | $V_S = 0 \text{ V to } 7.8 \text{ V},$ | -40°C to +85°C | | | 12 | Ω | | OIN | channels | I <sub>S</sub> = -1 mA | -55°C to +125°C | | | 13 | | | | | | 25°C | | 7 | 30 | | | R <sub>FLAT</sub> | On-resistance flatness | $V_S = 0 \text{ V to } 7.8 \text{ V},$ | -40°C to +85°C | | | 45 | Ω | | I LAI | | I <sub>S</sub> = -1 mA | -55°C to +125°C | | | 75 | | | | + | | 25°C | | 1.5 | 7 | | | R <sub>FLAT</sub> | On-resistance flatness | V <sub>S</sub> = 1 V to 7.8 V, | -40°C to +85°C | | | 8 | Ω | | TLAI | | I <sub>S</sub> = -1 mA | -55°C to +125°C | | | 8 | | | R <sub>ON_DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 6 V, I <sub>S</sub> = -1 mA | -55°C to +125°C | | 1.2 | | Ω/°C | | ON_DRIFT | On recipitation drift | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -1 | 0.1 | 1 | 327 0 | | Source off leak | Source off leakage current <sup>(1)</sup> | Switch state is off | -40°C to +85°C | -1 | 0.1 | 1 | nA | | S(OFF) | Course on leakage surrent | V <sub>S</sub> = 10 V / 1 V<br>V <sub>D</sub> = 1 V / 10 V | -55°C to +125°C | -4 | | 4 | | | | + | $V_{DD} = 13.2 \text{ V}, V_{SS} = 0 \text{ V}$ | 25°C | -1 | 0.1 | 1 | | | lavores | Drain off leakage current <sup>(1)</sup> | Switch state is off | -40°C to +85°C | -3 | 0.1 | 3 | nA | | D(OFF) | Drain on loakage carroin | V <sub>S</sub> = 10 V / 1 V<br>V <sub>D</sub> = 1 V / 10 V | -55°C to +125°C | -14 | | 14 | | | | _ | VB = 1 V / 10 V | 25°C | -1.5 | 0.3 | 1.5 | | | S(ON) | Output on leakage current <sup>(2)</sup> | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V<br>Switch state is on | -40°C to +85°C | -1.5<br>-5 | 0.5 | 5 | nA | | D(ON) | Output of leakage current | V <sub>S</sub> = V <sub>D</sub> = 10 V or 1 V | -55°C to +125°C | -22 | | 22 | 11/5 | | FAULT CONDIT | TION | | -55 0 to 1125 0 | -22 | | 22 | | | | Input leakage current | $V_S = \pm 60 \text{ V, GND} = 0 \text{V,}$ | | | | | | | I <sub>S(FA)</sub> | durring overvoltage | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}$ | –55°C to +125°C | | ±145 | | μA | | | Input leakage current | $V_S = \pm 60 \text{ V, GND} = 0 \text{V,}$ | | | | | | | S(FA) Grounded | during overvoltage with grounded supply voltages | $V_{DD} = V_{SS} = V_{FP} = V_{FN} = 0 V$ | –55°C to +125°C | | ±135 | | μA | | | Input leakage current | | | | | | | | I <sub>S(FA) Floating</sub> | during overvoltage with | $V_S = \pm 60 \text{ V}$ , GND = 0V,<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$ | -55°C to +125°C | | ±135 | | μA | | | floating supply voltages | VDD VSS VFP VFN Heading | | | | | <u> </u> | | | Output leakage current | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{V},$ | 25°C | -50 | ±10 | 50 | | | I <sub>D(FA)</sub> | during overvoltage | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}$<br>$1V \le V_D \le 13.2 \text{ V}$ | -40°C to +85°C | -70 | | 70 | nA | | | | 10 - 0 - 10.20 | –55°C to +125°C | -90 | | 90 | <u> </u> | | | Output leakage current | $V_S = \pm 60 \text{ V, GND} = 0 \text{V,}$ | 25°C | -50 | ±1 | 50 | | | D(FA) Grounded | during overvoltage with grounded supply voltages | $V_{DD} = V_{SS} = V_{FP} = V_{FN} = 0 \text{ V}$ | -40°C to +85°C | -100 | | 100 | nA | | | grounded supply voltages | | –55°C to +125°C | -500 | | 500 | <u></u> | | | Output leakage current | $V_S = \pm 60 \text{ V, GND} = 0 \text{V,}$ | 25°C | | ±3 | | | | D(FA) Floating | during overvoltage with | $V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$ | –40°C to +85°C | | ±5 | | μA | | | floating supply voltages | | –55°C to +125°C | | ±8 | | | | LOGIC INPUT/ | OUTPUT | | | | | | | | IH | High-level input current | $V_{EN} = V_{Ax} = V_{DD}$ | 25°C | -2 | ± 0.6 | 2 | μA | | III | g roropar ourron. | - EN 'AX 'DD | –55°C to +125°C | -2 | | 2 | μA | | I., | Low-level input current | V <sub>EN</sub> = V <sub>Ax</sub> = 0 V | 25°C | -1.1 | ± 0.6 | 1.1 | μA | | I <sub>IL</sub> | Low-lovel input dulient | VEN - VAX - V | -55°C to +125°C | -1.2 | 1.2 | μΛ | | Copyright © 2025 Texas Instruments Incorporated 14 Product Folder Links: TMUX7348F-EP ## 6.8 12 V Single Supply: Electrical Characteristics (続き) $V_{DD}$ = +12 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +12 V, $V_{SS}$ = 0 V, $T_{\Delta}$ = 25°C (unless otherwise noted) | 2. | PARAMETER | 25°C (unless otherwise noted) TEST CONDITIONS | T <sub>A</sub> | MIN TYP | MAX | UNIT | |------------------------------------------|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|------| | SWITCHING CH | ARACTERISTICS | | | | | | | | | | 25°C | 160 | 265 | | | t <sub>ON (EN)</sub> | Enable turn-on time | V <sub>S</sub> = 8 V, | -40°C to +85°C | | 285 | ns | | ON (LIN) | | $R_L = 4 \text{ k}\Omega$ , $C_L = 12 \text{ pF}$ | -55°C to +125°C | | 330 | | | | | | 25°C | 420 | 485 | | | t <sub>OFF (EN)</sub> | Enable turn-off time | V <sub>S</sub> = 8 V, | -40°C to +85°C | | 485 | ns | | O (2.1) | | $R_L = 4 k\Omega$ , $C_L = 12 pF$ | -55°C to +125°C | | 545 | | | | | | 25°C | 160 | 215 | | | t <sub>TRAN</sub> | Transition time | $V_S = 8 \text{ V},$<br>$R_1 = 4 \text{ k}\Omega, C_1 = 12 \text{ pF}$ | -40°C to +85°C | | 230 | ns | | | | $R_L = 4 \text{ K}\Omega$ , $C_L = 12 \text{ pF}$ | -55°C to +125°C | | 270 | | | t <sub>RESPONSE</sub> | Fault response time | $V_{FP} = 12 \text{ V}, V_{FN} = 0 \text{ V},$ $R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 220 | | ns | | t <sub>RECOVERY</sub> | Fault recovery time | $V_{FP} = 12 \text{ V}, V_{FN} = 0 \text{ V},$<br>$R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 0.69 | | μs | | t <sub>RESPONSE</sub> (FLAG) | Fault flag response time | $V_{FP} = 12 \text{ V}, V_{FN} = 0 \text{ V},$<br>$V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 110 | | ns | | t <sub>RECOVERY(FLAG)</sub> | Fault flag recovery time | V <sub>FP</sub> = 12 V, V <sub>FN</sub> = 0 V,<br>V <sub>PU</sub> = 5 V, R <sub>PU</sub> = 1 kΩ, C <sub>L</sub> = 12 pF | 25°C | 0.65 | | μs | | t <sub>BBM</sub> | Break-before-make time delay | $V_S = 8 \text{ V}, R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | –55°C to +125°C | 30 100 | | ns | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 6 V, C <sub>L</sub> = 1 nF | 25°C | -11 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>$V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 6 \text{ V}$ , $f = 1 \text{ MHz}$ | 25°C | -76 | | dB | | X <sub>TALK</sub> | Intra-channel crosstalk | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ ,<br>$V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 6 \text{ V}$ , $f = 1 \text{ MHz}$ | 25°C | -93 | | dB | | BW | −3 dB bandwidth | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 6 \text{ V}$ | 25°C | 130 | | MHz | | I <sub>LOSS</sub> | Insertion loss | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 6 \text{ V}$ , $f = 1 \text{ MHz}$ | 25°C | -9 | | dB | | THD+N | Total harmonic distortion plus noise | $R_S$ = 40 $\Omega$ , $R_L$ = 10k $\Omega$ , $V_S$ = 6 $V_{PP}$ , $V_{BIAS}$ = 6 $V$ , $f$ = 20 Hz to 20k Hz | 25°C | 0.0022 | | % | | $C_{S(OFF)}$ | Input off-capacitance | f = 1 MHz, V <sub>S</sub> = 6 V | 25°C | 4 | | pF | | $C_{D(OFF)}$ | Output off-capacitance | f = 1 MHz, V <sub>S</sub> = 6 V | 25°C | 31 | | pF | | C <sub>S(ON)</sub><br>C <sub>D(ON)</sub> | Input/Output on-capacitance | f = 1 MHz, V <sub>S</sub> = 6 V | 25°C | 34 | | pF | | POWER SUPPL | Y | | | • | | | | | | | 25°C | 0.24 | 0.5 | | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | -40°C to +85°C | | 0.5 | mA | | | | 7AX 2 1, 2 1, 11 1 00, 12N 2 1 1 1 00 | -55°C to +125°C | | 0.5 | | | | | | 25°C | 0.14 | 0.4 | | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$<br>$V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{FN} = 5 \text{ V or } V_{DD}$ | -40°C to +85°C | | 0.4 | mA | | | | AX - / - / BB/ EN - BB | –55°C to +125°C | | 0.4 | | | I <sub>GND</sub> | GND current | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 0.075 | | mA | | I <sub>FP</sub> | V <sub>FP</sub> supply current | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 10 | | μA | | I <sub>FN</sub> | V <sub>FN</sub> supply current | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 10 | | μA | | | | V <sub>S</sub> = ± 60 V, | 25°C | 0.25 | 1 | | | $I_{DD(FA)}$ | V <sub>DD</sub> supply current under fault | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$ | -40°C to +85°C | | 1 | mA | | DD(FA) | | $V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | -55°C to +125°C | | 1 | | ### 6.8 12 V Single Supply: Electrical Characteristics (続き) $V_{DD} = +12~V~\pm~10\%,~V_{SS} = 0~V,~GND = 0~V~(unless~otherwise~noted)$ Typical at $V_{DD} = +12~V,~V_{SS} = 0~V,~T_A = 25^{\circ}C~(unless~otherwise~noted)$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------| | | | V <sub>S</sub> = ± 60 V. | 25°C | | 0.15 | 0.5 | | | I <sub>SS(FA)</sub> | V <sub>SS</sub> supply current under fault | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$ | -40°C to +85°C | | | 0.5 | mA | | | | $V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | –55°C to +125°C | | | 0.5 | | | I <sub>GND(FA)</sub> | GND current under fault | $\begin{aligned} &V_S = \pm \ 60 \ V, \\ &V_{DD} = V_{FP} = 13.2 \ V, \ V_{SS} = V_{FN} = \ 0 \ V, \\ &V_{Ax} = 0 \ V, \ 5 \ V, \ \text{or} \ V_{DD}, \ V_{EN} = 5 \ V \ \text{or} \ V_{DD} \end{aligned}$ | 25°C | | 0.17 | | mA | | I <sub>FP(FA)</sub> | V <sub>FP</sub> supply current under fault | $\begin{aligned} &V_S = \pm \ 60 \ V, \\ &V_{DD} = V_{FP} = 13.2 \ V, \ V_{SS} = V_{FN} = \ 0 \ V, \\ &V_{Ax} = 0 \ V, \ 5 \ V, \ \text{or} \ V_{DD}, \ V_{EN} = 5 \ V \ \text{or} \ V_{DD} \end{aligned}$ | 25°C | | 9 | | μA | | I <sub>FN(FA)</sub> | V <sub>FN</sub> supply current under fault | $\begin{aligned} &V_S = \pm \ 60 \ V, \\ &V_{DD} = V_{FP} = 13.2 \ V, \ V_{SS} = V_{FN} = \ 0 \ V, \\ &V_{Ax} = 0 \ V, \ 5 \ V, \ \text{or} \ V_{DD}, \ V_{EN} = 5 \ V \ \text{or} \ V_{DD} \end{aligned}$ | 25°C | | 7.5 | | μA | | | | | 25°C | | 0.15 | 0.5 | | | I <sub>DD(DISABLE)</sub> | V <sub>DD</sub> supply current (disable mode) | $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$<br>$V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{FN} = 0 \text{ V}$ | -40°C to +85°C | | | 0.5 | mA | | | TAX O 1, O 1, O 1 DD, TEN O 1 | AX C 1, C 1, C 1 DD, TEN | –55°C to +125°C | | | 0.5 | | | | | | 25°C | | 0.1 | 0.4 | | | I <sub>SS(DISABLE)</sub> | $V_{SS}$ supply current (disable mode) $V_{DD} = V_{FP} = 13.2 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 0 \text{ V}$ | | -40°C to +85°C | | | 0.4 | mA | | | | A - / - / BB/ - EN | –55°C to +125°C | | | 0.4 | | <sup>(1)</sup> When $V_S$ is 10 V, $V_D$ is 1 V. Or when $V_S$ is 1 V, $V_D$ is 10 V. Product Folder Links: TMUX7348F-EP When $V_S$ is at a voltage potential, $V_D$ is floating. Or when $V_D$ is at a voltage potential, $V_S$ is floating. ## 6.9 36 V Single Supply: Electrical Characteristics $V_{DD} = +36 \text{ V} \pm 10\%, \ V_{SS} = 0 \text{ V}, \ GND = 0 \text{ V} \ (\text{unless otherwise noted})$ Typical at $V_{DD} = +36 \text{ V}, \ V_{SS} = 0 \text{ V}, \ T_A = 25^{\circ}\text{C} \ (\text{unless otherwise noted})$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------|------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------------|------|-------|-----|------| | ANALOG SWIT | тсн | | | | | | | | | | | 25°C | | 180 | 250 | | | R <sub>ON</sub> | On-resistance | $V_S = 0 \text{ V to } 28 \text{ V},$<br>$I_S = -1 \text{ mA}$ | -40°C to +85°C | | | 330 | Ω | | | | IS = -1 IIIA | –55°C to +125°C | | | 390 | | | | | | 25°C | | 2.5 | 8 | | | R <sub>ON</sub> | On-resistance mismatch between channels | $V_S = 0 \text{ V to } 28 \text{ V},$<br>$I_S = -1 \text{ mA}$ | -40°C to +85°C | | | 12 | Ω | | | Chamers | IS I IIIA | -55°C to +125°C | | | 13 | | | | | | 25°C | | 8 | 65 | | | FLAT | On-resistance flatness | $V_S = 0 \text{ V to } 30 \text{ V},$<br>$I_S = -1 \text{ mA}$ | -40°C to +85°C | | | 75 | | | | | IS I IIIA | -55°C to +125°C | | | 90 | | | | | | 25°C | | 1.5 | 3 | Ω | | FLAT | On-resistance flatness | $V_S = 1 \text{ V to } 28 \text{ V},$ | -40°C to +85°C | | | 4 | | | | | $I_S = -1 \text{ mA}$ | –55°C to +125°C | | | 4 | | | ON_DRIFT | On-resistance drift | V <sub>S</sub> = 18 V, I <sub>S</sub> = -1 mA | -55°C to +125°C | | 1.2 | | Ω/°C | | | | V <sub>DD</sub> = 39.6 V, V <sub>SS</sub> = 0 V | 25°C | -1 | 0.1 | 1 | | | S(OFF) | Source off leakage current <sup>(1)</sup> | Switch state is off V <sub>S</sub> = 30 V / 1 V | -40°C to +85°C | -1 | | 1 | nA | | (- ) | | $V_S = 30 \text{ V} / 1 \text{ V}$<br>$V_D = 1 \text{ V} / 30 \text{ V}$ | –55°C to +125°C | -4 | | 4 | | | | | V <sub>DD</sub> = 39.6 V, V <sub>SS</sub> = 0 V | 25°C | -1 | 0.1 | 1 | | | O(OFF) | FF) Drain off leakage current <sup>(2)</sup> | Switch state is off | -40°C to +85°C | -3 | | 3 | nA | | (- ) | | $V_S = 30 \text{ V} / 1 \text{ V}$<br>$V_D = 1 \text{ V} / 30 \text{ V}$ | –55°C to +125°C | -14 | | 14 | | | | | V - 20 6 V V - 0 V | 25°C | -1.5 | 0.3 | 1.5 | | | S(ON) | Output on leakage current <sup>(1)</sup> | V <sub>DD</sub> = 39.6 V, V <sub>SS</sub> = 0 V<br>Switch state is on | -40°C to +85°C | -5 | | 5 | nA | | D(ON) | | V <sub>S</sub> = V <sub>D</sub> = 30 V or 1 V | -55°C to +125°C | -22 | | 22 | | | AULT CONDI | TION | I | | | | | | | S(FA) | Input leakage current durring overvoltage | V <sub>S</sub> = 60 / -40 V, GND = 0V<br>V <sub>DD</sub> = V <sub>FP</sub> = 39.6 V, V <sub>SS</sub> = V <sub>FN</sub> = 0 V | -55°C to +125°C | | ±110 | | μА | | S(FA) Grounded | Input leakage current during overvoltage with grounded supply voltages | V <sub>S</sub> = ± 60 V, GND = 0V<br>V <sub>DD</sub> = V <sub>SS</sub> = V <sub>FP</sub> = V <sub>FN</sub> = 0 V | -55°C to +125°C | | ±135 | | μA | | S(FA) Floating | Input leakage current during overvoltage with floating supply voltages | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{V}$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$ | –55°C to +125°C | | ±135 | | μA | | | | V <sub>S</sub> = 60 / –40 V, GND = 0V, | 25°C | -50 | ±10 | 50 | | | D(FA) | Output leakage current during overvoltage | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}$ | -40°C to +85°C | -70 | | 70 | nA | | | during overvoitage | $1V \le V_D \le 39.6V$ | -55°C to +125°C | -90 | | 90 | | | | Output leakage current | | 25°C | -50 | ±1 | 50 | | | D(FA) Grounded | during overvoltage with | $V_S = \pm 60 \text{ V}, \text{ GND} = 0 \text{ V},$<br>$V_{DD} = V_{SS} = V_{EP} = V_{EN} = 0 \text{ V}$ | -40°C to +85°C | -100 | | 100 | nA | | | grounded supply voltages | ADD - ASS - AED - AEV- O A | –55°C to +125°C | -500 | | 500 | | | | Output lookage ourrent | | 25°C | | ±3 | | | | O(FA) Floating | Output leakage current during overvoltage with | $V_S = \pm 60 \text{ V}, \text{ GND} = 0\text{V},$<br>$V_{DD} = V_{SS} = V_{FP} = V_{FN} = \text{floating}$ | -40°C to +85°C | | ±5 | | μA | | . , 3 | floating supply voltages | V <sub>DD</sub> = V <sub>SS</sub> = V <sub>FP</sub> = V <sub>FN</sub> = IIOaurig | –55°C to +125°C | | ±8 | | | | OGIC INPUT/ | OUTPUT | | | | | | | | | | | 25°C | -3.2 | ± 0.6 | 3.2 | | | н | High-level input current | $V_{EN} = V_{Ax} = V_{DD}$ | -55°C to +125°C | -3.2 | | 3.2 | μA | | | | | 25°C | -1.1 | ± 0.6 | 1.1 | | | IL | Low-level input current | $V_{EN} = V_{Ax} = 0 V$ | –55°C to +125°C | -1.1 | _ 0.0 | 1.1 | μΑ | | | | | -33 0 10 +123 0 | -1.2 | | 1.2 | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 ### 6.9 36 V Single Supply: Electrical Characteristics (続き) $V_{DD}$ = +36 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +36 V, $V_{SS}$ = 0 V, $T_{\Delta}$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN TYP | MAX | UNIT | |------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|------| | SWITCHING CH | ARACTERISTICS | | | | | | | | | | 25°C | 185 | 390 | | | t <sub>ON (EN)</sub> | Enable turn-on time | $V_S = 18 \text{ V},$<br>$R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | -40°C to +85°C | | 460 | ns | | , , | | N <sub>L</sub> - 4 κΩ2, O <sub>L</sub> - 12 pF | –55°C to +125°C | | 530 | | | | | | 25°C | 380 | 450 | | | t <sub>OFF (EN)</sub> | Enable turn-off time | $V_S = 18 \text{ V},$ $R_1 = 4 \text{ k}\Omega, C_1 = 12 \text{ pF}$ | -40°C to +85°C | | 450 | ns | | | | 1( 4 κΩ2, Θ[ - 12 β] | –55°C to +125°C | | 490 | | | | | | 25°C | 185 | 230 | | | t <sub>TRAN</sub> | Transition time | $V_S = 18 \text{ V},$ $R_1 = 4 \text{ k}\Omega, C_1 = 12 \text{ pF}$ | –40°C to +85°C | | 245 | ns | | | | 17 - 4 162, OL- 12 pi | -55°C to +125°C | | 285 | | | t <sub>RESPONSE</sub> | Fault response time | $V_{FP} = 36 \text{ V}, V_{FN} = 0 \text{ V},$<br>$R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 210 | | ns | | t <sub>RECOVERY</sub> | Fault recovery time | $V_{FP} = 36 \text{ V}, V_{FN} = 0 \text{ V},$<br>$R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 0.67 | | μs | | t <sub>RESPONSE(FLAG)</sub> | Fault flag response time | $V_{FP} = 36 \text{ V}, V_{FN} = 0 \text{ V}, \\ V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 110 | | ns | | t <sub>RECOVERY(FLAG)</sub> | Fault flag recovery time | $V_{FP} = 36 \text{ V}, V_{FN} = 0 \text{ V}, \\ V_{PU} = 5 \text{ V}, R_{PU} = 1 \text{ k}\Omega, C_L = 12 \text{ pF}$ | 25°C | 0.65 | | μs | | t <sub>BBM</sub> | Break-before-make time delay | $V_S = 18 \text{ V}, R_L = 4 \text{ k}\Omega, C_L = 12 \text{ pF}$ | –55°C to +125°C | 50 100 | | ns | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 18 V, C <sub>L</sub> = 1 nF | 25°C | -16 | | pC | | O <sub>ISO</sub> | Off-isolation | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 6 \text{ V}$ , $f = 1 \text{ MHz}$ | 25°C | -78 | | dB | | X <sub>TALK</sub> | Intra-channel crosstalk | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF,<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 6 V, f = 1 MHz | 25°C | -95 | | dB | | BW | -3 dB bandwidth | $R_S = 50 \Omega$ , $R_L = 50 \Omega$ , $C_L = 5 pF$ , $V_S = 200 \text{ mV}_{RMS}$ , $V_{BIAS} = 6 \text{ V}$ | 25°C | 130 | | MHz | | I <sub>LOSS</sub> | Insertion loss | $R_S$ = 50 $\Omega$ , $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF,<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 6 V, f = 1 MHz | 25°C | -9 | | dB | | THD+N | Total harmonic distortion plus noise | $R_S$ = 40 $\Omega$ , $R_L$ = 10k $\Omega$ , $V_S$ = 18 $V_{PP}$ , $V_{BIAS}$ = 18 V, f = 20 Hz to 20k Hz | 25°C | 0.0014 | | % | | C <sub>S(OFF)</sub> | Input off-capacitance | f = 1 MHz, V <sub>S</sub> = 18 V | 25°C | 4 | | pF | | $C_{D(OFF)}$ | Output off-capacitance | f = 1 MHz, V <sub>S</sub> = 18 V | 25°C | 31 | | pF | | C <sub>S(ON)</sub><br>C <sub>D(ON)</sub> | Input/Output on-capacitance | f = 1 MHz, V <sub>S</sub> = 18 V | 25°C | 34 | | pF | | POWER SUPPL | Y | | • | | | | | | | | 25°C | 0.24 | 0.5 | | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$<br>$V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | -40°C to +85°C | | 0.5 | mA | | | | AX - / - / BB/ EN - BB | –55°C to +125°C | | 0.5 | | | | | | 25°C | 0.14 | 0.4 | | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$<br>$V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{FN} = 5 \text{ V or } V_{DD}$ | -40°C to +85°C | | 0.4 | mA | | | | AA - /- / DB/ EN - DB | –55°C to +125°C | | 0.4 | | | $I_{GND}$ | GND current | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 0.075 | | mA | | I <sub>FP</sub> | V <sub>FP</sub> supply current | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 10 | | μA | | I <sub>FN</sub> | V <sub>FN</sub> supply current | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{AX} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | 25°C | 10 | | μA | | | | V <sub>S</sub> = 60 / -40 V. | 25°C | 0.25 | 1 | | | I <sub>DD(FA)</sub> | $ \begin{array}{c} V_{S} = 60 \ / - 40 \ V, \\ V_{DD} \text{ supply current under fault} \end{array} \begin{array}{c} V_{S} = 60 \ / - 40 \ V, \\ V_{DD} = V_{FP} = 39.6 \ V, V_{SS} = V_{FN} = 0 \ V, \\ V_{AX} = 0 \ V, 5 \ V, \text{ or } V_{DD}, V_{EN} = 5 \ V \text{ or } V_{DD} \end{array} $ | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$ | -40°C to +85°C | | 1 | mA | | D(FA) | | $V_{Ax}$ = 0 V, 5 V, or $V_{DD}$ , $V_{EN}$ = 5 V or $V_{DD}$ | -55°C to +125°C | | 1 | 1 | Copyright © 2025 Texas Instruments Incorporated 18 Product Folder Links: TMUX7348F-EP ### 6.9 36 V Single Supply: Electrical Characteristics (続き) $V_{DD}$ = +36 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +36 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |--------------------------|------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------|-----|------| | | | V <sub>S</sub> = 60 / -40 V. | 25°C | | 0.15 | 0.5 | | | I <sub>SS(FA)</sub> | V <sub>SS</sub> supply current under fault | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$ | -40°C to +85°C | | | 0.5 | mA | | | | $V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{EN} = 5 \text{ V or } V_{DD}$ | –55°C to +125°C | | | 0.5 | | | I <sub>GND(FA)</sub> | GND current under fault | $\begin{array}{l} V_S = 60 \ / \ -40 \ V, \\ V_{DD} = V_{FP} = 39.6 \ V, V_{SS} = V_{FN} = \ 0 \ V, \\ V_{Ax} = 0 \ V, 5 \ V, \ or \ V_{DD}, \ V_{EN} = 5 \ V \ or \ V_{DD} \end{array}$ | 25°C | | 0.12 | | mA | | I <sub>FP(FA)</sub> | V <sub>FP</sub> supply current under fault | $ \begin{aligned} &V_S = 60 \ / \ -40 \ V, \\ &V_{DD} = V_{FP} = 39.6 \ V, \ V_{SS} = V_{FN} = \ 0 \ V, \\ &V_{Ax} = 0 \ V, \ 5 \ V, \ \text{or} \ V_{DD}, \ V_{EN} = 5 \ V \ \text{or} \ V_{DD} \end{aligned} $ | 25°C | | 9 | | μА | | I <sub>FN(FA)</sub> | V <sub>FN</sub> supply current under fault | $\begin{array}{l} V_S = 60 \ / \ -40 \ V, \\ V_{DD} = V_{FP} = 39.6 \ V, V_{SS} = V_{FN} = \ 0 \ V, \\ V_{Ax} = 0 \ V, 5 \ V, \text{ or } V_{DD}, V_{EN} = 5 \ V \text{ or } V_{DD} \end{array}$ | 25°C | | 7.5 | | μΑ | | | | | 25°C | | 0.15 | 0.5 | | | I <sub>DD(DISABLE)</sub> | V <sub>DD</sub> supply current (disable mode) | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V}, V_{Ax} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{FN} = 0 \text{ V}$ | -40°C to +85°C | | | 0.5 | mA | | | M - / - / BL | AX - 7 - 7 BB7 EN | –55°C to +125°C | | | 0.5 | | | | | | 25°C | | 0.1 0 | 0.4 | | | I <sub>SS(DISABLE)</sub> | V <sub>SS</sub> supply current (disable mode) | $V_{DD} = V_{FP} = 39.6 \text{ V}, V_{SS} = V_{FN} = 0 \text{ V},$<br>$V_{\Delta x} = 0 \text{ V}, 5 \text{ V}, \text{ or } V_{DD}, V_{FN} = 0 \text{ V}$ | -40°C to +85°C | | | 0.4 | mA | | | VAX = 0 V, 0 V, OI V <sub>DD</sub> , V <sub>EN</sub> = 0 V | –55°C to +125°C | | | 0.4 | | | <sup>(1)</sup> When $V_S$ is 30 V, $V_D$ is 1 V. Or when $V_S$ is 1 V, $V_D$ is 30 V. When $V_S$ is at a voltage potential, $V_D$ is floating. Or when $V_D$ is at a voltage potential, $V_S$ is floating. #### 6.10 Typical Characteristics at $T_A = 25$ °C, $V_{DD} = 15$ V, and $V_{SS} = -15$ V (unless otherwise noted) 23 #### 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of the TMUX7348F-EP is the ohmic resistance across the source (Sx) and drain (Dx) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in $\boxtimes$ 7-1. $\Delta R_{ON}$ represents the difference between the $R_{ON}$ of any two channels, while $R_{ON\_FLAT}$ denotes the flatness that is defined as the difference between the maximum and minimum value of on-resistance measured over the specified analog signal range. 図 7-1. On-Resistance Measurement Setup #### 7.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source off-leakage current I<sub>S(OFF)</sub>: the leakage current flowing into or out of the source pin when the switch is off. - 2. Drain off-leakage current I<sub>D(OFF)</sub>: the leakage current flowing into or out of the drain pin when the switch is 図 7-2. Off-Leakage Measurement Setup #### 7.3 On-Leakage Current Source on-leakage current $(I_{S(ON)})$ and drain on-leakage current $(I_{D(ON)})$ denote the channel leakage currents when the switch is in the on state. $I_{S(ON)}$ is measured with the drain floating, while $I_{D(ON)}$ is measured with the source floating. Z 7-3 shows the circuit used for measuring the on-leakage currents. 図 7-3. On-Leakage Measurement Setup #### 7.4 Input and Output Leakage Current Under Overvoltage Fault 資料に関するフィードバック(ご意見やお問い合わせ)を送信 If any of the source pin voltage goes above the fault supplies (V<sub>FP</sub> or V<sub>FN</sub>), the overvoltage protection feature of the TMUX7348F-EP is triggered to turn off the switch under fault, keeping the fault channel in high-impedance state. I<sub>S(FA)</sub> and I<sub>D(FA)</sub> denotes the input and output leakage current under overvoltage fault conditions, respectively. For I<sub>D(FA)</sub> the device is disabled to measure leakage current on the drain pin without being impacted by the 40 k $\Omega$ impedance to the fault supply. When the overvoltage fault occurs, the supply (or supplies) can either be in normal operating condition ( 7-4) or abnormal operating condition ( 7-5). During abnormal operating condition, the supply (or supplies) can either be unpowered (V<sub>DD</sub>= V<sub>SS</sub> = V<sub>FN</sub> = V<sub>FP</sub> = 0 V) or floating $(V_{DD} = V_{SS} = V_{FN} = V_{FP} = No Connection)$ , and remains within the leakage performance specifications. 図 7-4. Measurement Setup for Input and Output Leakage Current under Overvoltage Fault with Normal Supplies Product Folder Links: TMUX7348F-EP English Data Sheet: SCDS461 図 7-5. Measurement Setup for Input and Output Leakage Current Under Overvoltage Fault with Unpowered or Floating Supplies #### 7.5 Break-Before-Make Delay The break-before-make delay is a safety feature of the TMUX7348F-EP. The ON switches first break the connection before the OFF switches make connection. The time delay between the *break* and the *make* is known as break-before-make delay. $\boxtimes$ 7-6 shows the setup used to measure break-before-make delay, denoted by the symbol $t_{BBM}$ . ☑ 7-6. Break-Before-Make Delay Measurement Setup #### 7.6 Enable Delay Time $t_{\text{ON(EN)}}$ time is defined as the time taken by the output of the TMUX7348F-EP to rise to a 90% final value after the EN signal has risen to a 50% final value. $t_{\text{OFF(EN)}}$ is defined as the time taken by the output of the TMUX7348F-EP to fall to a 10% initial value after the EN signal has fallen to a 50% initial value. $\boxtimes$ 7-7 shows the setup used to measure the enable delay time. 図 7-7. Enable Delay Measurement Setup #### 7.7 Transition Time Transition time is defined as the time taken by the output of the device to rise (to 90% of the transition) or fall (to 10% of the transition) after the address signal (Ax) has fallen or risen to 50% of the transition. $\boxtimes$ 7-8 shows the setup used to measure transition time, denoted by the symbol $t_{TRAN}$ . 図 7-8. Transition Time Measurement Setup Copyright © 2025 Texas Instruments Incorporated ### 7.8 Fault Response Time Fault response time ( $t_{RESPONSE}$ ) measures the delay between the source voltage exceeding the fault supply voltage ( $V_{FP}$ or $V_{FN}$ ) by 0.5 V and the drain voltage failing to 50% of the maximum output voltage. $\boxtimes$ 7-9 shows the setup used to measure $t_{RESPONSE}$ . 図 7-9. Fault Response Time Measurement Setup #### 7.9 Fault Recovery Time Fault recovery time ( $t_{RECOVERY}$ ) measures the delay between the source voltage falling from overvoltage condition to below fault supply voltage ( $V_{FP}$ or $V_{FN}$ ) plus 0.5 V and the drain voltage rising from 0 V to 50% of the final output voltage. $\boxtimes$ 7-10 shows the setup used to measure $t_{RECOVERY}$ . 図 7-10. Fault Recovery Time Measurement Setup #### 7.10 Fault Flag Response Time Fault flag response time ( $t_{RESPONSE(FLAG)}$ ) measures the delay between the source voltage exceeding the fault supply voltage ( $V_{FP}$ or $V_{FN}$ ) by 0.5 V and the general fault flag (FF) pin or specific fault flag (SF) pin to go below 10% of its original value. $\boxtimes$ 7-11 shows the setup used to measure $t_{RESPONSE(FLAG)}$ . 図 7-11. Fault Flag Response Time Measurement Setup #### 7.11 Fault Flag Recovery Time Fault flag recovery time ( $t_{RECOVERY(FLAG)}$ ) measures the delay between the source voltage falling from overvoltage condition to below fault supply voltage ( $V_{FP}$ or $V_{FN}$ ) plus 0.5 V and the general fault flag (FF) pin or the specific fault flag (SF) pin to rise above 3 V with 5 V external pull-up. $\boxtimes$ 7-12 shows the setup used to measure $t_{RECOVERY(FLAG)}$ . 図 7-12. Fault Flag Recovery Time Measurement Setup Copyright © 2025 Texas Instruments Incorporated #### 7.12 Charge Injection Charge injection is a measure of the glitch impulse transferred from the logic input to the analog output during switching, and is denoted by the symbol $Q_{INJ}$ . $\boxtimes$ 7-13 shows the setup used to measure charge injection from the source to drain. ☑ 7-13. Charge-Injection Measurement Setup #### 7.13 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (Dx) of the device when a signal is applied to the source pin (Sx) of an off-channel. $\boxtimes$ 7-14 shows the setup used to measure, and the equation used to calculate off isolation. 図 7-14. Off Isolation Measurement Setup ### 7.14 Crosstalk Intra-channel crosstalk ( $X_{TALK(INTRA)}$ ) is defined as the voltage at the source pin (Sx) of an off-switch input when a signal is applied at the source pin of an on-switch input in the same channel (as shown in $\boxtimes$ 7-15). 図 7-15. Intra-Channel Crosstalk Measurement Setup #### 7.15 Bandwidth Bandwidth (BW) is defined as the range of frequencies that are attenuated by < 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D or Dx) of the TMUX7348F-EP. $\boxtimes 7$ -16 shows the setup used to measure bandwidth of the switch. 図 7-16. Bandwidth Measurement Setup #### 7.16 THD + Noise The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the multiplexer output. The on-resistance of the TMUX7348F-EP varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD+N. $\boxed{2}$ 7-17 shows the setup used to measure THD+N of the devices. 図 7-17. THD+N Measurement Setup ### **8 Detailed Description** #### 8.1 Overview The TMUX7348F-EP is a modern complementary metal-oxide semiconductor (CMOS) analog multiplexer in a 8:1 configuration. This device works well with dual supplies ( $\pm 5$ V to $\pm 22$ V), a single supply (8 V to 44 V), or asymmetric supplies (such as $V_{DD}$ = 15 V, $V_{SS}$ = -5 V). This device has an overvoltage protection feature on the source pins under powered and powered-off conditions, allowing it to be used in harsh industrial environments. #### 8.2 Functional Block Diagram ## 8.3 Feature Description #### 8.3.1 Flat ON- Resistance The TMUX7348F-EP is designed with a special switch architecture to produce ultra-flat on-resistance ( $R_{ON}$ ) across most of the switch input operation region. The flat $R_{ON}$ response allows the device to be used in precision sensor applications since the $R_{ON}$ is controlled regardless of the signals sampled. The architecture is implemented without a charge pump so no unwanted noise is produced from the device to affect sampling accuracy. #### 8.3.2 Protection Features The TMUX7348F-EP offer a number of protection features to enable robust system implementations. #### 8.3.2.1 Input Voltage Tolerance The maximum voltage that can be applied to any source input pin is +60 V or -60 V, regardless of supply voltage. This allows the device to handle typical voltage fault condition in industrial applications. Take caution: the device is rated to handle a maximum stress of 85 V across different pins, such as the following: ## 1. Between source pins and supply rails: For example, if the device is powered by $V_{DD}$ supply of 20 V, then the maximum negative signal level on any source pin is -60 V to maintain the 60 V maximum rating on any source pin. If the device is powered by $V_{DD}$ supply of 40 V, then the maximum negative signal level on any source pin is reduced to -45 V to maintain the 85 V maximum rating across the source pin and the supply. ## 2. Between source pins and one or more of the drain pins: For example, if channel S1(A) is ON and the voltage on S1(A) pin is 40 V. In this case, the drain voltage is also 40 V. The maximum negative voltage on any of the other source pins is –45 V to maintain the 85 V maximum rating across the source pin and the drain pin. #### 8.3.2.2 Powered-Off Protection When the supplies of TMUX7348F-EP are removed ( $V_{DD}/V_{SS} = 0 \text{ V}$ or floating), the source (Sx) pins of the device remain in the high impedance (Hi-Z) state, and the source (Sx) and drain (Dx) pins of the device remain within the leakage performance mentioned in the *Electrical Characteristics*. Powered-off protection minimizes system complexity by removing the need to control the power supply sequencing of the system. The feature prevents errant voltages on the input source pins from reaching the rest of the system and maintains isolation when the system is powering up. Without powered-off protection, the signal on the input source pins can backpower the supply rails through the internal ESD diodes and potentially cause damage to the system. For more information on powered-off protection refer to the *Eliminate Power Sequencing with Powered-Off Protection Signal Switches* application brief. The switch remains OFF regardless of whether the $V_{DD}$ and $V_{SS}$ supplies are 0 V or floating. A GND reference must always be present for proper operation. Source and drain voltage levels of up to $\pm 60$ V are blocked in the powered-off condition. #### 8.3.2.3 Fail-Safe Logic Fail-safe logic circuitry allows voltages on the logic control pins to be applied before the supply pins, protecting the device from potential damage. The switch is specified to be in the OFF state, regardless of the state of the logic signals. The logic inputs are protected against positive faults of up to +44 V in the powered-off condition, but do not offer protection against the negative overvoltage condition. Fail-safe logic also allows the TMUX7348F-EP to interface with a voltage greater than $V_{DD}$ during normal operation to add maximum flexibility in system design. For example, with a $V_{DD}$ of = 15 V, the logic control pins could be connected to +24 V for a logic high signal which allows different types of signals, such as analog feedback voltages, to be used when controlling the logic inputs. Regardless of the supply voltage, the logic inputs can be interfaced as high as 44 V. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 37 #### 8.3.2.4 Overvoltage Protection and Detection The TMUX7348F-EP detect overvoltage inputs by comparing the voltage on a source pin (Sx) with the fault supplies ( $V_{FP}$ and $V_{FN}$ ). A signal is considered overvoltage if it exceeds the fault supply voltages by the threshold voltage ( $V_{T}$ ). When an overvoltage is detected, the switch automatically turns OFF regardless of the logic controls. The source pin becomes high impedance and only allows small leakage current to flow through the switch, and the overvoltage does not appear on the drain. When the overvoltage channel is selected by the logic control, the drain pin (D or Dx) is pulled to the supply that was exceeded. For example, if the source voltage exceeds $V_{FP}$ , then the drain output is pulled to $V_{FP}$ . If the source voltage exceeds $V_{FN}$ , then the drain output is pulled to $V_{FN}$ . The pull-up impedance is approximately 40 k $\Omega$ , and as a result, the drain current is limited to roughly 1 mA during a shorted load (to GND) condition. ☑ 8-1 shows a detailed view of how the pullup or down controls the output state of the drain pin under a fault scenario. 図 8-1. Detailed Functional Diagram $V_{FP}$ and $V_{FN}$ are required fault supplies that set the level at which the overvoltage protection is engaged. $V_{FP}$ can be supplied from 3 V to $V_{DD}$ , while the $V_{FN}$ can be supplied from $V_{SS}$ to 0 V. If the fault supplies are not available in the system, the $V_{FP}$ pin must be connected to $V_{DD}$ , while the $V_{FN}$ pin must be connected to $V_{SS}$ . In this case, overvoltage protection then engages at the primary supply voltages $V_{DD}$ and $V_{SS}$ . ## 8.3.2.5 Adjacent Channel Operation During Fault #### 8.3.2.6 ESD Protection All pins on the TMUX7348F-EP support HBM ESD protection level up to $\pm 3.5$ kV, which helps the device from getting ESD damages during the manufacturing process. The drain pins (D or Dx) have internal ESD protection diodes to the fault supplies $V_{FP}$ and $V_{FN}$ . Therefore, the voltage at the drain pins must not exceed the fault supply voltages to prevent excessive diode current. The source pins have specialized ESD protection that allows the signal voltage to reach $\pm 60$ V regardless of the supply voltage level. Exceeding $\pm 60$ V on any source input may damage the ESD protection circuitry on the device and cause the device to malfunction if the damage is excessive. かせ) を送信 Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *TMUX7348F-EP* #### 8.3.2.7 Latch-Up Immunity Latch-up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The latch-up condition typically requires a power cycle to eliminate the low impedance path. The TMUX7348F-EP is constructed on silicon on insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX7348F-EP to be used in harsh environments. For more information on latch-up immunity refer to the *Using Latch-Up Immune Multiplexers to Help Improve System Reliability* application report. #### 8.3.2.8 EMC Protection The TMUX7348F-EP is not intended for standalone electromagnetic compatibility (EMC) protection in industrial applications. There are three common high voltage transient specifications that govern industrial high voltage transient specification: IEC61000-4-2 (ESD), IEC61000-4-4 (EFT), and IEC61000-4-5 (surge immunity). A transient voltage suppressor (TVS), along with some low-value series current limiting resistors, are required to prevent source input voltages from going above the rated ±60 V limits. When selecting a TVS protection device, it is critical to ensure that the maximum working voltage is greater than both the normal operating range of the input source pins to be protected and any known system common-mode overvoltage that may be present due to incorrect wiring, loss of power, or short circuit. 8-2 shows an example of the proper design window when selecting a TVS device. Region 1 denotes normal operation region of TMUX7348F-EP where the input source voltages stay below the fault supplies $V_{FP}$ and $V_{FN}$ . Region 2 represents the range of possible persistent DC (or long duration AC overvoltage fault) presented on the source input pins. Region 3 represents the margin between any known DC overvoltage level and the absolute maximum rating of the TMUX7348F-EP. The TVS breakdown voltage must be selected to be less than the absolute maximum rating of the TMUX7348F-EP, but greater than any known possible persistent DC or long duration AC overvoltage fault to avoid triggering the TVS inadvertently. Region 4 represents the margin system designers must impose when selecting the TVS protection device to prevent accidental triggering of ESD cells of the TMUX7348F-EP. 図 8-2. System Operation Regions and Proper Region of Selecting a TVS Protection Device Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 ### 8.3.3 Overvoltage Fault Flags The voltages on the source input pins of the TMUX7348F-EP are continuously monitored, and the status of whether an overvoltage condition occurs is indicated by an active low general fault flag (FF). The voltage on the FF pin indicates if any of the source input pins are experiencing an overvoltage condition. If any source pin voltage exceeds the fault supply voltages by a $V_T$ , the FF output is pulled-down to below $V_{\Omega I}$ . The specific fault (SF) output pins, likewise, can be used to decode which inputs are experiencing an overvoltage condition. The SF pin is pulled-down to below Vol when an overvoltage condition is detected on a specific source input pin, depending on the state of the A0, A1, A2, and EN logic pins (表 8-1 provides more information). Both the FF pin and SF pin are open-drain output and external pull-up resistors of 1 k $\Omega$ are recommended. The pull-up voltage can be in the range of 1.8 V to 5.5 V, depending on the controller voltage the device interfaces with. ### 8.3.4 Bidirectional and Rail-to-Rail Operation The TMUX7348F-EP conducts equally well from source (Sx) to drain (D or Dx) or from drain (D or Dx) to source (Sx). Each signal path has very similar characteristics in both directions. It is important to note, however, that the overvoltage protection is implemented only on the source (Sx) side. The voltage on the drain is only allowed to swing between V<sub>FP</sub> and V<sub>FN</sub> and no overvoltage protection is available on the drain side. The primary supplies (V<sub>DD</sub> and V<sub>SS</sub>) define the on-resistance profile of the switch channel, whereas the fault voltage supplies (V<sub>FP</sub> and V<sub>FN</sub>) define the signal range that can be passed through from source to drain of the device. It is good practice to use voltages on V<sub>FP</sub> and V<sub>FN</sub> that are lower than V<sub>DD</sub> and V<sub>SS</sub> to take advantage of the flat on-resistance region of the device for better input-to-output linearity. The flattest on-resistance region extends from V<sub>SS</sub> to roughly 3 V below V<sub>DD</sub>. Once the signal is within 3 V of V<sub>DD</sub> the on-resistance will exponentially increase and may impact desired signal transmission. #### 8.3.5 1.8 V Logic Compatible Inputs The TMUX7348F-EP has 1.8 V logic compatible control for all logic control inputs. 1.8 V logic level inputs allows the TMUX7348F-EP to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and bill of material (BOM) cost. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V Logic Muxes and Switches. #### 8.3.6 Integrated Pull-Down Resistor on Logic Pins The TMUX7348F-EP have internal weak pull-down resistors to GND to ensure the logic pins are not left floating. The value of this pull-down resistor is approximately 4 M $\Omega$ , but is clamped to about 1 $\mu$ A at higher voltages. This feature integrates up to four external components and reduces system size and cost. #### 8.4 Device Functional Modes The TMUX7348F-EP offer two modes of operation (Normal mode and Fault mode) depending on whether any of the input pins experience an overvoltage condition. #### 8.4.1 Normal Mode In Normal mode operation, signals of up to $V_{FP}$ and $V_{FN}$ can be passed through the switch from source (Sx) to drain (D or Dx) or from drain (D or Dx) to source (Sx). The address (Ax) pins and the enable (EN) pin determine which switch path to turn on (表 8-1 provides more information). The following conditions must be satisfied for the switch to stay in the ON condition: Product Folder Links: TMUX7348F-EP - The difference between the primary supplies $(V_{DD} V_{SS})$ must be higher or equal to 8 V. With a minimum - $V_{FP}$ must be between 3 V and $V_{DD}$ , and $V_{FN}$ must be between $V_{SS}$ and 0 V. - The input signals on the source (Sx) or the drain (D or Dx) must be between $V_{FP}$ + $V_T$ and $V_{FN}$ $V_T$ . - The logic control (Ax and EN) must have selected the switch. #### 8.4.2 Fault Mode The TMUX7348F-EP enters into Fault mode when any of the input signals on the source (Sx) pins exceed $V_{FP}$ or $V_{FN}$ by a threshold voltage $V_{T}$ . Under the overvoltage condition, the switch input experiencing the fault automatically turns OFF regardless of the logic status, and the source pin becomes high impedance with a negligible amount of leakage current flowing through the switch. When the fault channel is selected by the logic control, the drain pin (D or Dx) is pulled to the fault supply that was exceeded through a 40 k $\Omega$ internal resistor. In the Fault mode, the general fault flag (FF) is asserted low. The specific flag (SF) is asserted low when a specific input path is selected, according to $\frac{1}{8}$ 8-1. The overvoltage protection is provided only for the source (Sx) input pins. The drain (D or Dx) pin, if used as signal input, must stay in between $V_{FP}$ and $V_{FN}$ at all time since no overvoltage protection is implemented on the drain pin. # 8.4.3 Truth Tables 表 8-1 provides the truth tables for the TMUX7348F-EP under normal and fault conditions. **Fault Condition Normal Condition** ΕN **A2** Α1 Α0 State of Specific Flag (SF) when fault occurs on On Switch **S1** S2 **S3 S4 S5 S6 S7 S8** None None None None None None None n None n S1 S2 S3 S4 S5 **S6 S7** S8 表 8-1. TMUX7348F-EP Truth Table 資料に関するフィードバック(ご意見やお問い合わせ)を送信 English Data Sheet: SCDS461 # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 9.1 Application Information The TMUX7348F-EP is part of the fault protected switches and multiplexers family of devices. The ability to protect downstream components from overvoltage events up to ±60 V makes these switches and multiplexers suitable for harsh environments. # 9.2 Typical Application In large applications, telemetry subsystems must take information from many sensors to monitor the overall health and performance of the system. This can result in the need for multiple ADCs and amplifiers to measure all this sensor data and send it to the processor. By using a multiplexer, the number of components in the system can drastically be reduced to save system cost, weight, and size. Additionally, the ADC and other downstream components will be protected from any overvoltage or miswiring events on the sensor inputs (up to ±60-V), because of the fault protection on the TMUX7348F-EP. These fault conditions may include, but are not limited to: human error from wiring connections incorrectly, component failure or wire shorts, electromagnetic interference (EMI) and transient disturbances. 図 9-1. Typical Application 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ### 9.2.1 Design Requirements 表 9-1. Design Parameters | PARAMETER | VALUE | | | | | |--------------------------------------------------------------|------------------------------|--|--|--|--| | Positive supply (V <sub>DD</sub> ) mux | +15 V | | | | | | Negative supply (V <sub>SS</sub> ) mux | -15 V | | | | | | Positive fault voltage supply (V <sub>FP</sub> ) mux and ADC | +10 V | | | | | | Negative fault voltage supply (V <sub>FN</sub> ) mux and ADC | -10 V | | | | | | Power board supply voltage | 24 V | | | | | | Input / output signal range non-faulted | -10 V to 10 V | | | | | | Overvoltage protection levels | -60 V to 60 V | | | | | | Control logic thresholds | 1.8 V compatible, up to 44 V | | | | | | Temperature range | -55°C to +125°C | | | | | # 9.2.2 Detailed Design Procedure The following image shows a high level telemetry use case, where multiple sensors need to be monitored by the system. Here, multiple TMUX7348F-EP are used to expand the sensor count, and this scheme can be scaled up or down depending on the sensor count. If the board supply voltage is higher than the fault voltage supply ( $V_{FP}$ or $V_{FN}$ ) of the multiplexer, then the TMUX7348F-EP will disconnect the source input from passing the signal to protect the downstream ADC. The drain pin of the mux will be pulled up to the fault voltage supply voltage $V_{FP}$ through a 40 k $\Omega$ resistor to allow the ADC to determine a fault condition has occurred. ### 9.2.3 Application Curves The example application utilizes the fault protection of the TMUX7348F-EP to protect downstream components from potential miswiring conditions from the power module board. $\boxtimes$ 9-2 shows an example of positive overvoltage fault response with a fast fault ramp rate of 58 V/ $\mu$ s. $\boxtimes$ 9-3 shows the extremely flat on-resistance across source voltage while operating within a common signal range of ±10 V. These features make the TMUX7348F-EP an excellent solution for factory automation applications that may face various fault conditions but also require excellent linearity and low distortion. # 9.3 Power Supply Recommendations The TMUX7348F-EP operate across a wide supply range of $\pm 5$ V to $\pm 22$ V (8 V to 44 V in single-supply mode). They also perform well with asymmetrical supplies such as $V_{DD}$ = 12 V and $V_{SS}$ = -5 V. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F at both the $V_{DD}$ and $V_{SS}$ pins to ground. Always ensure the ground (GND) connection is established before supplies are ramped. The fault supplies ( $V_{FP}$ and $V_{FN}$ ) provide the current required to operate the fault protection, and thus, must be low impedance supplies. They can be derived from the primary supplies by using a resistor divider and buffer or be an independent supply rail. The fault supplies must not exceed the primary supplies as it might cause unexpected behavior of the switch. Use a supply decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F at both the $V_{FP}$ and $V_{FN}$ pins to ground for improved supply noise immunity. The positive supply $(V_{DD})$ must be ramped before the positive fault rail $(V_{FP})$ for proper power sequencing of the TMUX7348F-EP. Similarly, the negative supply $(V_{SS})$ must be ramped before the negative fault voltage rail $(V_{FN})$ . ### 9.4 Layout ### 9.4.1 Layout Guidelines The following images show examples of a PCB layout with the TMUX7348F-EP. Some key considerations are: - For reliable operation, connect a decoupling capacitor ranging from 0.1 μF to 10 μF between V<sub>DD</sub> and V<sub>SS</sub> to GND. We recommend a 0.1 μF and 1 μF capacitor, placing the lowest value capacitor as close to the pin as possible. Ensure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> and V<sub>SS</sub> supplies. - Multiple decoupling capacitors can be used if their is a lot of noise in the system. For example, a 0.1-μF and 1-μF can be placed on the supply pins. If multiple capacitors are used, then it is recommended to place the lowest value capacitor closest to the supply pin. - · Keep the input lines as short as possible. - Use a solid ground plane to help distribute heat and reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. #### 9.4.2 Layout Example 図 9-4. TMUX7348F-EP Layout Example # 10 Device and Documentation Support ## **10.1 Documentation Support** #### 10.1.1 Related Documentation - Texas Instruments, Eliminate Power Sequencing with Powered-Off Protection Signal Switches application brief - Texas Instruments, Implications of Slow or Floating CMOS Inputs application note - Texas Instruments, Improving Analog Input Modules Reliability Using Fault Protected Multiplexers application report - Texas Instruments, Multiplexers and Signal Switches Glossary application report - Texas Instruments, Protection Against Overvoltage Events, Miswiring, and Common Mode Voltages application report - Texas Instruments, Using Latch-Up Immune Multiplexers to Help Improve System Reliability application report ## 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ## 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # Changes from Revision \* (November 2023) to Revision A (January 2025) Page • ドキュメントのステータスを「*事前情報」*から*「量産データ」*に変更......1 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 45 | DATE | REVISION | NOTES | | | | | | |---------------|----------|-----------------|--|--|--|--|--| | November 2023 | * | Initial Release | | | | | | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TMUX7348F-EP 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated www.ti.com 20-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TMUX7348FPWTEP | Active | Production | TSSOP (PW) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -55 to 125 | TM7348EP | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TMUX7348F-EP: Catalog: TMUX7348F NOTE: Qualified Version Definitions: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # **PACKAGE OPTION ADDENDUM** www.ti.com 20-May-2025 • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2025 ## TAPE AND REEL INFORMATION | _ | Tanana and a same and a same and a same and a same s | | | | | | |----|----------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | A0 | Dimension designed to accommodate the component width | | | | | | | В0 | Dimension designed to accommodate the component length | | | | | | | K0 | Dimension designed to accommodate the component thickness | | | | | | | W | Overall width of the carrier tape | | | | | | | P1 | Pitch between successive cavity centers | | | | | | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX7348FPWTEP | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jul-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |----------------|--------------|-----------------|------|-----|-------------|------------|-------------|--| | TMUX7348FPWTEP | TSSOP | PW | 20 | 250 | 353.0 | 353.0 | 32.0 | | SMALL OUTLINE PACKAGE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated