参考資料 TMUX7208, TMUX7209 JAJSJI9F - JULY 2020 - REVISED JULY 2024 ## ラッチアップ フリー、8:1、1 チャネル/4:1、2 チャネル高 TMUX720x 44V. 精度マルチプレクサ、1.8V ロジック対応 # 1 特長 - ラッチアップ フリー - 両電源電圧範囲:±4.5V~±22V - 単電源電圧範囲:4.5V~44V - 低いオン抵抗:4Ω - 少ない電荷注入:3pC - 大電流のサポート:400mA (最大値) (WQFN) - 大電流のサポート: 300mA (最大値) (TSSOP) - -40°C~+125°Cの動作温度範囲 - 1.8V ロジック互換入力 - ロジックピンにプルダウン抵抗を内蔵 - フェイルセーフ ロジック - ・ レールツーレール動作 - 双方向の信号パス - ブレイク ビフォー メイクのスイッチング動作 # 2 アプリケーション - ファクトリ・オートメーション / 制御 - プログラマブル・ロジック・コントローラ (PLC) - アナログ入力モジュール - 半導体試験用機器 - バッテリ・テスト機器 - 超音波スキャナ - メディカル・モニタと診断 - 光学ネットワーク機器 - 光学テスト機器 - 有線ネットワーク - データ・アクイジション・システム (DAQ) ### 3 概要 TMUX7208 は 高精度の 8:1、シングル チャネル マルチ プレクサ、TMUX7209 は 4:1、2 チャネル マルチプレクサ であり、低いオン抵抗と少ない電荷注入を特長としていま す。このデバイスは単一電源 (4.5V~44V)、デュアル電源 (±4.5V~±22V)、または非対称電源 (V<sub>DD</sub> = 12V、V<sub>SS</sub> = -5V など) で適切に動作します。TMUX720x は、ソース (Sx) およびドレイン (D) ピンで、 $V_{SS}$ から $V_{DD}$ までの範囲 の双方向アナログおよびデジタル信号をサポートします。 TMUX720x は高精度スイッチおよびマルチプレクサ ファ ミリの製品であり、オンおよびオフ時のリーク電流が非常に 小さいため、高精度の測定用途に使用できます。 TMUX720x ファミリはラッチアップ フリーであるため、過電 圧イベントによってよく発生するデバイス内の寄生構造間 の好ましくない大電流イベントを防止できます。ラッチアッ プ状態は通常、電源レールがオフにされるまで継続する ため、デバイスの障害の原因となる場合があります。このラ ッチアップ フリーという特長により、TMUX720x スイッチお よびマルチプレクサ ファミリは過酷な環境でも使用できま す。 表 3-1. 製品情報 | 部品番号 (1) | 構成 | パッケージ <sup>(2)</sup> | |----------|-----------------------|----------------------| | TMUX7208 | 1 チャネル<br>8:1 マルチプレクサ | PW (TSSOP, 16) | | TMUX7209 | 2 チャネル<br>4:1 マルチプレクサ | RUM (WQFN, 16) | - (1) 製品比較表を参照してください。 - 詳細については、セクション 12 を参照してください。 TMUX7208 および TMUX7209 のブロック図 # **Table of Contents** | 1 特長 1 | 7.8 Propagation Delay | 28 | |--------------------------------------------------------|------------------------------------------|----------------| | <b>2</b> アプリケーション1 | 7.9 Charge Injection | | | 3 概要1 | 7.10 Off Isolation | 29 | | 4 Device Comparison Table4 | 7.11 Crosstalk | 3 <sup>-</sup> | | 5 Pin Configuration and Functions5 | 7.12 Bandwidth | 3 <sup>-</sup> | | 6 Specifications7 | 7.13 THD + Noise | 32 | | 6.1 Absolute Maximum Ratings7 | 7.14 Power Supply Rejection Ratio (PSRR) | 32 | | 6.2 ESD Ratings | 8 Detailed Description | | | 6.3 Thermal Information8 | 8.1 Overview | | | 6.4 Recommended Operating Conditions8 | 8.2 Functional Block Diagram | 3 | | 6.5 Source or Drain Continuous Current8 | 8.3 Feature Description | | | 6.6 ±15 V Dual Supply: Electrical Characteristics9 | 8.4 Device Functional Modes | 36 | | 6.7 ±15 V Dual Supply: Switching Characteristics 10 | 8.5 Truth Tables | 36 | | 6.8 ±20 V Dual Supply: Electrical Characteristics12 | 9 Application and Implementation | 3 | | 6.9 ±20 V Dual Supply: Switching Characteristics13 | 9.1 Application Information | 37 | | 6.10 44 V Single Supply: Electrical Characteristics 15 | 9.2 Typical Application | 37 | | 6.11 44 V Single Supply: Switching Characteristics16 | 9.3 Power Supply Recommendations | 39 | | 6.12 12 V Single Supply: Electrical Characteristics 18 | 9.4 Layout | 39 | | 6.13 12 V Single Supply: Switching Characteristics 19 | 10 Device and Documentation Support | 42 | | 6.14 Typical Characteristics20 | 10.1 Documentation Support | 42 | | 7 Parameter Measurement Information25 | 10.2ドキュメントの更新通知を受け取る方法 | 42 | | 7.1 On-Resistance | 10.3 サポート・リソース | 42 | | 7.2 Off-Leakage Current25 | 10.4 Trademarks | | | 7.3 On-Leakage Current26 | 10.5 静電気放電に関する注意事項 | 42 | | 7.4 Transition Time | 10.6 用語集 | | | 7.5 t <sub>ON(EN)</sub> and t <sub>OFF(EN)</sub> | 11 Revision History | | | 7.6 Break-Before-Make27 | 12 Mechanical, Packaging, and Orderable | | | 7.7 t <sub>ON (VDD)</sub> Time28 | Information | 4: | | ···(·, | | | # **4 Device Comparison Table** | PRODUCT | DESCRIPTION | |----------|--------------------------------------------------------| | TMUX7208 | Low-Leakage-Current, Precision, 8:1, 1-Ch. multiplexer | | TMUX7209 | Low-Leakage-Current, Precision, 4:1, 2-Ch. multiplexer | # **5 Pin Configuration and Functions** 図 5-1. TMUX7208: PW Package 16-Pin TSSOP Top View 図 5-2. TMUX7208: RUM Package 16-Pin WQFN Top View 表 5-1. TMUX7208 Pin Functions | | PIN | | TVDE(1) | DECODINTION(2) | | | |-------------|-----|-----|---------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME | PW | RUM | TYPE <sup>(1)</sup> DESCRIPTION <sup>(2)</sup> Logic control input has internal 4MO pull-down resistor. Controls the switch con | | | | | A0 | 1 | 15 | I | Logic control input, has internal 4MΩ pull-down resistor. Controls the switch configuration as shown in セクション 8.5. | | | | A1 | 16 | 14 | ı | Logic control input, has internal 4MΩ pull-down resistor. Controls the switch configuration as shown in セクション 8.5. | | | | A2 | 15 | 13 | ı | Logic control input, has internal 4MΩ pull-down resistor. Controls the switch configuration as shown in セクション 8.5. | | | | D | 8 | 6 | I/O | Drain pin. Can be an input or output. | | | | EN | 2 | 16 | ı | Active high logic enable, has internal $4M\Omega$ pull-down resistor. When this pin is low, all switches are turned off. When this pin is high, the Ax logic input determines which switch is turned on. | | | | GND | 14 | 12 | Р | Ground (0V) reference. | | | | S1 | 4 | 2 | I/O | Source pin 1. Can be an input or output. | | | | S2 | 5 | 3 | I/O | Source pin 2. Can be an input or output. | | | | S3 | 6 | 4 | I/O | Source pin 3. Can be an input or output. | | | | S4 | 7 | 5 | I/O | Source pin 4. Can be an input or output. | | | | S5 | 12 | 10 | I/O | Source pin 5. Can be an input or output. | | | | S6 | 11 | 9 | I/O | Source pin 6. Can be an input or output. | | | | S7 | 10 | 8 | I/O | Source pin 7. Can be an input or output. | | | | S8 | 9 | 7 | I/O | Source pin 8. Can be an input or output. | | | | VDD | 13 | 11 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{DD}$ and GND. | | | | VSS | 3 | 1 | Р | Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{SS}$ and GND. | | | | Thermal Pad | | _ | The thermal pad is not connected internally. It is recommended that the pad be tied to GND or VSS for best performance. | | | | - (1) I = input, O = output, I/O = input and output, P = power. - (2) Refer to セクション 8.4 for what to do with unused pins. 図 5-3. TMUX7209: PW Package 16-Pin TSSOP Top View 図 5-4. TMUX7209: RUM Package 16-Pin WQFN Top View ### 表 5-2. TMUX7209 Pin Functions | | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | |------------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | PW | RUM | ITPE(*/ | DESCRIPTION | | | A0 | 1 | 15 | ı | Logic control input, has internal pull-down resistor. Controls the switch configuration as shown in セクション 8.5. | | | A1 | 16 | 14 | ı | Logic control input, has internal pull-down resistor. Controls the switch configuration as shown in セクション 8.5. | | | DA | 8 | 6 | I/O | Drain Terminal A. Can be an input or an output. | | | DB | 9 | 7 | I/O | Drain Terminal B. Can be an input or an output. | | | EN | 2 | 16 | I | Active high logic enable, has internal pull-up resistor. When this pin is low, all switches turned off. When this pin is high, the Ax logic input determines which switch is turned or | | | GND | 15 | 13 | Р | Ground (0V) reference. | | | S1A | 4 | 2 | I/O | Source pin 1A. Can be an input or output. | | | S1B | 13 | 11 | I/O | Source pin 1B. Can be an input or output. | | | S2A | 5 | 3 | I/O | Source pin 2A. Can be an input or output. | | | S2B | 12 | 10 | I/O | Source pin 2B. Can be an input or output. | | | S3A | 6 | 4 | I/O | Source pin 3A. Can be an input or output. | | | S3B | 11 | 9 | I/O | Source pin 3B. Can be an input or output. | | | S4A | 7 | 5 | I/O | Source pin 4A. Can be an input or output. | | | S4B | 10 | 8 | I/O | Source pin 4B. Can be an input or output. | | | VDD | 14 | 12 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{DD}$ and GND. | | | VSS 3 1 | | Р | Negative power supply. This pin is the most negative power-supply potential. In single-supply applications, this pin can be connected to ground. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{SS}$ and GND. | | | | Thermal Pa | nd | | _ | The thermal pad is not connected internally. It is recommended that the pad be tied to GND or VSS for best performance. | | - (1) I = input, O = output, I/O = input and output, P = power. - (2) Refer to セクション 8.4 for what to do with unused pins. # 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-----------------------------------------|--------------------------------------------------------|----------------------|---------------------------------------|------| | V <sub>DD</sub> – V <sub>SS</sub> | | | 48 | V | | $V_{DD}$ | Supply voltage | -0.5 | 48 | V | | V <sub>SS</sub> | | -48 | 0.5 | V | | V <sub>ADDRESS</sub> or V <sub>EN</sub> | Logic control input pin voltage (EN, A0, A1, A2) | -0.5 | 48 | V | | I <sub>ADDRESS</sub> or I <sub>EN</sub> | Logic control input pin current (EN, A0, A1, A2) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, D) | V <sub>SS</sub> -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>IK</sub> | Diode clamp current <sup>(3)</sup> | -30 | 30 | mA | | Is or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | | I <sub>DC</sub> + 10 % <sup>(4)</sup> | mA | | T <sub>A</sub> | Ambient temperature | -55 | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | $T_J$ | Junction temperature | | 150 | °C | | В | Total power dissipation (QFN package) <sup>(5)</sup> | | 1650 | mW | | P <sub>tot</sub> | Total power dissipation (TSSOP package) <sup>(5)</sup> | | 700 | mW | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to ground, unless otherwise specified. - (3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings. - (4) Refer to Source or Drain Continuous Current table for I<sub>DC</sub> specifications. - (5) For QFN package: P<sub>tot</sub> derates linearily above T<sub>A</sub> = 70°C by 24.4mW/°C. For TSSOP package: P<sub>tot</sub> derates linearily above T<sub>A</sub> = 70°C by 10.8mW/°C. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------|--------------------------------|------------------------------------------------------------------------------------------|-------|------| | TMUX72 | 08 in PW package | | | | | V | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | | TMUX72 | 09 in PW package | · | | | | V | | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | | TMUX72 | 08 and TMUX7209 in RUM package | | 1 | | | V | Floatrostatio disphares | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | N/ | | $V_{(ESD)}$ | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Thermal Information** | | | TMU | TMUX720x | | | | |-----------------------|----------------------------------------------|------------|------------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | RUM (WQFN) | UNIT | | | | | | 16 PINS | 16 PINS | | | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 93.5 | 41.2 | °C/W | | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 24.9 | 24.5 | °C/W | | | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 40.0 | 16.1 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.0 | 0.2 | °C/W | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 39.4 | 16.1 | °C/W | | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | 2.8 | °C/W | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## **6.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------|-----------------|---------------------|------| | V <sub>DD</sub> – V <sub>SS</sub> (1) | Power supply voltage differential | 4.5 | 44 | V | | $V_{DD}$ | Positive power supply voltage | 4.5 | 44 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>ADDRESS</sub> or V <sub>EN</sub> | Address or enable pin voltage | 0 | 44 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | | I <sub>DC</sub> (2) | mA | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | $V_{DD}$ and $V_{SS}$ can be any value as long as 4.5 V $\leq$ ( $V_{DD} - V_{SS}$ ) $\leq$ 44 V, and the minimum $V_{DD}$ is met. Refer to *Source or Drain Continuous Current* table for $I_{DC}$ specifications. ### **6.5 Source or Drain Continuous Current** at supply voltage of V<sub>DD</sub> ± 10%, V<sub>SS</sub> ± 10 % (unless otherwise noted) | CONTIN | IUOUS CURRENT PER CHANNEL (I <sub>DC</sub> ) | T <sub>Δ</sub> = 25°C | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C | UNIT | |------------|----------------------------------------------|-----------------------|-----------------------|------------------------|------| | PACKAGE | TEST CONDITIONS | 1 <sub>A</sub> = 25 C | 1A - 85 C | 1A - 125 C | ONIT | | | +44 V Dual Supply <sup>(1)</sup> | 300 | 190 | 110 | mA | | | ±15 V Dual Supply | 300 | 190 | 110 | mA | | PW (TSSOP) | +12 V Single Supply | 220 | 150 | 90 | mA | | | ±5 V Dual Supply | 210 | 140 | 90 | mA | | | +5 V Single Supply | 170 | 110 | 70 | mA | | | +44 V Single Supply <sup>(1)</sup> | 400 | 230 | 120 | mA | | | ±15 V Dual Supply | 400 | 230 | 120 | mA | | RUM (WQFN) | +12 V Single Supply | 310 | 190 | 100 | mA | | | ±5 V Dual Supply | 300 | 190 | 100 | mA | | | +5 V Single Supply | 230 | 150 | 90 | mA | (1) Specified for nominal supply voltage only. ## 6.6 ±15 V Dual Supply: Electrical Characteristics $V_{DD} = +15 \text{ V} \pm 10\%, \ V_{SS} = -15 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +15 \text{ V}, \ V_{SS} = -15 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|-------------------------------------------|-------------------------------------------------------------------------------|-----------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 4 | 5.9 | Ω | | R <sub>ON</sub> | On-resistance | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 7.4 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 8.7 | Ω | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 0.2 | 0.7 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 0.8 | Ω | | | Granners | Refer to On-Resistance | -40°C to +125°C | | | 5.9<br>7.4<br>8.7<br>0.7 | Ω | | | | V <sub>S</sub> = -10 V to +10 V | 25°C | | 0.4 | 1.5 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | I <sub>S</sub> = -10 mA | -40°C to +85°C | | | 4 5.9 7.4 8.7 7.4 8.7 0.2 0.7 0.8 0.9 0.4 1.5 1.7 1.8 0.02 0.4 1.5 0.04 0.4 6 42 0.04 0.4 5 40 0.8 0.4 2 0.8 0.4 2 0.8 3.5 57 60 75 3 14 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C | | 0.02 | | Ω/°C | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | -0.4 | 0.04 | 0.4 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +10 \text{ V} / -10 \text{ V}$ | -40°C to +85°C | -1 | | 1 | nA | | 'S(OFF) | Course on realizage ourself. | V <sub>D</sub> = −10 V / + 10 V<br>Refer to セクション 7.2 | -40°C to +125°C | -5 | | 1<br>5<br>4 0.4<br>6<br>42 | nA | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | -0.4 | 0.04 | 4 0.4 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch state is off $V_S = +10 \text{ V} / -10 \text{ V}$ | -40°C to +85°C | -6 | | 6 | nA | | ·D(OFF) | Brain on loakage carroin | V <sub>D</sub> = −10 V / + 10 V<br>Refer to セクション <b>7.</b> 2 | -40°C to +125°C | -42 | | 5<br>04 0.4<br>6<br>42<br>04 0.4<br>5 | nA | | | | V <sub>DD</sub> = 16.5 V, V <sub>SS</sub> = -16.5 V | 25°C | -0.4 | 0.04 | 6<br>42<br>0.4 | nA | | In constant | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = \pm 10 \text{ V}$ Refer to セクション 7.3 | -40°C to +85°C | -5 | | 5 | nA | | ·D(ON) | | | -40°C to +125°C | -40 | | 40 | nA | | LOGIC INF | PUTS (EN, A0, A1, A2) | | 1 | ' | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.4 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -0.1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | UPPLY | | | | | | | | | | | 25°C | | 35 | 57 | μA | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 60 | μA | | | | 3 | -40°C to +125°C | | | 75 | μA | | | | | 25°C | | 3 | 14 | μΑ | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 16.5 V, $V_{SS}$ = -16.5 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 15 | μA | | | | 3 | -40°C to +125°C | | | 22 | μA | When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. ## 6.7 ±15 V Dual Supply: Switching Characteristics $V_{DD} = +15 \text{ V} \pm 10\%, \ V_{SS} = -15 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +15 \text{ V}, \ V_{SS} = -15 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|------------------------------------------------------|------| | | | V <sub>S</sub> = 10 V | 25°C | 140 | 195 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 220 | ns | | | | Refer to Transition Time | -40°C to +125°C | | 240 | ns | | | | V <sub>S</sub> = 10 V | 25°C | 140 | 220 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 220 | ns | | | | Refer to セクション 7.5 | -40°C to +125°C | | 195<br>220<br>240<br>195<br>220<br>240<br>268<br>285 | ns | | | | V <sub>S</sub> = 10 V | 25°C | 200 | 268 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 285 | ns | | | | Refer to セクション 7.5 | -40°C to +125°C | | 298 | ns | | | | V <sub>S</sub> = 10 V, | 25°C | 60 | 298<br>0<br>6<br>7<br>7<br>8<br>8<br>3<br>2 | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | 1 | | ns | | | | Refer to Break-Before-Make | -40°C to +125°C | 1 | 220<br>240<br>195<br>220<br>240<br>268<br>285<br>298 | ns | | | | V <sub>DD</sub> rise time = 1 μs | 25°C | 0.16 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | 0.17 | | ms | | | ( DD to surpary | Refer to Turn-on (VDD) Time | -40°C to +125°C | 0.17 | | ms | | t <sub>PD</sub> | Propagation delay | R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 5 pF<br>Refer to セクション 7.8 | 25°C | 1.8 | | ns | | Q <sub>INJ</sub> | Charge injection | $V_S$ = 0 V, $C_L$ = 100 pF Refer to セクション 7.9 | 25°C | 3 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \ \Omega$ , $C_L = 5 \ pF$<br>$V_S = 0 \ V$ , $f = 100 \ kHz$<br>Refer to Off Isolation | 25°C | -82 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \ \Omega$ , $C_L = 5 \ pF$<br>$V_S = 0 \ V$ , $f = 1 \ MHz$<br>Refer to Off Isolation | 25°C | -62 | | dB | | X <sub>TALK</sub> | Crosstalk | $\begin{aligned} R_L &= 50~\Omega~, C_L = 5~pF\\ V_S &= 0~V, f = 100~kHz\\ Refer~to~Crosstalk \end{aligned}$ | 25°C | -85 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \ \Omega$ , $C_L = 5 \ pF$<br>$V_S = 0 \ V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | -65 | | dB | | BW | -3dB Bandwidth (TMUX7208) | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth | 25°C | 30 | | MHz | | BW | -3dB Bandwidth (TMUX7209) | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth | 25°C | 52 | | MHz | | IL | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$ | 25°C | -0.35 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz Refer to ACPSRR | 25°C | -74 | | dB | | THD+N | Total Harmonic Distortion + Noise | $\begin{aligned} &V_{PP} = 15 \; V, \; V_{BIAS} = 0 \; V \\ &R_{L} = \; 10 \; k\Omega \;, \; C_{L} = 5 \; pF, \\ &f = 20 \; Hz \; to \; 20 \; kHz \\ &Refer \; to \; THD \; + \; Noise \end{aligned}$ | 25°C | 0.0003 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 15 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance (TMUX7208) | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 135 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance (TMUX7209) | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 68 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance (TMUX7208) | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 185 | | pF | # 6.7 ±15 V Dual Supply: Switching Characteristics (続き) $V_{DD} = +15 \text{ V} \pm 10\%, \ V_{SS} = -15 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +15 \text{ V}, \ V_{SS} = -15 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | PARAMETER | | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|---------------------------|---------------------------------|----------------|-----|-----|-----|------| | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance (TMUX7209) | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 115 | · | pF | ## 6.8 ±20 V Dual Supply: Electrical Characteristics $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |----------------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-----|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = -15 V to +15 V | 25°C | | 3.5 | 5.4 | Ω | | R <sub>ON</sub> | On-resistance | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 6.7 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 7.9 | Ω | | | | V <sub>S</sub> = -15 V to +15 V | 25°C | | 0.2 | 0.7 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 0.8 | Ω | | | Graines | Refer to On-Resistance | -40°C to +125°C | | | 0.9 | Ω | | | | V <sub>S</sub> = -15 V to +15 V | 25°C | | 0.4 | 1.2 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_{S} = -10 \text{ mA}$ | -40°C to +85°C | | | 1.5 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 1.9 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 0 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C | | 0.016 | | Ω/°C | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -1 | 0.04 | 1 | nA | | la | Source off leakage current <sup>(1)</sup> | Switch state is off $V_S = +15 \text{ V} / -15 \text{ V}$ | -40°C to +85°C | -2 | | 2 | nA | | I <sub>S(OFF)</sub> Source off I | Course on reakage currents | V <sub>D</sub> = -15 V / + 15 V<br>Refer to セクション 7.2 | -40°C to +125°C | -10 | | 10 | nA | | | Drain off leakage current <sup>(1)</sup> | $V_{DD} = 22 \text{ V}, V_{SS} = -22 \text{ V}$<br>Switch state is off<br>$V_{S} = +15 \text{ V} / -15 \text{ V}$<br>$V_{D} = -15 \text{ V} / + 15 \text{ V}$<br>Refer to セクション 7.2 | 25°C | -1 | 0.04 | 1 | nA | | l | | | -40°C to +85°C | -11 | | 11 | nA | | I <sub>D(OFF)</sub> | | | -40°C to +125°C | -70 | | 70 | nA | | | | V <sub>DD</sub> = 22 V, V <sub>SS</sub> = -22 V | 25°C | -1 | 0.04 | 1 | nA | | I <sub>S(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = \pm 15 \text{ V}$ Refer to セクション 7.3 | -40°C to +85°C | -10 | | 10 | nA | | I <sub>D(ON)</sub> | | | -40°C to +125°C | -62 | | 62 | nA | | LOGIC INF | PUTS (EN, A0, A1, A2) | | | | | | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.4 | 2 | μΑ | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -0.1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | UPPLY | | | | | | | | | | | 25°C | | 40 | 60 | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 70 | μA | | | | Logic inputs = 0 V, 5 V, or V <sub>DD</sub> | -40°C to +125°C | | | 84 | μA | | | | | 25°C | | 2 | 9 | μA | | I <sub>SS</sub> | V <sub>SS</sub> supply current | $V_{DD}$ = 22 V, $V_{SS}$ = -22 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 18 | μA | | | | Logic IIIpuis – U V, O V, OI V <sub>DD</sub> | -40°C to +125°C | | | 24 | μA | When $V_S$ is positive, $V_D$ is negative, and vice versa. When $V_S$ is at a voltage potential, $V_D$ is floating, and vice versa. # 6.9 ±20 V Dual Supply: Switching Characteristics $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN TY | P MAX | UNIT | |-------------------------------------------|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------|-------|------| | | | V <sub>S</sub> = 10 V | 25°C | 11 | 5 208 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 230 | ns | | | | Refer to Transition Time | -40°C to +125°C | | 248 | ns | | | | V <sub>S</sub> = 10 V | 25°C | 11 | 5 205 | ns | | t <sub>ON (EN)</sub> | Turn-on time from enable | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 228 | ns | | | | Refer to セクション 7.5 | -40°C to +125°C | | 248 | ns | | | | V <sub>S</sub> = 10 V | 25°C | 14 | 8 270 | ns | | t <sub>OFF (EN)</sub> | Turn-off time from enable | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 285 | ns | | | | Refer to セクション 7.5 | -40°C to +125°C | | 290 | ns | | | | V <sub>S</sub> = 10 V, | 25°C | 5 | 0 | ns | | t <sub>BBM</sub> | Break-before-make time delay | $R_L = 300 \Omega, C_L = 35 \text{pF}$ | -40°C to +85°C | 1 | | ns | | | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | ns | | | | V rigo timo = 1 uo | 25°C | 0.1 | 5 | ms | | T <sub>ON (VDD)</sub> | Device turn on time | $V_{DD}$ rise time = 1 μs<br>R <sub>L</sub> = 300 Ω, C <sub>L</sub> = 35 pF | -40°C to +85°C | 0.1 | 6 | ms | | , | (V <sub>DD</sub> to output) | Refer to Turn-on (VDD) Time | -40°C to +125°C | 0.1 | 6 | ms | | t <sub>PD</sub> | Propagation delay | R <sub>L</sub> = 50 Ω , C <sub>L</sub> = 5 pF<br>Refer to セクション 7.8 | 25°C | 1 | 8 | ns | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 0 V, C <sub>L</sub> = 100 pF<br>Refer to セクション 7.9 | 25°C | | 2 | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Off Isolation | 25°C | -8 | 2 | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | -6 | 2 | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | -8 | 5 | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1MHz$<br>Refer to Crosstalk | 25°C | -6 | 5 | dB | | BW | -3dB Bandwidth (TMUX7208) | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth | 25°C | 3 | 0 | MHz | | BW | -3dB Bandwidth (TMUX7209) | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$<br>Refer to Bandwidth | 25°C | 5 | 2 | MHz | | IL | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 0 V$ , $f = 1 MHz$ | 25°C | -0 | 3 | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 5 pF, f = 1 MHz Refer to ACPSRR | 25°C | -7 | 2 | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 20 \text{ V}, V_{BIAS} = 0 \text{ V}$ $R_L = 10 \text{ k}\Omega$ , $C_L = 5 \text{ pF}$ , $f = 20 \text{ Hz}$ to 20 kHz Refer to THD + Noise | 25°C | 0.000 | 3 | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 1 | 4 | pF | | C <sub>D(OFF)</sub> | Drain off capacitance (TMUX7208) | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 13 | 0 | pF | | C <sub>D(OFF)</sub> | Drain off capacitance (TMUX7209) | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 6 | :5 | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance (TMUX7208) | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | 18 | 0 | pF | ## 6.9 ±20 V Dual Supply: Switching Characteristics (続き) $V_{DD} = +20 \text{ V} \pm 10\%, \ V_{SS} = -20 \text{ V} \pm 10\%, \ \text{GND} = 0 \text{ V} \ \text{(unless otherwise noted)}$ Typical at $V_{DD} = +20 \text{ V}, \ V_{SS} = -20 \text{ V}, \ T_A = 25^{\circ}\text{C} \ \text{(unless otherwise noted)}$ | PARAMETER | | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|---------------------------|---------------------------------|----------------|-----|-----|-----|------| | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance (TMUX7209) | V <sub>S</sub> = 0 V, f = 1 MHz | 25°C | | 114 | | pF | ## 6.10 44 V Single Supply: Electrical Characteristics $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|-----------------|------|--------|------|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 3.5 | 5.5 | Ω | | R <sub>ON</sub> | On-resistance | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 7 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 8.4 | Ω | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 0.2 | 0.7 | Ω | | $\Delta R_{ON}$ | On-resistance mismatch between channels | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 0.8 | Ω | | | S. T. S. T. S. | Refer to On-Resistance | -40°C to +125°C | | | 0.9 | Ω | | | | V <sub>S</sub> = 0 V to 40 V | 25°C | | 0.4 | 1.85 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 2.3 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 2.8 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 22 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C | | 0.015 | | Ω/°C | | | Source off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | -1 | 0.04 | 1 | nA | | I <sub>S(OFF)</sub> | | Switch state is off V <sub>S</sub> = 40 V / 1 V | -40°C to +85°C | -2.5 | | 2.5 | nA | | 'S(OFF) | | V <sub>D</sub> = 1 V / 40 V<br>Refer to セクション 7.2 | -40°C to +125°C | -14 | | 14 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V<br>Switch state is off<br>V <sub>S</sub> = 40 V / 1 V | 25°C | -1 | 0.05 | 1 | nA | | I <sub>D(OFF)</sub> | | | -40°C to +85°C | -16 | | 16 | nA | | -D(OFF) | | V <sub>D</sub> = 1 V / 40 V<br>Refer to セクション 7.2 | -40°C to +125°C | -110 | | 110 | nA | | | | V <sub>DD</sub> = 44 V, V <sub>SS</sub> = 0 V | 25°C | -1 | 0.05 | 1 | nA | | I <sub>S(ON)</sub><br>I <sub>D(ON)</sub> | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 40 \text{ V or } 1 \text{ V}$ | -40°C to +85°C | -15 | | 15 | nA | | -D(ON) | | Refer to セクション 7.3 | -40°C to +125°C | -98 | | 98 | nA | | LOGIC INF | PUTS (EN, A0, A1, A2) | | | | | , | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | ٧ | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.4 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -0.1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | UPPLY | | | | | | | | | | 443777 037 | 25°C | | 55 | 85 | μΑ | | $I_{DD}$ | V <sub>DD</sub> supply current | $V_{DD}$ = 44 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 95 | μΑ | | | | | -40°C to +125°C | | | 110 | μA | When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. # 6.11 44 V Single Supply: Switching Characteristics $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-----------------------|------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|------------|-----|------| | | | V <sub>S</sub> = 18 V | 25°C | | 110 | 205 | ns | | TRAN | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | | 226 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 245 | ns | | | | V = 49.V | 25°C | | 120 | 205 | ns | | ion (EN) | Turn-on time from enable | $V_S = 18 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | -40°C to +85°C | | | 225 | ns | | 0.1 (2.1) | | Refer to セクション 7.5 | -40°C to +125°C | | | 245 | ns | | | | ., ., | 25°C | | 280 | 300 | ns | | OFF (EN) | Turn-off time from enable | $V_S = 18 \text{ V}$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | -40°C to +85°C | | | 310 | ns | | OFF (EN) | | Refer to セクション 7.5 | -40°C to +125°C | | | 320 | ns | | | | | 25°C | | 40 | | ns | | ВВМ | Break-before-make time delay | $V_S = 18 \text{ V},$<br>$R_L = 300 \Omega, C_L = 35 \text{ pF}$ | -40°C to +85°C | 1 | | | ns | | -DDIVI | J. San Berere mane ame delay | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | | | | 25°C | + '- | 0.12 | | ms | | Г | Device turn on time | $V_{DD}$ rise time = 1 $\mu$ s<br>R <sub>I</sub> = 300 $\Omega$ , C <sub>I</sub> = 35 pF | -40°C to +85°C | | 0.12 | | ms | | T <sub>ON (VDD)</sub> | (V <sub>DD</sub> to output) | Refer to Turn-on (VDD) Time | -40°C to +125°C | | 0.13 | | | | | | D - 50 0 0 - 5 7 5 | -40 C to +125 C | | 0.13 | | ms | | t <sub>PD</sub> | Propagation delay | R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 5 pF<br>Refer to セクション 7.8 | 25°C | | 2.5 | | ns | | $Q_{INJ}$ | Charge injection | V <sub>S</sub> = 22 V, C <sub>L</sub> = 100 pF<br>Refer to セクション 7.9 | 25°C | | <b>–</b> 5 | | рС | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Off Isolation | 25°C | -82 | | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | | -62 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | | -85 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | | -85 | | dB | | BW | -3dB Bandwidth (TMUX7208) | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | | 30 | | MHz | | BW | -3dB Bandwidth (TMUX7209) | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | | 51 | | MHz | | lL | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$ | 25°C | | -0.35 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $\begin{aligned} &V_{PP} = 0.62 \text{ V on } V_{DD} \text{ and } V_{SS} \\ &R_L = 50 \Omega \text{ , } C_L = 5 \text{ pF,} \\ &f = 1 \text{ MHz} \\ &Refer \text{ to } ACPSRR \end{aligned}$ | 25°C | -70 | | | dB | | THD+N | Total Harmonic Distortion + Noise | $V_{PP} = 22 \text{ V}, V_{BIAS} = 22 \text{ V}$ $R_L = 10 \text{ k}\Omega$ , $C_L = 5 \text{ pF}$ , $f = 20 \text{ Hz}$ to $20 \text{ kHz}$ Refer to THD + Noise | 25°C | ( | 0.0002 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 22 V, f = 1 MHz | 25°C | | 15 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance (TMUX7208) | V <sub>S</sub> = 22 V, f = 1 MHz | 25°C | | 135 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance (TMUX7209) | V <sub>S</sub> = 22 V, f = 1 MHz | 25°C | | 67 | | pF | | C <sub>S(ON),</sub> | | | | | 405 | | • | | C <sub>D(ON)</sub> | On capacitance (TMUX7208) | V <sub>S</sub> = 22 V, f = 1 MHz | 25°C | | 185 | | pF | # 6.11 44 V Single Supply: Switching Characteristics (続き) $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +44 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------------------------|---------------------------|----------------------------------|----------------|-----|-----|-----|------| | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance (TMUX7209) | V <sub>S</sub> = 22 V, f = 1 MHz | 25°C | | 115 | | pF | # 6.12 12 V Single Supply: Electrical Characteristics $V_{DD}$ = +12 V ± 10%, $V_{SS}$ = 0 V, GND = 0 V (unless otherwise noted) Typical at $V_{DD}$ = +12 V, $V_{SS}$ = 0 V, $T_A$ = 25°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------|-------------------------------------------------------------------------------------------------------|-----------------|------|--------|------|------| | ANALOG | SWITCH | | | | | | | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 7 | 11.8 | Ω | | R <sub>ON</sub> | On-resistance | $I_D = -10 \text{ mA}$ | -40°C to +85°C | | | 14.2 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 16.5 | Ω | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 0.2 | 0.7 | Ω | | ΔR <sub>ON</sub> | On-resistance mismatch between channels | $I_{D} = -10 \text{ mA}$ | -40°C to +85°C | | | 0.8 | Ω | | | onarmois . | Refer to On-Resistance | -40°C to +125°C | | | 0.9 | Ω | | | | V <sub>S</sub> = 0 V to 10 V | 25°C | | 1.7 | 3.4 | Ω | | R <sub>ON FLAT</sub> | On-resistance flatness | $I_S = -10 \text{ mA}$ | -40°C to +85°C | | | 3.8 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 4.6 | Ω | | R <sub>ON DRIFT</sub> | On-resistance drift | V <sub>S</sub> = 6 V, I <sub>S</sub> = -10 mA<br>Refer to On-Resistance | -40°C to +125°C | | 0.03 | | Ω/°C | | | Source off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -0.4 | 0.04 | 0.4 | nA | | I <sub>S(OFF)</sub> | | Switch state is off V <sub>S</sub> = 10 V / 1 V | -40°C to +85°C | -1 | | 1 | nA | | 'S(OFF) | | V <sub>D</sub> = 1 V / 10 V<br>Refer to セクション 7.2 | -40°C to +125°C | -5 | | 5 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V<br>Switch state is off<br>V <sub>S</sub> = 10 V / 1 V | 25°C | -0.4 | 0.05 | 0.4 | nA | | I <sub>D(OFF)</sub> | | | -40°C to +85°C | -5 | | 5 | nA | | -D(OFF) | | V <sub>D</sub> = 1 V / 10 V<br>Refer to セクション 7.2 | -40°C to +125°C | -30 | | 30 | nA | | | | V <sub>DD</sub> = 13.2 V, V <sub>SS</sub> = 0 V | 25°C | -0.4 | 0.05 | 0.4 | nA | | $I_{S(ON)}$ $I_{D(ON)}$ | Channel on leakage current <sup>(2)</sup> | Switch state is on $V_S = V_D = 10 \text{ V}$ or 1 V | -40°C to +85°C | -4 | | 4 | nA | | ·D(ON) | | Refer to セクション 7.3 | -40°C to +125°C | -28 | | 28 | nA | | LOGIC INI | PUTS (EN, A0, A1, A2) | | 1 | | | ' | | | V <sub>IH</sub> | Logic voltage high | | -40°C to +125°C | 1.3 | | 44 | V | | V <sub>IL</sub> | Logic voltage low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub> | Input leakage current | | -40°C to +125°C | | 0.4 | 2 | μA | | I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | -0.1 | -0.005 | | μA | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 3.5 | | pF | | POWER S | UPPLY | | | | | | | | | | | 25°C | | 30 | 48 | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | $V_{DD}$ = 13.2 V, $V_{SS}$ = 0 V<br>Logic inputs = 0 V, 5 V, or $V_{DD}$ | -40°C to +85°C | | | 54 | μA | | | | | -40°C to +125°C | | | 65 | μA | <sup>(1)</sup> When $V_S$ is positive, $V_D$ is negative, or when $V_S$ is negative, $V_D$ is positive. <sup>(2)</sup> When $V_S$ is at a voltage potential, $V_D$ is floating, or when $V_D$ is at a voltage potential, $V_S$ is floating. # 6.13 12 V Single Supply: Switching Characteristics $\frac{V_{DD} = +12~V~\pm~10\%,~V_{SS} = 0~V,~GND = 0~V~(unless~otherwise~noted)}{Typical~at~V_{DD} = +12~V,~V_{SS} = 0~V,~T_A = 25^{\circ}C~~(unless~otherwise~noted)}$ | | PARAMETER | TEST CONDITIONS | T <sub>A</sub> | MIN TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------|-----|------| | | | V <sub>S</sub> = 8 V | 25°C | 180 | 210 | ns | | TRAN | Transition time from control input | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 245 | ns | | | | Refer to Transition Time | -40°C to +125°C | | 276 | ns | | | | V <sub>S</sub> = 8 V | 25°C | 115 | 202 | ns | | ON (EN) | Turn-on time from enable | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 235 | ns | | , | | Refer to セクション 7.5 | -40°C to +125°C | | 265 | ns | | | | V <sub>S</sub> = 8 V | 25°C | 290 | 318 | ns | | OFF (EN) | Turn-off time from enable | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | | 350 | ns | | | | Refer to セクション 7.5 | -40°C to +125°C | | 370 | ns | | | | V <sub>S</sub> = 8 V, | 25°C | 50 | | ns | | ВВМ | Break-before-make time delay | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | 1 | | ns | | | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | ns | | | | V <sub>DD</sub> rise time = 1 μs | 25°C | 0.16 | | ms | | T <sub>ON (VDD)</sub> | Device turn on time (V <sub>DD</sub> to output) | $R_L = 300 \Omega, C_L = 35 pF$ | -40°C to +85°C | 0.17 | 1 | ms | | | (VDD to datpaty | Refer to Turn-on (VDD) Time | -40°C to +125°C | 0.17 | 1 | ms | | t <sub>PD</sub> | Propagation delay | R <sub>L</sub> = 50 Ω , C <sub>L</sub> = 5 pF<br>Refer to セクション 7.8 | 25°C | 2.5 | | ns | | Q <sub>INJ</sub> | Charge injection | V <sub>S</sub> = 6 V, C <sub>L</sub> = 100 pF<br>Refer to セクション 7.9 | 25°C | 2 | | pC | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$ | 25°C | -82 | | dB | | O <sub>ISO</sub> | Off-isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Off Isolation | 25°C | -62 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 100 kHz$<br>Refer to Crosstalk | 25°C | -85 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$<br>Refer to Crosstalk | 25°C | -65 | | dB | | BW | -3dB Bandwidth (TMUX7208) | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$<br>Refer to Bandwidth | 25°C | 28 | | MHz | | BW | -3dB Bandwidth (TMUX7209) | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ | 25°C | 55 | | MHz | | IL | Insertion loss | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>$V_S = 6 V$ , $f = 1 MHz$ | 25°C | -0.6 | | dB | | ACPSRR | AC Power Supply Rejection Ratio | $V_{PP}$ = 0.62 V on $V_{DD}$ and $V_{SS}$ $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF, f = 1 MHz | 25°C | -74 | | dB | | THD+N | Total Harmonic Distortion + Noise | $\begin{split} V_{PP} &= 6 \text{ V}, \text{ V}_{BIAS} = 6 \text{ V} \\ \text{R}_{L} &= 10 \text{ k}\Omega \text{ , C}_{L} = 5 \text{ pF,} \\ \text{f} &= 20 \text{ Hz to } 20 \text{ kHz} \\ \text{Refer to THD + Noise} \end{split}$ | 25°C | 0.0007 | | % | | C <sub>S(OFF)</sub> | Source off capacitance | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | 17 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance (TMUX7208) | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | 155 | | pF | | C <sub>D(OFF)</sub> | Drain off capacitance (TMUX7209) | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | 78 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance (TMUX7208) | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | 200 | | pF | | C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance (TMUX7209) | V <sub>S</sub> = 6 V, f = 1 MHz | 25°C | 122 | | pF | ### **6.14 Typical Characteristics** at T<sub>A</sub> = 25°C (unless otherwise noted) ### 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. $\boxtimes$ 7-1 shows the measurement setup used to measure $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ . 図 7-1. On-Resistance Measurement Setup ## 7.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - · Source off-leakage current - · Drain off-leakage current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . ☑ 7-2 shows the setup used to measure both off-leakage currents. 図 7-2. Off-Leakage Measurement Setup ### 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxtimes$ 7-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 図 7-3. On-Leakage Measurement Setup ### 7.4 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 90% after the address signal has risen or fallen past the logic threshold. The 90% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. $\boxtimes$ 7-4 shows the setup used to measure transition time, denoted by the symbol treatment. 図 7-4. Transition-Time Measurement Setup ## 7.5 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub> Turn-on time is defined as the time taken by the output of the device to rise to 90% after the enable has risen past the logic threshold. The 90% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. $\boxtimes$ 7-5 shows the setup used to measure turn-on time, denoted by the symbol $t_{ON(EN)}$ . Turn-off time is defined as the time taken by the output of the device to fall to 10% after the enable has fallen past the logic threshold. The 10% measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. $\boxtimes$ 7-5 shows the setup used to measure turn-off time, denoted by the symbol $t_{OFF(EN)}$ . 図 7-5. Turn-On and Turn-Off Time Measurement Setup #### 7.6 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. $\boxtimes$ 7-6 shows the setup used to measure break-before-make delay, denoted by the symbol $t_{OPEN(BBM)}$ . 図 7-6. Break-Before-Make Delay Measurement Setup ### 7.7 t<sub>ON (VDD)</sub> Time The $t_{ON\ (VDD)}$ time is defined as the time taken by the output of the device to rise to 90% after the supply has risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in the system. $\boxtimes$ 7-7 shows the setup used to measure turn on time, denoted by the symbol $t_{ON\ (VDD)}$ . 図 7-7. t<sub>ON (VDD)</sub> Time Measurement Setup ### 7.8 Propagation Delay Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. $\boxtimes$ 7-8 shows the setup used to measure propagation delay, denoted by the symbol $t_{PD}$ . 図 7-8. Propagation Delay Measurement Setup ## 7.9 Charge Injection The TMUX7208 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_{INJ}$ . $\boxtimes$ 7-9 shows the setup used to measure charge injection from source (Sx) to drain (D). The TMUX7208 and have a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_{INJ}$ . $\boxtimes$ 7-9 shows the setup used to measure charge injection from source (Sx) to drain (D). 図 7-9. Charge-Injection Measurement Setup ### 7.10 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. $\boxtimes$ 7-10 shows the setup used to measure, and the equation used to calculate off isolation. 図 7-10. Off Isolation Measurement Setup #### 7.11 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. $\boxtimes$ 7-11 shows the setup used to measure and the equation used to calculate crosstalk. 図 7-11. Crosstalk Measurement Setup ### 7.12 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. $\boxtimes$ 7-12 shows the setup used to measure bandwidth. 図 7-12. Bandwidth Measurement Setup ### 7.13 THD + Noise The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD. 図 7-13. THD Measurement Setup ## 7.14 Power Supply Rejection Ratio (PSRR) PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of 620mVPP. The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the ACPSRR. A high ratio represents a high degree of tolerance to supply rail variation. The below shows how the decoupling capacitors reduce high frequency noise on the supply pins. This helps stabilize the supply and immediately filter as much of the supply noise as possible. 図 7-14. ACPSRR Measurement Setup ## 8 Detailed Description #### 8.1 Overview The TMUX7208 is an 8:1, 1-channel multiplexer and the TMUX7209 is a 4:1, 2 channel multiplexer. Each channel is turned on or turned off based on the state of the address lines and enable pin. ### 8.2 Functional Block Diagram ### 8.3 Feature Description ### 8.3.1 Bidirectional Operation The TMUX7208 and TMUX7209 conduct equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). Each channel has similar characteristics in both directions and supports both analog and digital signals. ### 8.3.2 Rail-to-Rail Operation The valid signal path input or output voltage for TMUX7208 and TMUX7209 ranges from $V_{SS}$ to $V_{DD}$ . #### 8.3.3 1.8V Logic Compatible Inputs TMUX7208 and TMUX7209 have 1.8-V logic compatible control for all logic control inputs. 1.8-V logic level inputs allows the to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8V logic implementations refer to Simplifying Design with 1.8V logic Muxes and Switches. #### 8.3.4 Integrated Pull-Down Resistor on Logic Pins The TMUX720x has internal weak pull-down resistors to GND to ensure the logic pins are not left floating. The value of this pull-down resistor is approximately $4M\Omega$ , but is clamped to about 1uA at higher voltages. This feature integrates up to four external components and reduces system size and cost. ### 8.3.5 Fail-Safe Logic TMUX7208 and TMUX7209 support Fail-Safe Logic on the control input pins (EN and Ax) allowing it to operate up to 44V, regardless of the state of the supply pins. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the TMUX7208 and TMUX7209 logic input pins to ramp up to +44V while $V_{DD}$ and $V_{SS}$ = 0V. The logic control inputs are protected against positive faults of up to +44V in powered-off condition, but do not offer protection against negative overvoltage conditions. ### 8.3.6 Latch-Up Immune Latch-Up is a condition where a low impedance path is created between a supply pin and ground. This condition is caused by a trigger (current injection or overvoltage), but once activated, the low impedance path remains even after the trigger is no longer present. This low impedance path may cause system upset or catastrophic damage due to excessive current levels. The Latch-Up condition typically requires a power cycle to eliminate the low impedance path. The TMUX720x family of devices are constructed on Silicon on Insulator (SOI) based process where an oxide layer is added between the PMOS and NMOS transistor of each CMOS switch to prevent parasitic structures from forming. The oxide layer is also known as an insulating trench and prevents triggering of latch up events due to overvoltage or current injections. The latch-up immunity feature allows the TMUX720x family of switches and multiplexers to be used in harsh environments. For more information on latch-up immunity refer to *Using Latch Up Immune Multiplexers to Help Improve System Reliability* . ### 8.3.7 Ultra-Low Charge Injection The TMUX7208 and TMUX7209 have a transmission gate topology, as shown in ⊠ 8-1. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. 図 8-1. Transmission Gate Topology The TMUX720x contains specialized architecture to reduce charge injection on the Drain (D). To further reduce charge injection in a sensitive application, a compensation capacitor (Cp) can be added on the Source (Sx). This will ensure that excess charge from the switch transition will be pushed into the compensation capacitor on the Source (Sx) instead of the Drain (D). As a general rule of thumb, Cp should be 20x larger than the equivalent load capacitance on the Drain (D). 8-2 shows charge injection variation with different compensation capacitors on the Source side. This plot was captured on the TMUX7219 as part of the TMUX720x family with a 100pF load capacitance. 図 8-2. Charge Injection Compensation 35 Product Folder Links: TMUX7208 TMUX7209 ### 8.4 Device Functional Modes When the EN pin of the TMUX7208 is pulled high, one of the switches is closed based on the state of the Ax pin. Similarly, when the EN pin of the TMUX7209 is pulled high, two of the switches are closed based on the state of the address lines. When the EN pin is pulled low, all of the switches are in an open state regardless of the state of the Ax pin. The control pins can be as high as 44V. The TMUX7208 and TMUX7209 can be operated without any external components except for the supply decoupling capacitors. The EN and Ax pins have internal pull-down resistors of $4M\Omega$ . If unused, Ax and EN pins must be tied to GND in order to ensure the device does not consume additional current as highlighted in Implications of Slow or Floating CMOS Inputs. Unused signal path inputs (Sx or D) should be connected to GND. #### 8.5 Truth Tables 表 8-1 shows the truth tables for the TMUX7208. Selected Source Connected ΕN **A2** Α1 A0 To Drain (D) Pin χ(1) 0 Х Х All sources are off (HI-Z) 0 0 0 1 S1 0 0 S2 0 1 0 S3 1 1 0 1 1 S4 0 1 1 0 S5 1 1 0 1 S6 1 0 S7 1 1 1 1 S8 1 表 8-1. TMUX7208 Truth Table 表 8-2 show the truth tables for the TMUX7209. 表 8-2. TMUX7209 Truth Table | EN | A1 | Α0 | Selected Source Connected To<br>Drain (D) Pin | |----|------------------|----|-----------------------------------------------| | 0 | X <sup>(1)</sup> | X | All sources are off (HI-Z) | | 1 | 0 | 0 | S1x | | 1 | 0 | 1 | S2x | | 1 | 1 | 0 | S3x | | 1 | 1 | 1 | S4x | (1) X denotes do not care. <sup>(1)</sup> X denotes do not care. ## 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The TMUX7208 and TMUX7209 are part of the precision switches and multiplexers family of devices. These devices operate with dual supplies ( $\pm 4.5 \text{V}$ to $\pm 22 \text{V}$ ), a single supply (4.5 V to 44 V), or asymmetric supplies (such as $V_{DD}$ = 12V, $V_{SS}$ = -5 V), and offer true rail-to-rail input and output. The TMUX7208 and TMUX7209 offer low $R_{ON}$ , low on and off leakage currents and ultra-low charge injection performance. These features makes the TMUX720x a family of precision, robust, high-performance analog multiplexers for high-voltage, industrial applications. #### 9.2 Typical Application One example to take advantage of performance is the implementation of multiplexed data acquisition front end for multiple input sensors. Applications such as analog input modules for programmable logic controllers (PLCs), data acquisition (DAQ), and semiconductor test systems commonly need to monitor multiple signals into a single ADC channel. The multiple inputs can come from different system voltages being monitored, or environmental sensors such as temperature or humidity. 9-1 shows a simplified example of monitoring multiple inputs into a single ADC using a multiplexer. 図 9-1. Multiplexed Data Acquisition Front End #### 9.2.1 Design Requirements 表 9-1. Design Parameters | PARAMETER | VALUE | | | | | |------------------------------------|----------------------------|--|--|--|--| | Positive supply (VDD) | +15V | | | | | | Negative supply (V <sub>SS</sub> ) | -15V | | | | | | Input / output signal range | -12V to 12V (limit of ADC) | | | | | | Control logic thresholds | 1.8V compatible | | | | | | Temperature range | -40°C to +125°C | | | | | #### 9.2.2 Detailed Design Procedure The application shown in $\boxtimes$ 9-2 demonstrates how a multiplexer can be used to simplify the signal chain and monitor multiple input signals to a single ADC channel. In this example the ADC (ADS8661) has software programmable input ranges up to $\pm 12.288V$ . The ADC also has overvoltage protection up to $\pm 20V$ which allows for the multiplexer to be powered with wider supply voltages than the input signal range to maximize on resistance performance of the multiplexer, while still maintaining system level overvoltage protection beyond the useable signal range. Both the multiplexer and the ADC are capable of operation in extended industrial temperature range of -40°C to +125°C allowing for use in a wider array of industrial systems. Many SAR ADCs have an analog input structure that consists of a sampling switch and a sampling capacitor. Many signal chains will have a driver amplifier to help charge the input of the ADC to meet a fast system acquisition time. However a driver amplifier is not always needed to drive SAR ADCs. $\boxtimes$ 9-2 shows a typical diagram of a sensor driving the SAR ADC input directly after being passed through the multiplexer. A filter capacitor ( $C_{FLT}$ ) is connected to the input of the ADC to reduce the sampling charge injection and provides a charge bucket to quickly charge the internal sample-and-hold capacitor of the ADC. The sensor block simplifies the device into a Thevenin equivalent voltage source ( $V_{TH}$ ) and resistance ( $R_{TH}$ ) which can be extracted from the device datasheets. Similarly the multiplexer can be thought of as a series resistance ( $R_{ON(MUX)}$ ) and capacitance ( $C_{ON(MUX)}$ ). To ensure maximum precision of the signal chain the system should be able to settle within 1/2 of an LSB within the acquisition time of the ADC. The time constant can be calculated as shown in $\boxtimes$ 9-2. This equation highlights the importance of selecting a multiplexer with low onresistance to further reduce the system time constant. Additionally low charge injection performance of the multiplexer is helpful to reduce conversion errors and improve accuracy of the measurements. $t_{ACQ} > k \times \tau_{FLT}$ - T<sub>FLT</sub> = (R<sub>TH</sub> + R<sub>ON (MUX)</sub>) X (C<sub>FLT</sub> + C<sub>ON (MUX)</sub>) - k is single pole time constant for N bit ADC 図 9-2. Driving SAR ADC Product Folder Links: TMUX7208 TMUX7209 #### 9.2.3 Application Curve The low on and off leakage currents of TMUX7208 and ultra-low charge injection performance make this device ideal for implementing high precision industrial systems. The TMUX7208 contains specialized architecture to reduce charge injection on the drain side (D) (see セクション 8.3.7 for more details). 図 9-3 shows the plot for the charge injection versus source voltage for the TMUX7208. 図 9-3. Charge Injection vs Drain Voltage ### 9.3 Power Supply Recommendations The TMUX7208 and the TMUX7209 operate across a wide supply range of $\pm 4.5 \text{V}$ to $\pm 22 \text{V}$ (4.5V to 44V in single-supply mode). The device also perform well with asymmetrical supplies such as $V_{DD}$ = 12V and $V_{SS}$ = -5V. Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ at the $V_{DD}$ and $V_{SS}$ pins to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always ensure the ground (GND) connection is established before supplies are ramped. #### 9.4 Layout #### 9.4.1 Layout Guidelines A reflection can occur when a PCB trace turns a corner at a 90° angle. A reflection occurs primarily because of the change of width of the trace. The trace width increases to 1.414 times the width at the apex of the turn. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. $\boxtimes$ 9-4 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 図 9-4. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. ☑ 9-5 and ☑ 9-6 illustrate an example of a PCB layout with the TMUX7208. Some key considerations are: - Decouple the supply pins with a 0.1 µF and 1 µF capacitor, placed lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage. - · Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. - Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes. #### 9.4.2 Layout Example 図 9-5. TMUX7208 Layout Example 図 9-6. TMUX7209 Layout Example ## 10 Device and Documentation Support ### **10.1 Documentation Support** #### 10.1.1 Related Documentation - · Texas Instruments, Using Latch Up Immune Multiplexers to Help Improve System Reliability application note - · Texas Instruments, Improve Stability Issues with Low CON Multiplexers application brief - Texas Instruments, Improving Signal Measurement Accuracy in Automated Test Equipment application brief - Texas Instruments, Sample & Hold Glitch Reduction for Precision Outputs Reference Design reference guide - Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches application brief - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers application note - Texas Instruments, *True Differential*, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit application note - Texas Instruments, QFN/SON PCB Attachment application note - Texas Instruments, Quad Flatpack No-Lead Logic Packages application note ### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 10.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | ( | Changes from Revision E (January 2022) to Revision F (July 2024) | Page | |---|------------------------------------------------------------------|------| | • | Increased HBM ESD rating of TMUX7209 PW package | 7 | | • | Increased HBM ESD rating of RUM packages | 7 | | • | <ul> <li>Updated IIH max spec from 1.2uA to 2uA</li> </ul> | 9 | | | · | | Product Folder Links: TMUX7208 TMUX7209 資料に関するフィードバック(ご意見やお問い合わせ) を送信 | Changes from Revision D (September 2021) to Revision E (January 2022) | Page | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | Updated the Truth Tables section | 36 | | Changes from Revision C (April 2021) to Revision D (September 2021) | Page | | TMXU7208 および TMUX7209 の QFN パッケージのステータスを「プレビュー」から「アクティブ」 | | | Added ESD detail for RUM package | | | Added the Integrated Pull-Down Resistor on Logic Pins section | | | Updated the Ultra-Low Charge Injection section | | | Updated the TMUX720x Layout Example figures in the Layout Example section | | | | | | Changes from Revision B (April 2021) to Revision C (April 2021) | Page | | Changes from Revision B (April 2021) to Revision C (April 2021) Added ESD detail for TMUX7209 | Page7 | | Added ESD detail for TMUX7209 | 7 | | · · · · · · · · · · · · · · · · · · · | 7<br>Page | | Added ESD detail for TMUX7209 Changes from Revision A (March 2021) to Revision B (April 2021) | 7<br>Page | | Added ESD detail for TMUX7209 Changes from Revision A (March 2021) to Revision B (April 2021) | Page5 | | Changes from Revision A (March 2021) to Revision B (April 2021) Included TMUX7209PW Changes from Revision * (December 2020) to Revision A (March 2021) 「特長」セクションに WQFN の大電流サポートを追加 | Page5 | | Added ESD detail for TMUX7209 Changes from Revision A (March 2021) to Revision B (April 2021) Included TMUX7209PW Changes from Revision * (December 2020) to Revision A (March 2021) | Page5 | | Changes from Revision A (March 2021) to Revision B (April 2021) Included TMUX7209PW Changes from Revision * (December 2020) to Revision A (March 2021) 「特長」セクションに WQFN の大電流サポートを追加 | Page5 Page | | Changes from Revision A (March 2021) to Revision B (April 2021) Included TMUX7209PW Changes from Revision * (December 2020) to Revision A (March 2021) 「特長」セクションに WQFN の大電流サポートを追加 Added thermal information for QFN package | Page1 | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 43 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 17-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | TMUX7208PWR | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | (4)<br>NIPDAU | (5)<br>Level-1-260C-UNLIM | -40 to 125 | X208 | | TMUX7208PWR.B | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | X208 | | TMUX7208PWRG4 | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | X208 | | TMUX7208PWRG4.B | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | X208 | | TMUX7208RUMR | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX<br>X208 | | TMUX7208RUMR.B | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX<br>X208 | | TMUX7208RUMRG4 | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX<br>X208 | | TMUX7208RUMRG4.B | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX<br>X208 | | TMUX7209PWR | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | X209 | | TMUX7209PWR.B | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | X209 | | TMUX7209PWRG4 | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | X209 | | TMUX7209PWRG4.B | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | X209 | | TMUX7209RUMR | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX<br>X209 | | TMUX7209RUMR.B | Active | Production | WQFN (RUM) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TMUX<br>X209 | <sup>(1)</sup> **Status:** For more details on status, see our product life cycle. <sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. ## **PACKAGE OPTION ADDENDUM** www.ti.com 17-Jun-2025 (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION # | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX7208PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TMUX7208PWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TMUX7208RUMR | WQFN | RUM | 16 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TMUX7208RUMRG4 | WQFN | RUM | 16 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | TMUX7209PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TMUX7209PWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TMUX7209RUMR | WQFN | RUM | 16 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 24-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX7208PWR | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | TMUX7208PWRG4 | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | TMUX7208RUMR | WQFN | RUM | 16 | 3000 | 367.0 | 367.0 | 35.0 | | TMUX7208RUMRG4 | WQFN | RUM | 16 | 3000 | 367.0 | 367.0 | 35.0 | | TMUX7209PWR | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | TMUX7209PWRG4 | TSSOP | PW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | TMUX7209RUMR | WQFN | RUM | 16 | 3000 | 367.0 | 367.0 | 35.0 | 4 x 4, 0.65 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated