

# TMUX48xx ±15V Beyond the Supply, 1:1 2-Channel, 2:1 1-Channel, Power-Off Protection Switch, with $0.16\Omega$ Ron, 1.2V and 1.8V Compatible Logic

### 1 Features

- Supply range: 1.8V to 5.5V
- Beyond the supply signal range: -15V to 15V
- High current support: 1.1A (maximum)
- Ultra-low on-resistance: 0.16Ω
- Low on-resistance flatness:  $0.1 \text{m}\Omega$  typ
- Low THD+N: 0.001% (-100dB)
- -40°C to +125°C operating temperature
- **Power-Off Protection**
- 1.8V logic compatible at 5V V<sub>DD</sub>
- 1.2V logic compatible at 1.8V V<sub>DD</sub>
- Integrated Pull-Down Resistor on Logic Pins
- Fail-safe logic
- Break-before-make switching

## 2 Applications

- Land mobile radios
- Defense radios
- Audio input or output switching
- Ultrasonic gas flow transmitters
- Analog input modules
- Industrial module detection

## 3 Description

TMUX48xx is а complementary oxide semiconductor (CMOS) multiplexer with 2 configurations available: 1:1, single-pole, single-throw (SPST) 2-channel (TMUX4821) and 2:1, single-pole, double-throw (SPDT) 1-channel (TMUX4819). This device works with a single supply (1.8V to 5.5V), but can pass bidirectional analog and digital signals beyond the supply from -15V to 15V.

The TMUX48xx also features bidirectional powered off protection up to ±15V, which isolates the switch even when there is no supply voltage present (VDD = 0V). Without this protection feature, any voltage on the switch can back-power the supply rail through an internal ESD diode and cause potential damage to the rest of the system.

With 0.001% THD+N and  $1m\Omega$  R<sub>ON</sub>-flatness, the TMUX48xx is an excellent choice for passing precision analog and audio signals without adding distortion.

## **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |
|-------------|------------------------|-----------------------------|--|--|
| TMUX4819    | DSG (SON, 8)           | 2mm × 2mm                   |  |  |
| TMUX4821    | DSG (SON, 6)           | 2111111 * 2111111           |  |  |

- For more information, see Section 19.
- The package size (length × width) is a nominal value and includes pins, where applicable.





TMUX4819 and TMUX4821 Block Diagram



# **Table of Contents**

| 1 Features                                                 | 1 1        |
|------------------------------------------------------------|------------|
| 2 Applications                                             | <b>1</b> 1 |
| 3 Description                                              |            |
| 4 Pin Configuration and Functions                          | <b>3</b> 1 |
| 5 Absolute Maximum Ratings                                 | 3 15       |
| 6 ESD Ratings                                              | <b>4</b> 1 |
| 7 Thermal Information                                      |            |
| 8 Recommended Operating Conditions                         | <b>5</b> 1 |
| 9 Source or Drain Continuous Current                       | 5 16       |
| 10 Source or Drain RMS Current                             | <b>5</b> 1 |
| 11 Electrical Characteristics                              | <b>6</b> 1 |
| 12 Switching Characteristics                               | 8 1        |
| 13 Typical Characteristics                                 | 10 1       |
| 14 Parameter Measurement Information                       | .14 17     |
| 14.1 On-Resistance                                         | 14 1       |
| 14.2 On-Leakage Current                                    | 15 1       |
| 14.3 Off-Leakage Current                                   | 15 1       |
| 14.4 Power-Off Leakage Current                             |            |
| 14.5 Propagation Delay                                     | 16 1       |
| 14.6 t <sub>ON (VDD)</sub> and t <sub>OFF (VDD)</sub> Time |            |
| 14.7 Transition Time                                       | 16 18      |
| 14.8 Break-Before-Make                                     | .17 19     |
| 14.9 THD + Noise                                           | 17 I       |
| 14.10 Power Supply Rejection Ratio (PSRR)                  | .18        |

| 14.11 Charge Injection                                | . 18 |
|-------------------------------------------------------|------|
| 14.12 Bandwidth                                       |      |
| 14.13 Off Isolation                                   | .19  |
| 14.14 Crosstalk                                       |      |
| 15 Detailed Description                               | .21  |
| 15.1 Functional Block Diagram                         |      |
| 15.2 Device Functional Modes                          |      |
| 15.3 Feature Description                              | .21  |
| 16 Application and Implementation                     | .23  |
| 16.1 Application Information                          | 23   |
| 16.2 Typical Applications                             | 23   |
| 16.3 Power Supply Recommendations                     | .27  |
| 16.4 Layout                                           | . 27 |
| 17 Device and Documentation Support                   | .29  |
| 17.1 Documentation Support                            | . 29 |
| 17.2 Receiving Notification of Documentation Updates. | .29  |
| 17.3 Support Resources                                | . 29 |
| 17.4 Trademarks                                       |      |
| 17.5 Electrostatic Discharge Caution                  | .29  |
| 17.6 Glossary                                         |      |
| 18 Revision History                                   |      |
| 19 Mechanical, Packaging, and Orderable               |      |
| Information                                           | . 29 |
|                                                       |      |



## **4 Pin Configuration and Functions**





Figure 4-1. DSG Package TMUX4821 (1:1 2ch)

Figure 4-2. DSG Package TMUX4819 (2:1 1ch)

#### **Pin Functions**

|                | PIN      |          | TYPE(1) | DESCRIPTION                                                                                                                                                                                                                                 |  |
|----------------|----------|----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO.            | TMUX4821 | TMUX4819 | IIPE(*/ | DESCRIPTION                                                                                                                                                                                                                                 |  |
| 1              | S1       | SA       | I/O     | Source pin 1 OR A. Can be an input or output.                                                                                                                                                                                               |  |
| 2              | D1       | N.C      | I/O     | Drain pin 1. Can be an input or output. For N.C. connect pin to GND to keep pin in a known state (Not internally connected).                                                                                                                |  |
| 3              | SEL2     | EN       | I       | Logic control input. Controls the switch connection                                                                                                                                                                                         |  |
| 4              | GND      | GND      | GND     | Ground (0V) reference                                                                                                                                                                                                                       |  |
| 5              | S2       | SB       | I/O     | Source pin 2 OR B. Can be an input or output.                                                                                                                                                                                               |  |
| 6              | D2       | D        | I/O     | Drain pin 2 OR Drain. Can be an input or output.                                                                                                                                                                                            |  |
| 7              | SEL1     | SEL      | I       | Logic control input. Controls the switch connection.                                                                                                                                                                                        |  |
| 8              | VDD      | VDD      | Р       | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1µF to 10µF between VDD ar GND. Controls the switch connection as provided in Table 15-1 |  |
| Thermal<br>Pad | GND      | GND      | GND     | Ground (0V) reference                                                                                                                                                                                                                       |  |

<sup>(1)</sup> I = input, I/O = input or output, GND = ground, P = power.

## **5 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                                            |                                                             | MIN  | MAX                                   | UNIT |
|--------------------------------------------|-------------------------------------------------------------|------|---------------------------------------|------|
| V <sub>DD</sub> to GND                     | Supply voltage                                              | -0.5 | 6                                     | V    |
| V <sub>SEL</sub> to GND                    | Logic control input pin voltage                             | -0.5 | 6                                     | V    |
| V <sub>S</sub> or V <sub>D</sub> to<br>GND | Source or drain voltage (Sx, Dx) to ground                  | -17  | 17                                    | V    |
| \/ 4=\/ ==\/                               | Source to drain or source (same channel) <sup>(4)</sup>     | -18  | 18                                    | V    |
| $V_S$ to $V_D$ or $V_S$                    | Source to drain or source (seperate channel) <sup>(3)</sup> | -24  | 24                                    | V    |
| I <sub>SEL</sub>                           | Logic control input pin current                             | -30  | 30                                    | mA   |
| I <sub>S</sub> or I <sub>D (CONT)</sub>    | Source or drain continuous current (Sx, Dx)                 |      | I <sub>DC</sub> + 10 % <sup>(5)</sup> | mA   |
| T <sub>A</sub>                             | Ambient temperature                                         | -55  | 150                                   | °C   |
| T <sub>stg</sub>                           | Storage temperature                                         | -65  | 150                                   | °C   |



over operating free-air temperature range (unless otherwise noted)(1) (2)

|    |                      | MIN | MAX | UNIT |
|----|----------------------|-----|-----|------|
| TJ | Junction temperature |     | 150 | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) All voltages are with respect to ground, unless otherwise specified.
- (3) Pins are diode-clamped to the power-supply rails. Over voltage signals must be voltage and current limited to maximum ratings.
- (4) Maximum voltage between source and drain pins within the same channel. For example: S1A to D1 or S1A to S1B
- (5) Refer to Source or Drain Continuous Current table for I<sub>DC</sub> specifications.

## 6 ESD Ratings

|      |                                                                           |           | VALUE | UNIT |
|------|---------------------------------------------------------------------------|-----------|-------|------|
| l, a | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup>     | All pins  | ±2000 | V    |
|      | Charged device model (CDM), per ANSI/<br>ESDA/JEDEC JS-002 <sup>(2)</sup> | All pills | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

Product Folder Links: TMUX4821 TMUX4819



### 7 Thermal Information

|                       |                                              | TMUX48xx |      |
|-----------------------|----------------------------------------------|----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DSG      | UNIT |
|                       |                                              | 8 PINS   |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 69.1     | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 84.0     | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 35.7     | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 4.0      | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 35.7     | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 14.3     | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **8 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                         |                                                                | MIN | NOM MAX             | UNIT |
|-----------------------------------------|----------------------------------------------------------------|-----|---------------------|------|
| $V_{DD}$                                | Positive power supply voltage                                  | 1.8 | 5.5                 | V    |
| V <sub>S</sub> or V <sub>D</sub>        | Signal path input/output voltage (source or drain pin) (Sx, D) | -15 | 15                  | V    |
| V <sub>SEL</sub>                        | Address/Select pin voltage                                     | 0   | 5.5                 | V    |
| I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D)                     |     | I <sub>DC</sub> (1) | Α    |
| T <sub>A</sub>                          | Ambient temperature                                            | -40 | 125                 | °C   |

<sup>(1)</sup> Refer to Source or Drain Continuous Current table for I<sub>DC</sub> specifications.

## 9 Source or Drain Continuous Current

 $V_{DD}$  = 3.3V, GND = 0V (unless otherwise noted)

| CONTINUOUS CURRENT PER CHANNEL (I <sub>DC</sub> ) |     |      |      |   |  |  |
|---------------------------------------------------|-----|------|------|---|--|--|
| PACKAGE 25°C 85°C 125°C UNIT                      |     |      |      |   |  |  |
| DSG                                               | 1.1 | 0.87 | 0.27 | A |  |  |

## 10 Source or Drain RMS Current

 $V_{DD}$  = 3.3V, GND = 0V (unless otherwise noted)

| RMS CURRENT PER CHANNEL (I <sub>RMS</sub> ) |  |  |  |  |  |  |
|---------------------------------------------|--|--|--|--|--|--|
| PACKAGE 25°C 85°C 125°C UNIT                |  |  |  |  |  |  |
| DSG 1.1 1.1 0.54 A                          |  |  |  |  |  |  |



## 11 Electrical Characteristics

Over operating free-air temperature range (unless otherwise noted) Typical at  $V_{DD} = 3.3 \text{ V T}_{A} = 25^{\circ}\text{C}$  (unless otherwise noted)

|                       | PARAMETER                                         | TEST CONDITIONS                                                    | T <sub>A</sub>  | MIN TYP     | MAX   | UNIT |
|-----------------------|---------------------------------------------------|--------------------------------------------------------------------|-----------------|-------------|-------|------|
| ANALOG                | SWITCH                                            |                                                                    |                 |             |       |      |
|                       |                                                   | V <sub>DD</sub> = 2.5 V to 5.5 V                                   | 25°C            | 0.16        | 0.20  | Ω    |
| R <sub>ON</sub>       | On-resistance                                     | V <sub>S</sub> = -15 V to +15 V                                    | -40°C to +85°C  |             | 0.225 | Ω    |
|                       |                                                   | $I_D = -100 \text{ mA}$                                            | -40°C to +125°C |             | 0.3   | Ω    |
|                       |                                                   | V <sub>DD</sub> = 1.8 V to 2.5 V                                   | 25°C            | 0.16        | 0.25  | Ω    |
| R <sub>ON</sub>       | On-resistance                                     | $V_S = -15 \text{ V to } +15 \text{ V}$                            | -40°C to +85°C  |             | 0.26  | Ω    |
|                       |                                                   | $I_D = -100 \text{ mA}$                                            | -40°C to +125°C |             | 0.3   | Ω    |
|                       |                                                   | V <sub>DD</sub> = 2.5 V to 5.5 V                                   | 25°C            | 0.0008      | 0.03  | Ω    |
| AP                    | On-resistance mismatch between channels           | $V_S = -15 \text{ V to } +15 \text{ V}$                            | -40°C to +85°C  |             | 0.03  | Ω    |
|                       | Chamileis                                         | $I_D = -100 \text{ mA}$                                            | -40°C to +125°C |             | 0.05  | Ω    |
|                       |                                                   | V <sub>DD</sub> = 1.8 V to 2.5 V                                   | 25°C            | 0.008       | 0.035 | Ω    |
| $\Delta R_{ON}$       | On-resistance mismatch between channels           | $V_S = -15 \text{ V to } +15 \text{ V}$<br>$I_D = -100 \text{ mA}$ | -40°C to +85°C  |             | 0.04  | Ω    |
|                       |                                                   |                                                                    | -40°C to +125°C |             | 0.06  | Ω    |
|                       | On-resistance flatness                            | V <sub>DD</sub> = 2.5 V to 5.5 V                                   | 25°C            | 0.0001      | 0.01  | Ω    |
| R <sub>ON FLAT</sub>  |                                                   | $V_S = -15 \text{ V to } +15 \text{ V}$ $I_D = -100 \text{ mA}$    | -40°C to +85°C  |             | 0.05  | Ω    |
|                       |                                                   |                                                                    | -40°C to +125°C |             | 0.07  | Ω    |
|                       |                                                   | V <sub>DD</sub> = 1.8 V to 2.5 V                                   | 25°C            | 0.0004      | 0.015 | Ω    |
| R <sub>ON FLAT</sub>  | On-resistance flatness                            | $V_S = -15 \text{ V to } +15 \text{ V}$                            | -40°C to +85°C  |             | 0.07  | Ω    |
|                       |                                                   | $I_D = -100 \text{ mA}$                                            | -40°C to +125°C |             | 0.09  | Ω    |
| R <sub>ON DRIFT</sub> | On-resistance drift                               | V <sub>S</sub> = 0 V, I <sub>S</sub> = -100 mA                     | -40°C to +125°C | 0.0006<br>5 |       | Ω/°C |
|                       |                                                   | Switch state is off                                                | 25°C            | 0.001       |       | uA   |
| I <sub>S(OFF)</sub>   | Source off leakage current <sup>(1)</sup>         | $V_S = \pm 15 \text{ V} / 0 \text{ V}$                             | -40°C to +85°C  | -0.1        | 0.1   | uA   |
|                       |                                                   | $V_D = 0 V / \pm 15 V$                                             | -40°C to +125°C | -1          | 1     | uA   |
|                       |                                                   |                                                                    | 25°C            | 0.001       |       | uA   |
| I <sub>S(ON)</sub>    | Channel on leakage current <sup>(2)</sup>         | Switch state is on $V_S = V_D = \pm 15 \text{ V}$                  | -40°C to +85°C  | -0.1        | 0.1   | uA   |
| I <sub>D(ON)</sub>    |                                                   | VS - VD - ±13 V                                                    | -40°C to +125°C | -1          | 1     | uA   |
|                       |                                                   | V <sub>DD</sub> = 0 V                                              | 25°C            | 0.02        |       | uA   |
| I <sub>S(POFF)</sub>  | Source powered-off leakage current <sup>(1)</sup> | $V_{DD} = 0 \text{ V}$<br>$V_{S} = \pm 15 \text{ V} / 0 \text{ V}$ | -40°C to +85°C  | -0.1        | 0.1   | uA   |
|                       | current                                           | $V_D = 0 V / \pm 15 V$                                             | -40°C to +125°C | -2          | 2     | uA   |
|                       |                                                   | V <sub>DD</sub> = 0 V                                              | 25°C            | 0.02        |       | uA   |
| I <sub>D(POFF)</sub>  | Drain powered-off leakage current <sup>(1)</sup>  | $V_S = \pm 15  \text{V} / 0  \text{V}$                             | -40°C to +85°C  | -0.1        | 0.1   | uA   |
| . ,                   | Current /                                         | $V_D = 0 V / \pm 15 V$                                             | -40°C to +125°C | -2          | 2     | uA   |

Submit Document Feedback



Over operating free-air temperature range (unless otherwise noted) Typical at  $V_{DD}$  = 3.3 V  $T_A$  = 25°C (unless otherwise noted)

| PARAMETER       |                                | TEST CONDITIONS                             | TEST CONDITIONS T <sub>A</sub> |     | TYP | MAX  | UNIT |
|-----------------|--------------------------------|---------------------------------------------|--------------------------------|-----|-----|------|------|
| LOGIC           | INPUTS (SEL / EN pins)         |                                             |                                |     |     |      |      |
|                 |                                | V <sub>DD</sub> = 5.5 V                     |                                | 1.2 |     | 5.5  |      |
|                 | Logic voltage high             | V <sub>DD</sub> = 3.3 V                     |                                | 1.1 |     | 5.5  |      |
|                 |                                | V <sub>DD</sub> = 1.8 V                     | 40°C to 1405°C                 | 0.8 |     | 5.5  | V    |
|                 |                                | V <sub>DD</sub> = 5.5 V                     | -40°C to +125°C                | 0   |     | 0.6  |      |
|                 | Logic voltage low              | V <sub>DD</sub> = 3.3 V                     |                                | 0   |     | 0.6  |      |
|                 |                                | V <sub>DD</sub> = 1.8 V                     |                                | 0   |     | 0.42 |      |
| I <sub>IH</sub> | Input leakage current          |                                             | -40°C to +125°C                |     | 1   | 1.5  | μA   |
| I <sub>IL</sub> | Input leakage current          |                                             | -40°C to +125°C                | -10 | -1  |      | nA   |
| C <sub>IN</sub> | Logic input capacitance        |                                             | -40°C to +125°C                |     | 5   |      | pF   |
| POWE            | R SUPPLY                       |                                             | -                              |     |     |      |      |
|                 |                                |                                             | 25°C                           |     | 55  | 125  | μA   |
| $I_{DD}$        | V <sub>DD</sub> supply current | Logic inputs = 0 V, 5 V, or V <sub>DD</sub> | -40°C to +85°C                 |     |     | 130  | μA   |
|                 |                                |                                             | -40°C to +125°C                |     |     | 140  | μA   |
|                 |                                |                                             |                                |     |     |      |      |

<sup>(1)</sup> When  $V_S$  is at a voltage potential,  $V_D$  is 0 V, or when  $V_S$  is 0 V,  $V_D$  is at a voltage potential.

<sup>(2)</sup> When  $V_S$  is at a voltage potential,  $V_D$  is floating, or when  $V_D$  is at a voltage potential,  $V_S$  is floating.



## 12 Switching Characteristics

Over operating free-air temperature range (unless otherwise noted) Typical at  $V_{DD}$  = 3.3 V  $T_A$  = 25°C (unless otherwise noted)

|                                           | PARAMETER                                       | TEST CONDITIONS                                                                                                                      | T <sub>A</sub>  | MIN | TYP   | MAX | UNIT |
|-------------------------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------|-----|------|
|                                           |                                                 | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                                                     | 25°C            |     | 80    | 185 |      |
|                                           |                                                 | V <sub>S</sub> = 3.3 V                                                                                                               | -40°C to +85°C  |     |       | 220 |      |
| t                                         | Turn siding diagrams and all import             | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                       | -40°C to +125°C |     |       | 220 |      |
| t <sub>TRAN</sub>                         | Transition time from control input              | V <sub>DD</sub> = 1.8 V to 2.5 V                                                                                                     | 25°C            |     | 10    | 340 | us   |
|                                           |                                                 | V <sub>S</sub> = 3.3 V                                                                                                               | -40°C to +85°C  |     |       | 490 |      |
|                                           |                                                 | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                       | -40°C to +125°C |     |       | 490 |      |
|                                           |                                                 | V <sub>DD</sub> = 2.5 V to 5.5 V                                                                                                     | 25°C            | 40  |       | 300 |      |
|                                           |                                                 | V <sub>S</sub> = 3.3 V                                                                                                               | -40°C to +85°C  | 40  |       | 300 |      |
|                                           | Due als historia marks times deless             | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                       | -40°C to +125°C | 40  |       | 300 |      |
| t <sub>BBM</sub>                          | Break-before-make time delay                    | V <sub>DD</sub> = 1.8 V to 2.5 V                                                                                                     | 25°C            | 40  |       | 420 | us   |
|                                           |                                                 | V <sub>S</sub> = 3.3 V                                                                                                               | -40°C to +85°C  | 40  |       | 490 |      |
|                                           |                                                 | $R_L = 50 \Omega, C_L = 35 pF$                                                                                                       | -40°C to +125°C | 40  |       | 490 |      |
|                                           |                                                 |                                                                                                                                      | 25°C            |     | 155   | 300 | us   |
| t <sub>ON</sub>                           | Turn-on time from control input                 | $V_S = 3.3 \text{ V}$<br>$R_L = 50 \Omega, C_L = 35 \text{ pF}$                                                                      | -40°C to +85°C  |     |       | 400 | us   |
|                                           |                                                 | π 30 Ω, Ο 33 μ                                                                                                                       | -40°C to +125°C |     |       | 450 | us   |
|                                           |                                                 |                                                                                                                                      | 25°C            |     | 14    |     | us   |
| t <sub>OFF</sub>                          | Turn-off time from control input                | $V_S = 3.3 \text{ V}$<br>$R_1 = 50 \Omega, C_1 = 35 \text{ pF}$                                                                      | -40°C to +85°C  |     | 14    |     | us   |
|                                           |                                                 | Ν_ – 30 Ω, Ο_ – 33 μΓ                                                                                                                | -40°C to +125°C |     | 14    |     | us   |
| t <sub>ON (VDD)</sub>                     | Device turn on time (V <sub>DD</sub> to output) | $V_{DD}$ rise time = 1 $\mu$ s<br>R <sub>L</sub> = 50 $\Omega$ , C <sub>L</sub> = 35 pF                                              | 25°C            |     | 175   |     | us   |
| Q <sub>INJ</sub>                          | Charge injection                                | V <sub>S</sub> = 0 V, C <sub>L</sub> = 100 pF                                                                                        | 25°C            |     | 5     |     | рС   |
| O <sub>ISO</sub>                          | Off-isolation                                   | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 100 kHz                                     | 25°C            |     | -50   |     | dB   |
| ~                                         | Crosstalk - 4821                                | Prosstalk - 4821 $ \begin{array}{c} R_L = 50~\Omega~,~C_L = 5~pF \\ V_S = 200~mV_{RMS},~V_{BIAS} = 0~V,~f = \\ 100~kHz \end{array} $ |                 |     | -100  |     | ٩D   |
| X <sub>TALK</sub>                         | Crosstalk - 4819                                | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 100 kHz                                  | 25°C            | -55 |       |     | dB   |
| BW                                        | –3dB Bandwidth (Small signal)                   | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF<br>$V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V,                                              | 25°C            |     | 100   |     | MHz  |
| IL                                        | Insertion loss                                  | $R_L$ = 50 $\Omega$ , $C_L$ = 5 pF $V_S$ = 200 mV <sub>RMS</sub> , $V_{BIAS}$ = 0 V, f = 1 MHz                                       | 25°C            |     | -0.01 |     | dB   |
| ACPSRR                                    | AC Power Supply Rejection Ratio                 | $V_{PP}$ = 0.62 V on $V_{DD}$<br>$R_L$ = 32 $\Omega$ , $C_L$ = 5 pF,<br>f = 20 kHz                                                   | 25°C            |     | -100  |     | dB   |
| C <sub>S(OFF)</sub>                       | Source off capacitance                          | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                      | 25°C            |     | 70    |     | pF   |
| C <sub>S(ON),</sub><br>C <sub>D(ON)</sub> | On capacitance                                  | V <sub>S</sub> = 0 V, f = 1 MHz                                                                                                      | 25°C            |     | 40    |     | pF   |

Submit Document Feedback



Over operating free-air temperature range (unless otherwise noted) Typical at  $V_{DD} = 3.3 \text{ V T}_{A} = 25^{\circ}\text{C}$  (unless otherwise noted)

|       | PARAMETER                         | TEST CONDITIONS                                  | T <sub>A</sub>  | MIN TYP | MAX | UNIT |
|-------|-----------------------------------|--------------------------------------------------|-----------------|---------|-----|------|
|       |                                   | V <sub>PP</sub> = 0.5 V, V <sub>BIAS</sub> = 0 V | 25°C            | -107    |     | - dB |
|       | Total Harmonic Distortion + Noise | $R_L = 600 \Omega$                               | –40°C to +85°C  | -105    |     |      |
| THD+N |                                   | f = 20 Hz to 20 kHz                              | –40°C to +125°C | -105    |     |      |
| THD+N |                                   | V <sub>PP</sub> = 0.5 V, V <sub>BIAS</sub> = 0 V | 25°C            | -102    |     |      |
|       |                                   | $R_L = 32 \Omega$                                | –40°C to +85°C  | -102    |     |      |
|       |                                   | f = 20 Hz to 20 kHz                              | -40°C to +125°C | -102    |     |      |



## 13 Typical Characteristics

at T<sub>A</sub> = 25°C (unless otherwise noted)



Figure 13-5. IDOFF Leakage vs Drain Voltage

Figure 13-6. Supply Current vs Supply Voltage



## 13 Typical Characteristics (continued)

at T<sub>A</sub> = 25°C (unless otherwise noted)





## 13 Typical Characteristics (continued)

at T<sub>A</sub> = 25°C (unless otherwise noted)





## 13 Typical Characteristics (continued)

at T<sub>A</sub> = 25°C (unless otherwise noted)



## **14 Parameter Measurement Information**

#### 14.1 On-Resistance

The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (Dx) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol  $R_{ON}$  is used to denote on-resistance. Figure 14-1 shows the measurement setup used to measure  $R_{ON}$ . Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and  $R_{ON}$  is computed with  $R_{ON} = V / I_{SD}$ .



Figure 14-1. On-Resistance Measurement Setup

Submit Document Feedback



## 14.2 On-Leakage Current

Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol  $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol  $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. Figure 14-2 shows the circuit used for measuring the on-leakage current, denoted by  $I_{S(ON)}$  or  $I_{D(ON)}$ .



Figure 14-2. On-Leakage Measurement Setup

## 14.3 Off-Leakage Current

Source and drain off-leakage current is defined as the leakage current flowing into or out of the source or drain pin when the switch is off. This current is denoted by the symbol  $I_{S(OFF)}$  and  $I_{D(OFF)}$ . Figure 14-3 shows the setup used to measure off-leakage current.



Figure 14-3. Off-Leakage Measurement Setup

## 14.4 Power-Off Leakage Current

Powered-off source and drain leakage current is defined as the leakage current flowing into or out of the source or drain pin when the device is powered off. This current is denoted by the symbol  $I_{PS(OFF)}$  and  $I_{PD(OFF)}$ . Figure 14-4 shows the setup used to measure off-leakage current.



Figure 14-4. Power-Off Leakage Measurement Setup

## 14.5 Propagation Delay

Propagation delay is defined as the time taken by the output of the device to rise or fall 50% after the input signal has risen or fallen past the 50% threshold. Figure 14-5 shows the setup used to measure propagation delay, denoted by the symbol tpp.



Figure 14-5. Propagation Delay Measurement Setup

## 14.6 t<sub>ON (VDD)</sub> and t<sub>OFF (VDD)</sub> Time

The t<sub>ON (VDD)</sub> time is defined as the time taken by the output of the device to rise 90% after the supply has risen past the supply threshold. The 90% measurement is used to provide the timing of the device turning on in the system. Figure 14-6 shows the setup used to measure turn on time, denoted by the symbol to (VDD)



Figure 14-6. t<sub>ON (VDD)</sub> and t<sub>OFF (VDD)</sub> Time Measurement Setup

#### **14.7 Transition Time**

Transition time is defined as the time taken by the output of the device to rise or fall 10% after the control signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. Figure 14-7 shows the setup used to measure transition time, denoted by the symbol transition.

Product Folder Links: TMUX4821 TMUX4819





Figure 14-7. Transition-Time Measurement Setup

#### 14.8 Break-Before-Make

Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. Figure 14-8 shows the setup used to measure break-before-make delay, denoted by the symbol topen(BBM).



Figure 14-8. Break-Before-Make Delay Measurement Setup

#### 14.9 THD + Noise

The total harmonic distortion (THD) of a signal is a measurement of the harmonic distortion, and is defined as the ratio of the sum of the powers of all harmonic components to the power of the fundamental frequency at the mux output. The on-resistance of the device varies with the amplitude of the input signal and results in distortion when the drain pin is connected to a low-impedance load. Total harmonic distortion plus noise is denoted as THD + N.



Figure 14-9. THD + N Measurement Setup

## 14.10 Power Supply Rejection Ratio (PSRR)

PSRR measures the ability of a device to prevent noise and spurious signals that appear on the supply voltage pin from coupling to the output of the switch. The DC voltage on the device supply is modulated by a sine wave of  $100 \text{mV}_{PP}$ . The ratio of the amplitude of signal on the output to the amplitude of the modulated signal is the AC PSRR.



Figure 14-10. AC PSRR Measurement Setup

## 14.11 Charge Injection

Any mismatch in capacitance results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol  $Q_C$ . Figure 14-11 shows the setup used to measure charge injection from Drain (D) to Source (Sx).

Submit Document Feedback





Figure 14-11. Charge Injection Measurement Setup

#### 14.12 Bandwidth

Bandwidth is defined as the range of frequencies that are attenuated by less than 3dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (Dx) of the device. Figure 14-12 shows the setup used to measure bandwidth.



Figure 14-12. Bandwidth Measurement Setup

## 14.13 Off Isolation

Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. Figure 14-13 shows the setup used to measure, and the equation used to calculate off isolation.



Figure 14-13. Off Isolation Measurement Setup

$$Off \, Isolation \, = \, 20 \, \times \, Log \left( \frac{V_{OUT}}{V_S} \right) \tag{1}$$

### 14.14 Crosstalk

Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. Figure 14-14 shows the setup used to measure, and the equation used to calculate crosstalk.



Figure 14-14. Crosstalk Measurement Setup

$$Channel - to - Channel \, Crosstalk \, = \, 20 \, \times \, Log \left( \frac{V_{OUT}}{V_S} \right) \tag{2}$$

Submit Document Feedback

## 15 Detailed Description

## 15.1 Functional Block Diagram

The TMUX4821 is a 1:1, 2-channel and the TMUX4819 is a 2:1 1-channel multiplexer or demultiplexer. Each input is turned on or turned off based on the state of the select lines and  $V_{DD}$  pin.





#### 15.2 Device Functional Modes

Table 15-1 provides the truth table for the TMUX48xx.

Table 15-1. TMUX4821 Truth Table

| VDD | SELx             | Channel x                                                       |
|-----|------------------|-----------------------------------------------------------------|
| 0   | X <sup>(1)</sup> | All channels are off (Hi-Z). Device is in power-off protection. |
| 1   | 0                | Channel x OFF                                                   |
| 1   | 1                | Channel x ON                                                    |

Table 15-2. TMUX4819 Truth Table

| VDD | SEL              | EN | Selected Input Connected To Drain (D) Pin                       |
|-----|------------------|----|-----------------------------------------------------------------|
| 0   | X <sup>(1)</sup> | х  | All channels are off (Hi-Z). Device is in power-off protection. |
| 1   | Х                | 0  | All channels are off (Hi-Z). Device is in power-off protection. |
| 1   | 0                | 1  | SxA                                                             |
| 1   | 1                | 1  | SxB                                                             |

(1) X denotes do not care.

### 15.3 Feature Description

### 15.3.1 Beyond the Supply

The TMUX48xx supports signal voltages beyond the supply on the source (Sx) and drain (Dx) pins up to  $\pm 15$ V. This feature allows both AC and DC bidirectional signals above  $V_{DD}$  and below ground to pass through the switch without distortion, using a unidirectional supply. The device remains within the performance mentioned in the *Electrical Characteristics*.





Figure 15-1. Beyond the Supply Signal Support

#### 15.3.2 Bidirectional Operation

The TMUX48xx conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each channel has very similar characteristics in both directions and supports both analog and digital signals.

#### 15.3.3 Power-Off Protection

The TMUX48xx has powered-off protection up to ±15V on the switch path. This keeps the switch in a high impedance mode and isolates the source (Sx) and drain (Dx) pins when the supply is removed (Vdd = 0V). Powered-off protection minimizes system complexity by removing the need for power supply sequencing on the signal path. The device performance remains within the leakage performance mentioned in the Electrical Specifications. For more information on powered-off protection, refer to Eliminate Power Sequencing with Powered-off Protection Signal Switches.



Figure 15-2. Beyond the Supply Power-Off Protection

#### 15.3.4 1.2V and 1.8V Logic Compatible Inputs

The TMUX48xx has 1.2V logic compatibility with a supply of 1.8V and a 1.8V logic compatibility with a 5V supply (V<sub>DD</sub>). Having lower logic level inputs allows the device to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and bill of material (BOM) cost. For more information on 1.8V logic implementations, refer to Simplifying Design with 1.8V logic Muxes and Switches

#### 15.3.5 Integrated Pull-Down Resistor on Logic Pins

The TMUX48xx has internal weak pull-down resistors to GND so the logic pins are not left floating. This feature integrates up to two external components and reduces system size and cost.

The value of this pull-down resistor is approximately  $6M\Omega$ .

## 15.3.6 Fail-Safe Logic

The TMUX48xx supports Fail-Safe Logic on the control input pin (SEL) allowing for operation up to 5.5V, regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the logic input pin of the TMUX48xx to be ramped to 5.5V while  $V_{DD}$  = 0V. The logic control input is protected against positive faults of up to 5.5V in powered-off condition, but does not offer protection against negative overvoltage conditions.

Submit Document Feedback Product Folder Links: TMUX4821 TMUX4819



## 16 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. Ti's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

## **16.1 Application Information**

TMUX4821 and TMUX4819 are part of the *beyond the supply switches and multiplexers* family of devices. This means that this device can switch signals from -15V to 15V with a low voltage supply from 1.8V to 5.5V. Additionally, TMUX48xx features powered-off protection, which by design keeps the switches open even when there is no supply. This unique feature combination enables the TMUX48xx to be extremely versatile for a wide variety of applications such as boosted outputs and high common mode offsets.

## 16.2 Typical Applications

## 16.2.1 Audio Amplifier Switching

Often, there are multiple audio sources in a system giving the user options on which source will connect to the speaker. To enable switching between these sources, a TMUX48xx can be used. The line-in can be biased to a negative voltage, and class-D amplifier output can be higher than the typically used 3V and 5V supplies. So any circuitry connected needs to handle this bipolar voltage. This same scheme can be used in systems where there are multiple speaker outputs and one source as well. Here the switch is used to switch from an internal speaker to an external one. Figure 16-1 shows the block diagram for these applications. Here a TLV320AlC3x is used as an audio codec driving a TPA313x class D audio amplifier. Additionally, if IEC protection is needed on the external connectors (audio jack input or external speaker), then a 2 channel TPD2E007 can be used.

The TMUX48xx can be used to switch up to ±15V with a supply voltage from 1.8V to 5.5V. The supply can also be driven directly with a GPIO, allowing the user to put the device into ultra-low power mode. In this mode, the TMUX48xx operates with powered-off protection, so any high voltage present on the inputs will not propagate to the outputs. This feature allows for the correct power up cycling and increases system robustness. Additionally, the TMUX48xx features excellent THD+N performance, so there is minimal impact to the audio signal quality through the switch. This allows the system designer to save a significant portion of board area without impacting signal integrity.



Figure 16-1. Audio Amplifier Switching

#### 16.2.1.1 Design Requirements

**Table 16-1. Design Parameters** 

| PARAMETERS                                              | VALUES       |  |  |  |  |
|---------------------------------------------------------|--------------|--|--|--|--|
| Supply (V <sub>DD</sub> )                               | 1.8V to 5.5V |  |  |  |  |
| MUX I/O signal range (V <sub>S</sub> , V <sub>D</sub> ) | -15V to 15V  |  |  |  |  |
| Control logic thresholds (V <sub>SEL</sub> )            | 1.8V to 5.5V |  |  |  |  |

#### 16.2.1.2 Detailed Design Procedure

The TMUX48xx can support bidirectional signals beyond the supply without any external components except for the supply decoupling capacitors. Figure 15-1 shows how the signal range is above and below the device supply range. Additionally with a very low on-resistance and an ultra flat response, the TMUX48xx has a very low THD+N as well as a reduced impact to DC losses and thermal self-heating. These features make the TMUX48xx designed for audio application.

#### 16.2.1.3 Application Curves

The low on-resistance and ultra flat response enable the TMUX48xx to have an extremely low THD+N. This results in little to no impact in audio fidelity, even in high performance systems. This allows the system design to save a significant portion of board area without impacting signal integrity.



Figure 16-2. THD+N with  $R_L = 600\Omega$ 



Figure 16-3. THD+N with  $R_L = 32\Omega$ 

Product Folder Links: TMUX4821 TMUX4819



Because this device has such a low on-resistance, it can be used in applications with very low output speaker impedance such as  $8\Omega$  or  $4\Omega$  systems. In these applications, the current through the switch can increase drastically, causing self heating.

#### 16.2.2 Smart Drug Delivery Flow Meters

For smart drug delivery applications, a precise measurement of the dosage must be monitored. One very accurate architecture that is used is differential time of flight (TOF) using transducers. Many liquid flow sensor systems are higher attenuation compared to gas applications. In these high attenuation scenarios, a higher excitation voltage is used to significantly increase the signal to noise ratio (SNR). A bidirectional 2:1 multiplexer is used to switch the transmission and reception signals from the MCU to the transceivers without distortion.

Because the TMUX48xx can support signals beyond the supply, it is an excellent choice for handling this higher excitation voltage. The TMUX48xx can be used to switch up to -15V to 15V with a supply voltage from 1.8V to 5.5V, with an ultra-low on-resistance to minimize the impact on the signal quality. The supply can also be driven directly with a GPIO, allowing the user to put the device into ultra-low power mode. In this mode the TMUX48xx operates with powered-off protection, so any high voltage present on the inputs will not propagate to the outputs. This allows correct power up cycling and increases system robustness. Additionally, the TMUX48xx features excellent THD+N performance, so there is minimal impact to the signal quality through the switch.



Figure 16-4. Smart Drug Delivery Flow Meters

#### 16.2.2.1 Design Requirements

Table 16-2. Design Parameters

| PARAMETERS                                              | VALUES                          |  |  |  |  |
|---------------------------------------------------------|---------------------------------|--|--|--|--|
| Supply (V <sub>DD</sub> )                               | 1.8V to 5.5V                    |  |  |  |  |
| MUX I/O signal range (V <sub>S</sub> , V <sub>D</sub> ) | -15V to 15V (Beyond the Supply) |  |  |  |  |
| Control logic thresholds (V <sub>SEL</sub> )            | 1.8V to 5.5V                    |  |  |  |  |

#### 16.2.2.2 Detailed Design Procedure

The TMUX48xx can support bidirectional signals beyond the supply without any external components except for the supply decoupling capacitors. Section 15.3.1 shows how the signal range is above and below the device supply range. Additionally with a very low on-resistance and an ultra flat response, the TMUX48xx has a very low THD+N as well as a reduced impact to DC losses and thermal self-heating. These features make the TMUX48xx ideal for high attenuation transducer application. For a more detailed analysis of the flow meter system refer to Section 16.2.2.3.

#### 16.2.2.3 Application Curve

The linear response of the TMUX48xx reduces any impact to signal distortion and loss, making it an excellent choice for high precision industrial systems. The TMUX48xx utilizes a specialized architecture to keep the on-resistance extremely flat, while supporting signals beyond the supply from -15V to 15V. Additionally, the TMUX48xx supports a wide frequency range to drive output capacitive transducers. This with the low on-resistance results in an extremely low insertion loss as well.



Figure 16-5. Insertion Loss Across Frequency

Copyright © 2025 Texas Instruments Incorporated
Product Folder Links: TMUX4821 TMUX4819



## 16.3 Power Supply Recommendations

The operates across a wide supply range from 1.8V to 5.5V, while supporting input or output signals from -15V to 15V.

Power-supply bypassing improves noise margin and prevents switching noise propagation from the supply rails to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1  $\mu$ F to 10  $\mu$ F at  $V_{DD}$  to ground. Place the bypass capacitors as close to the power supply pin of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes.

For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground and power planes. Always confirm that the ground (GND) connection is established before supplies are ramped.

## 16.4 Layout

## 16.4.1 Layout Guidelines

When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self-inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 16-6 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.



Figure 16-6. Trace Example

Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies.

Some key considerations are as follows:

- For reliable operation, connect a decoupling capacitor ranging from 0.1μF to 10μF between VDD and GND. TI recommends a 0.1μF and 1μF capacitor, placing the lowest value capacitor as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the supply voltage.
- · Keep the input lines as short as possible.
- Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary.
- Using multiple vias in parallel will lower the overall inductance and is beneficial for connection to ground planes.

#### 16.4.2 Layout Example



Figure 16-7. TMUX48xx Layout Example

Product Folder Links: TMUX4821 TMUX4819

## 17 Device and Documentation Support

## 17.1 Documentation Support

#### 17.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches application brief
- Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches application brief

## 17.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 17.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 17.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 17.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 17.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 18 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision * (October 2025) to Revision A (December 2025)    | Page |
|---|------------------------------------------------------------------------|------|
| • | Updated data sheet status from Advanced Information to Production Data | 1    |
| • | Updated Section 13                                                     | 10   |
| • | Updated Section 16.1                                                   | 23   |

| DATE         | REVISION | NOTES           |  |  |  |  |
|--------------|----------|-----------------|--|--|--|--|
| October 2025 | *        | Initial Release |  |  |  |  |

## 19 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 12-Dec-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| TMUX4821DSGR          | Active | Production    | WSON (DSG)   8 | 3000   LARGE T&R      | -    | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | T482             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 13-Dec-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TMUX4821DSGR | WSON            | DSG                | 8 | 3000 | 180.0                    | 8.4                      | 2.3        | 2.3        | 1.15       | 4.0        | 8.0       | Q2               |

# PACKAGE MATERIALS INFORMATION

www.ti.com 13-Dec-2025



### \*All dimensions are nominal

|   | Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| I | TMUX4821DSGR | WSON         | DSG             | 8    | 3000 | 182.0       | 182.0      | 20.0        |

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025