TMUX1219 JAJSHF1 -MAY 2019 # TMUX1219 5V、双方向、2:1 の汎用スイッチ ## 1 特長 - レール・ツー・レールの動作 - 双方向の信号パス - 1.8V ロジック互換 - フェイルセーフ・ロジック - 低いオン抵抗: 3Ω - 広い電源電圧範囲: 1.08V~5.5V - -40°C~+125°C の動作温度範囲 - 低い消費電流: 4nA - 遷移時間: 14ns - Break-Before-Make のスイッチング動作 - ESD 保護 (HBM): 2000V ## 2 アプリケーション - アナログおよびデジタル・スイッチング - I2C および SPI バスの多重化 - リモート無線ユニット - バーコード・スキャナ - モータ・ドライブ - ビルディング・オートメーション - アナログ入力モジュール - パワー・デリバリ - ビデオ監視 - POS システム - 家電製品 - コンシューマ・オーディオ ## 3 概要 TMUX1219 は、汎用の CMOS (相補型金属酸化膜半導体) 単極双投 (SPDT) スイッチです。TMUX1219 は、SEL ピンの状態に基づいて、2 つのソース入力間のスイッチングを行います。1.08V~5.5V の広い動作電源電圧範囲により、個人用電子機器からビルディング・オートメーションまで、幅広い用途に使用可能です。このデバイスは、ソース (Sx) およびドレイン (D) ピンで、GND から V<sub>DD</sub> までの範囲の双方向アナログおよびデジタル信号をサポートします。消費電流が 4μA と低いため、携帯型アプリケーションで使用できます。 すべてのロジック入力には1.8Vロジック互換のスレッショルドがあり、有効な電源電圧範囲で動作していれば、TTLとCMOSの両方のロジックと互換性が保証されます。フェイルセーフ・ロジック回路により、電源ピンよりも前に制御ピンに電圧が印加されるため、デバイスへの損傷の可能性が避けられます。 ## 製品情報<sup>(1)</sup> | 型番 | パッケージ | 本体サイズ(公称) | |----------|---------------------------|---------------| | TMUVADAD | SC70 (6) | 2.00mm×1.25mm | | TMUX1219 | SOT-23 (6) <sup>(2)</sup> | 2.90mm×1.60mm | - (1) 提供されているすべてのパッケージについては、データシートの末 尾にあるパッケージ・オプションについての付録を参照してくださ - (2) 製品プレビュー JAJSHF1 –MAY 2019 www.ti.com # 目次 | 1 | 特長1 | 7.8 Crosstalk 17 | |---|-------------------------------------------------------------------|-------------------------------------| | 2 | アプリケーション1 | 7.9 Bandwidth 18 | | 3 | 概要1 | 8 Detailed Description 19 | | 4 | 改訂履歴2 | 8.1 Functional Block Diagram 19 | | 5 | Pin Configuration and Functions3 | 8.2 Feature Description | | 6 | Specifications4 | 8.3 Device Functional Modes 19 | | • | 6.1 Absolute Maximum Ratings | 8.4 Truth Tables | | | 6.2 ESD Ratings | 9 Application and Implementation 20 | | | 6.3 Recommended Operating Conditions | 9.1 Application Information | | | 6.4 Thermal Information | 9.2 Typical Application | | | 6.5 Electrical Characteristics (V <sub>DD</sub> = 5 V ±10 %) 5 | 10 Power Supply Recommendations 22 | | | 6.6 Electrical Characteristics (V <sub>DD</sub> = 3.3 V ±10 %) 7 | 11 Layout 23 | | | 6.7 Electrical Characteristics (V <sub>DD</sub> = 1.8 V ±10 %) 9 | 11.1 Layout Guidelines23 | | | 6.8 Electrical Characteristics (V <sub>DD</sub> = 1.2 V ±10 %) 11 | 11.2 Layout Example23 | | | 6.9 Typical Characteristics | 12 デバイスおよびドキュメントのサポート | | 7 | Parameter Measurement Information 14 | 12.1 ドキュメントのサポート24 | | | 7.1 On-Resistance | 12.2 ドキュメントの更新通知を受け取る方法24 | | | 7.2 Off-Leakage Current | 12.3 コミュニティ・リソース24 | | | 7.3 On-Leakage Current | 12.4 商標24 | | | 7.4 Transition Time | 12.5 静電気放電に関する注意事項24 | | | 7.5 Break-Before-Make | 12.6 Glossary | | | 7.6 Charge Injection 16 | 13 メカニカル、パッケージ、および注文情報24 | | | 7.7 Off Isolation | | | | | | # 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | 日付 | リビジョン | 注 | |------------|-------|----| | 2019 年 5 月 | * | 初版 | www.ti.com # 5 Pin Configuration and Functions **Product Preview** #### **Pin Functions** | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | |------|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | NAME | NO. | ITPE' | DESCRIPTION | | | | | | SEL | 1 | I | Select pin: controls state of the switch according to 表 1. (Logic Low = S1 to D, Logic High = S2 to D) | | | | | | VDD | 2 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1 $\mu$ F to 10 $\mu$ F between $V_{DD}$ and GND. | | | | | | GND | 3 | Р | Ground (0 V) reference | | | | | | S1 | 4 | I/O | Source pin 1. Can be an input or output. | | | | | | D | 5 | I/O | Drain pin. Can be an input or output. | | | | | | S2 | 6 | I/O | Source pin 2. Can be an input or output. | | | | | (1) I = input, O = output, I/O = input and output, P = power ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |-----------------------------------------|--------------------------------------------|------|----------------------|------| | $V_{DD}$ | Supply voltage | -0.5 | 6 | V | | $V_{SEL}$ | Logic control input pin voltage (SEL) | -0.5 | 6 | V | | I <sub>SEL</sub> | Logic control input pin current (SEL) | -30 | 30 | mA | | $V_S$ or $V_D$ | Source or drain voltage (Sx, D) | -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, D) | -30 | 30 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | $T_J$ | Junction temperature | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002, all pins (2) | ±750 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | and the an temperature range (amous surermes notes) | | | | |----------------------------------|----------------------------------------------------------------|------|----------|------| | | | MIN | NOM MAX | UNIT | | $V_{DD}$ | Supply voltage | 1.08 | 5.5 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) (Sx, D) | 0 | $V_{DD}$ | V | | $V_{SEL}$ | Logic control input pin voltage (SEL) | 0 | 5.5 | V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | ô | #### 6.4 Thermal Information | | | TMUX1219 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | SC70 (DCK) | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 243.1 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 206.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 128.3 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 107.8 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 128.0 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. www.ti.com # 6.5 Electrical Characteristics ( $V_{DD} = 5 \text{ V} \pm 10 \text{ \%}$ ) at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | | |------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------|----------------|--------|-------|------|----| | ANALO | G SWITCH | | | | | | | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 3 | | Ω | | | R <sub>ON</sub> | On-resistance | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 5 | Ω | | | | | Refer to On-Resistance | -40°C to +125°C | | | 6 | Ω | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.15 | | Ω | | | $\Delta R_{ON}$ | On-resistance matching between channels | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 0.4 | Ω | | | | Giamicis | Refer to On-Resistance | -40°C to +125°C | | | 1 | Ω | | | _ | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 1.5 | | Ω | | | R <sub>ON</sub> | On-resistance flatness | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | 2 | | Ω | | | FLAT | | Refer to On-Resistance | -40°C to +125°C | | 3 | | Ω | | | | | V <sub>DD</sub> = 5 V | 25°C | | ±5 | | nA | | | | Source off leakage current <sup>(1)</sup> | Switch Off | -40°C to +85°C | -25 | | 25 | nA | | | I <sub>S(OFF)</sub> | | $V_D = 4.5 \text{ V} / 1.5 \text{ V}$<br>$V_S = 1.5 \text{ V} / 4.5 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +125°C | -40 | | 40 | nA | | | | Channel on leakage current | V <sub>DD</sub> = 5 V | 25°C | | ±15 | | nA | | | $I_{D(ON)}$ | | Channel on leakage current Switch On | | -40°C to +85°C | -50 | | 50 | nA | | I <sub>S(ON)</sub> | | $V_D = V_S = 4.5 \text{ V} / 1.5 \text{ V}$<br>Refer to On-Leakage Current | -40°C to +125°C | -80 | | 80 | nA | | | LOGIC | INPUTS (SEL) | | · · | | | ' | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.49 | | 5.5 | V | | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.87 | V | | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | Ė | ±0.005 | | μA | | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μA | | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | | POWER | SUPPLY | | | | | | | | | | V supply surrent | Logic inputs – 0 V or 5 5 V | 25°C | | 0.003 | | μΑ | | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0 V or 5.5 V | -40°C to +125°C | | | 1.5 | μA | | <sup>(1)</sup> When $V_S$ is 4.5 V, $V_D$ is 1.5 V or when $V_S$ is 1.5 V, $V_D$ is 4.5 V. # Electrical Characteristics ( $V_{DD} = 5 \text{ V} \pm 10 \text{ \%}$ ) (continued) at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|--------------------------------------------------------------------------|-----------------|-----|-----------------|-----|------| | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 3 V | 25°C | | 12 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 18 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 19 | ns | | | | V <sub>S</sub> = 3 V | 25°C | | 8 | | ns | | topen | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_D = 1 V$ $R_S = 0 \Omega$ , $C_L = 1 nF$ Refer to Charge Injection | 25°C | | -10 | | рС | | | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | <del>-</del> 65 | | dB | | O <sub>ISO</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | <b>–</b> 45 | | dB | | V | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Crosstalk | 25°C | | -65 | | dB | | X <sub>TALK</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | -45 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Bandwidth | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | www.ti.com # 6.6 Electrical Characteristics ( $V_{DD} = 3.3 \text{ V} \pm 10 \%$ ) at $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------|-----------------|------|-------|--------------|------| | ANALO | G SWITCH | | ' | | | 1 | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 5 | | Ω | | $R_{ON}$ | On-resistance | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 10 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 12 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.15 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | I <sub>SD</sub> = 10 mA | -40°C to +85°C | | | 1 | Ω | | | Chamicis | Refer to On-Resistance | -40°C to +125°C | | | 1 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 3.5 | | Ω | | R <sub>ON</sub> | On-resistance flatness | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | 4 | | Ω | | FLAT | | Refer to On-Resistance | -40°C to +125°C | | 5 | | Ω | | | | V <sub>DD</sub> = 3.3 V | 25°C | | ±5 | | nA | | | Source off leakage current <sup>(1)</sup> | Switch Off V <sub>D</sub> = 3 V / 1 V V <sub>S</sub> = 1 V / 3 V Refer to Off-Leakage Current | -40°C to +85°C | -25 | | 25 | nA | | I <sub>S(OFF)</sub> | | | -40°C to +125°C | -40 | | 40 | nA | | | | V <sub>DD</sub> = 3.3 V | 25°C | | ±15 | | nA | | $I_{D(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 3 \text{ V} / 1 \text{ V}$<br>Refer to On-Leakage Current | -40°C to +85°C | -50 | | 50 | nA | | I <sub>S(ON)</sub> | | | -40°C to +125°C | -80 | | 80 | nA | | LOGIC | INPUTS (SEL) | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.35 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | ± | 0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to 125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | RSUPPLY | | • | • | | <del>!</del> | | | | V | Laria innuta OV an F. F.V | 25°C | ( | 0.003 | | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.8 | μΑ | | | | | | | | | | <sup>(1)</sup> When $V_S$ is 3 V, $V_D$ is 1 V or when $V_S$ is 1 V, $V_D$ is 3 V. # Electrical Characteristics ( $V_{DD}$ = 3.3 V ±10 %) (continued) at $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|---------------------------------|--------------------------------------------------------------------------|-----------------|-----|------------|-----|------| | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 2 V | 25°C | | 14 | | ns | | t <sub>TRAN</sub> | Switching time between channels | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 20 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 21 | ns | | | | V <sub>S</sub> = 2 V | 25°C | | 9 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_D = 1 V$ $R_S = 0 \Omega$ , $C_L = 1 nF$ Refer to Charge Injection | 25°C | | -6 | | рС | | | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | <b>–45</b> | | dB | | V | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Crosstalk | 25°C | | -65 | | dB | | X <sub>TALK</sub> | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | -45 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>Refer to Bandwidth | 25°C | | 250 | _ | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | www.ti.com # 6.7 Electrical Characteristics ( $V_{DD} = 1.8 \text{ V} \pm 10 \text{ \%}$ ) at $T_A = 25$ °C, $V_{DD} = 1.8 \text{ V}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALO | G SWITCH | | | | | | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 40 | | Ω | | R <sub>ON</sub> | On-resistance | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 80 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 80 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.4 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 1.5 | Ω | | | Charlies | Refer to On-Resistance | -40°C to +125°C | | | 1.5 | Ω | | | | V <sub>DD</sub> = 1.98 V | 25°C | | ±5 | | nA | | | 0 (1) | Switch Off | -40°C to +85°C | -25 | | 25 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | $V_D = 1.62 \text{ V} / 1 \text{ V}$<br>$V_S = 1 \text{ V} / 1.62 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +125°C | -40 | | 40 | nA | | | Channel on leakage current | V <sub>DD</sub> = 1.98 V | 25°C | | ±15 | | nA | | $I_{D(ON)}$ | | Switch On | -40°C to +85°C | -50 | | 50 | nA | | I <sub>S(ON)</sub> | | $V_D = V_S = 1.62 \text{ V} / 1 \text{ V}$<br>Refer to On-Leakage Current | -40°C to +125°C | -80 | | 80 | nA | | LOGIC | INPUTS (SEL) | • | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.07 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.68 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | | | | | V supply surrent | Logic inputs OV or F 5 V | 25°C | | 0.001 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.6 | μΑ | | | + | + | _ | | | | | <sup>(1)</sup> When $V_S$ is 1.62 V, $V_D$ is 1 V or when $V_S$ is 1 V, $V_D$ is 1.62 V. # Electrical Characteristics ( $V_{DD}$ = 1.8 V ±10 %) (continued) at $T_A = 25$ °C, $V_{DD} = 1.8 \text{ V}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------------------------|--------------------------------------------------------------------------|-----------------|-----|-------------|-----|------| | DYNAN | IIC CHARACTERISTICS | , | | | | | | | | | V <sub>S</sub> = 1 V | 25°C | | 28 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 44 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 44 | ns | | | | V <sub>S</sub> = 1 V | 25°C | | 16 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_D = 1 V$ $R_S = 0 \Omega$ , $C_L = 1 nF$ Refer to Charge Injection | 25°C | | -3 | | рС | | 0 | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | | <b>–</b> 45 | | dB | | V | Crosstelli | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Crosstalk | 25°C | | -65 | | dB | | X <sub>TALK</sub> | Crosstalk | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | <b>–</b> 45 | | dB | | BW | Bandwidth | $R_L = 50 \ \Omega, \ C_L = 5 \ pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | www.ti.com # 6.8 Electrical Characteristics ( $V_{DD} = 1.2 \text{ V} \pm 10 \text{ \%}$ ) at $T_A = 25$ °C, $V_{DD} = 1.2$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------|-----------------|------|--------|-------|------| | ANALO | G SWITCH | - | · | | | | | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 70 | | Ω | | R <sub>ON</sub> | On-resistance | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 105 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 105 | Ω | | | | $V_S = 0 \text{ V to } V_{DD}$ | 25°C | | 0.4 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | $I_{SD} = 10 \text{ mA}$ | -40°C to +85°C | | | 1.5 | Ω | | | Chamers | Refer to On-Resistance | -40°C to +125°C | | | 1.5 | Ω | | | | V <sub>DD</sub> = 1.32 V | 25°C | | ±5 | | nA | | | 0 (1) | Switch Off | -40°C to +85°C | -25 | | 25 | nA | | I <sub>S(OFF)</sub> So | Source off leakage current <sup>(1)</sup> | $V_D = 1 \text{ V} / 0.8 \text{ V}$<br>$V_S = 0.8 \text{ V} / 1 \text{ V}$<br>Refer to Off-Leakage Current | -40°C to +125°C | -40 | | 40 | nA | | | Channel on leakage current | V <sub>DD</sub> = 1.32 V | 25°C | | ±15 | | nA | | $I_{D(ON)}$ | | Switch On | -40°C to +85°C | -50 | | 50 | nA | | I <sub>S(ON)</sub> | | $V_D = V_S = 1 \text{ V} / 0.8 \text{ V}$<br>Refer to On-Leakage Current | -40°C to +125°C | -80 | | 80 | nA | | LOGIC | INPUTS (SEL) | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 0.96 | | 5.5 | V | | $V_{IL}$ | Input logic low | | -40°C to +125°C | 0 | | 0.36 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | : | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | | | | | V | Laria innuta OV as 5.5V | 25°C | | 0.003 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0 V or 5.5 V | -40°C to +125°C | | | 0.5 | μA | <sup>(1)</sup> When $V_S$ is 1 V, $V_D$ is 0.8 V or when $V_S$ is 0.8 V, $V_D$ is 1 V. # Electrical Characteristics ( $V_{DD} = 1.2 \text{ V} \pm 10 \text{ \%}$ ) (continued) at $T_A = 25^{\circ}C$ , $V_{DD} = 1.2 \text{ V}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------------------------|--------------------------------------------------------------------------|-----------------|------------|-------------|-----|------| | DYNAN | IIC CHARACTERISTICS | · | 1 | | | 1 | | | | | V <sub>S</sub> = 1 V | 25°C | | 55 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | | | 190 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 190 | ns | | | | V <sub>S</sub> = 1 V | 25°C | | 28 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200 \Omega, C_L = 15 pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | Q <sub>C</sub> | Charge Injection | $V_D = 1 V$ $R_S = 0 \Omega$ , $C_L = 1 nF$ Refer to Charge Injection | 25°C | | -2 | | рС | | 0 | | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Off Isolation | 25°C | -65<br>-45 | | dB | | | V | Caractella | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 1 MHz<br>Refer to Crosstalk | 25°C | | -65 | | dB | | X <sub>TALK</sub> Crosstalk | Crosstaik | $R_L = 50 \Omega$ , $C_L = 5 pF$<br>f = 10 MHz<br>Refer to Crosstalk | 25°C | | <b>–</b> 45 | | dB | | BW | Bandwidth | $R_L = 50 \Omega$ , $C_L = 5 pF$ | 25°C | | 250 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1 MHz | 25°C | | 7 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1 MHz | 25°C | | 23 | | pF | www.tij.co.jp # 6.9 Typical Characteristics at $T_A = 25$ °C, $V_{DD} = 5$ V (unless otherwise noted) # 7 Parameter Measurement Information #### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in 2 7. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : 図 7. On-Resistance Measurement Setup ## 7.2 Off-Leakage Current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . The setup used to measure off-leakage current is shown in 図 8. 図 8. Off-Leakage Measurement Setup JAJSHF1 -MAY 2019 www.tij.co.jp #### 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol I<sub>S(ON)</sub>. Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. Z 9 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 図 9. On-Leakage Measurement Setup #### 7.4 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 10% after the logic control signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. 2 10 shows the setup used to measure transition time, denoted by the symbol trransition. 図 10. Transition-Time Measurement Setup JAJSHF1 – MAY 2019 www.tij.co.jp #### 7.5 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. 🗵 11 shows the setup used to measure break-before-make delay, denoted by the symbol t<sub>OPEN(BBM)</sub>. 図 11. Break-Before-Make Delay Measurement Setup ## 7.6 Charge Injection The TMUX1219 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . $\boxed{2}$ 12 shows the setup used to measure charge injection from Drain (D) to Source (Sx). 図 12. Charge-Injection Measurement Setup **INSTRUMENTS** #### 7.7 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. $\boxtimes$ 13 shows the setup used to measure, and the equation used to calculate off isolation. 図 13. Off Isolation Measurement Setup Off Isolation = $$20 \cdot \text{Log}\left(\frac{V_{\text{OUT}}}{V_{\text{S}}}\right)$$ (1) ## 7.8 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. 🗵 14 shows the setup used to measure, and the equation used to calculate crosstalk. 図 14. Crosstalk Measurement Setup Channel-to-Channel Crosstalk = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (2) #### 7.9 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. $\boxtimes$ 15 shows the setup used to measure bandwidth. 図 15. Bandwidth Measurement Setup www.tij.co.jp JAJSHF1 - MAY 2019 #### 8 Detailed Description #### 8.1 Functional Block Diagram The TMUX1219 is an 2:1 (SPDT), 1-channel switch where the input is controlled with a single select (SEL) control pin. 図 16. TMUX1219 Functional Block Diagram #### 8.2 Feature Description #### 8.2.1 Bidirectional Operation The TMUX1219 conducts equally well from source (Sx) to drain (D) or from drain (D) to source (Sx). The device has very similar characteristics in both directions and supports both analog and digital signals. #### 8.2.2 Rail to Rail Operation The valid signal path input/output voltage for TMUX1219 ranges from GND to V<sub>DD</sub>. #### 8.2.3 1.8 V Logic Compatible Inputs The TMUX1219 has 1.8-V logic compatible control for the logic control input (SEL). The logic input threshold scales with supply but still provides 1.8-V logic control when operating at 5.5 V supply voltage. 1.8-V logic level inputs allow the TMUX1219 to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8 V logic implementations refer to Simplifying Design with 1.8 V logic Muxes and Switches #### 8.2.4 Fail-Safe Logic The TMUX1219 supports Fail-Safe Logic on the control input pin (SEL) allowing for operation up to 5.5 V, regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pin of the TMUX1219 to be ramped to 5.5 V while $V_{DD} = 0$ V. Additionally, the feature enables operation of the TMUX1219 with V<sub>DD</sub> = 1.2 V while allowing the select pin to interface with a logic level of another device up to 5.5 V. #### 8.3 Device Functional Modes The select (SEL) pin of the TMUX1219 controls which source channel is connected to the drain of the device. When a signal path is not selected, that source pin is in high impedance mode (HI-Z). The control pin can be as high as 5.5 V. #### 8.4 Truth Tables #### 表 1. TMUX1219 Truth Table | CONTROL LOGIC (SEL) | Selected Source (Sx) Connected To Drain (D) Pin | |---------------------|-------------------------------------------------| | 0 | S1 | | 1 | \$2 | # 9 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The TMUX12xx family offers good system performance across a wide operating supply (1.08V to 5.5V). These devices include 1.8V logic compatible control input pins that enable operation in systems with 1.8V I/O rails. Additionally, the control input pin supports Fail-Safe Logic which allows for operation up to 5.5V, regardless of the state of the supply pin. This protection stops the logic pins from back-powering the supply rail. These features of the TMUX12xx, a family of general purpose multiplexers and switches, reduce system complexity, board size, and overall system cost. #### 9.2 Typical Application ### 9.2.1 Switchable Operational Amplifier Gain Setting One example application of the TMUX1219 is to change an Op Amp from unity gain setting to an inverting amplifier configuration. Utilizing a switch allows a system to have a configurable gain and allows the same architecture to be utilized across the board for various inputs to the system. 17 shows the TMUX1219 configured for gain setting application. 図 17. Switchable Op Amp Gain Setting #### 9.2.1.1 Design Requirements This design example uses the parameters listed in 表 2. #### 表 2. Design Parameters | PARAMETERS | VALUES | |--------------------------------------------------|---------------------------------------| | Input Signal | 0 V to 2.75 V | | Mux Supply (V <sub>DD</sub> ) | 2.75 V | | Op Amp Supply (V <sub>+</sub> / V <sub>-</sub> ) | ±2.75 V | | Mux I/O signal range | 0 V to V <sub>DD</sub> (Rail to Rail) | | Control logic thresholds | 1.8 V compatible (up to 5.5V) | www.tij.co.jp #### 9.2.1.2 Detailed Design Procedure The application shown in 2 17 demonstrates how to use a single control input and toggle between gain settings of -1 and +1. If switching between inverting and unity gain is not required, the TMUX1219 can be utilized in the feedback path to select different feedback resistors and provide scalable gain settings for configurable signal conditioning. The TMUX1219 can be operated without any external components except for the supply decoupling capacitors. The select pin is recommended to have a weak pull-down or pull-up resistor to ensure the input is in a known state. All inputs to the switch must fall within the recommend operating conditions of the TMUX1219 including signal range and continuous current. For this design with a supply of 2.75 V the signal range can be 0 V to 2.75 V and the max continuous current can be 30 mA. #### 9.2.1.3 Application Curve $T_A = 25^{\circ}C$ 図 18. On-Resistance vs Source or Drain Voltage #### 9.2.2 Input Control for Power Amplifier Another application of the TMUX1219 is for input control of a power amplifier. Utilizing a switch allows a system to control when the DAC is connected to the power amplifier, and can stop biasing the power amplifier by switching the gate to GND. 19 shows the TMUX1219 configured for control of the power amplifier. 図 19. Input Control of Power Amplifier JAJSHF1 – MAY 2019 www.tij.co.jp # TEXAS INSTRUMENTS #### 9.2.2.1 Design Requirements This design example uses the parameters listed in 表 2. #### 表 3. Design Parameters | PARAMETERS | VALUES | |---------------------------|---------------------------------------| | Supply (V <sub>DD</sub> ) | 5 V | | Mux I/O signal range | 0 V to V <sub>DD</sub> (Rail to Rail) | | Control logic thresholds | 1.8 V compatible (up to 5.5V) | #### 9.2.2.2 Detailed Design Procedure The application shown in 🗵 19 demonstrates how to toggle between the DAC output and GND for control of a power amplifier using a single control input. The DAC output is utilized to bias the gate of the power amplifier and can be disconnected from the circuit using the select pin of the switch. The TMUX1219 can support 1.8-V logic signals on the control input, allowing the device to interface with low logic controls of an FPGA or MCU. The TMUX1219 can be operated without any external components except for the supply decoupling capacitors. The select pin is recommended to have a weak pull-down or pull-up resistor to ensure the input is in a known state. All inputs to the switch must fall within the recommend operating conditions of the TMUX1219 including signal range and continuous current. For this design with a supply of 5 V the signal range can be 0 V to 5 V and the max continuous current can be 30 mA. #### 9.2.2.3 Application Curve A key parameter for this application is the transition time of the device. Faster transition time allows the system to toggle between input sources at a faster rate and allows the output to settle to the final value. The TMUX1219 has a transition time that varies with supply voltage and is shown in 20 ## 10 Power Supply Recommendations The TMUX1219 operates across a wide supply range of 1.08 V to 5.5 V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from 0.1 $\mu F$ to 10 $\mu F$ from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. ## 11 Layout #### 11.1 Layout Guidelines #### 11.1.1 Layout Information When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Z 21 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 図 21. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, throughhole pins are not recommended at high frequencies. - Decouple the V<sub>DD</sub> pin with a 0.1-µF capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. #### 11.2 Layout Example 図 22. TMUX1219 Layout Example # 12 デバイスおよびドキュメントのサポート #### 12.1 ドキュメントのサポート #### 12.1.1 関連資料 テキサス・インスツルメンツ、『低CONマルチプレクサにおける安定性の問題の改善』 テキサス・インスツルメンツ、『1.8Vロジックのマルチプレクサおよびスイッチにおける設計の単純化』 テキサス・インスツルメンツ、『電源オフ保護を備えた信号スイッチで電源シーケンスを不要に』 テキサス・インスツルメンツ、『高電圧アナログ・マルチプレクサのシステムレベル保護』 ## 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ## 12.3 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.4 商標 E2E is a trademark of Texas Instruments. #### 12.5 静電気放電に関する注意事項 すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。 静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。 #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 7-Aug-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (1) | (2) | | | (5) | (4) | (5) | | (0) | | TMUX1219DBVR | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 26IT | | TMUX1219DBVR.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 26IT | | TMUX1219DBVRG4 | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 26IT | | TMUX1219DBVRG4.A | Active | Production | SOT-23 (DBV) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 26IT | | TMUX1219DCKR | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1F5 | | TMUX1219DCKR.A | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 1F5 | | TMUX1219DCKRG4 | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1F5 | | TMUX1219DCKRG4.A | Active | Production | SC70 (DCK) 6 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1F5 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 7-Aug-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TMUX1219: Automotive : TMUX1219-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX1219DBVR | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TMUX1219DBVRG4 | SOT-23 | DBV | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TMUX1219DCKR | SC70 | DCK | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TMUX1219DCKRG4 | SC70 | DCK | 6 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jun-2025 #### \*All dimensions are nominal | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|---------------------|-----|------|------|-------------|------------|-------------| | TMUX1219DBVR | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TMUX1219DBVRG4 | SOT-23 | DBV | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TMUX1219DCKR | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 | | TMUX1219DCKRG4 | SC70 | DCK | 6 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.25 per side. - 4. Leads 1,2,3 may be wider than leads 4,5,6 for package orientation. - 5. Refernce JEDEC MO-178. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side. 4. Falls within JEDEC MO-203 variation AB. NOTES: (continued) 5. Publication IPC-7351 may have alternate designs. 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated