TMUX1109 5V、±2.5V、低リーク電流、4:1、2 チャネルの高精度マルチプレク # サ #### 1 特長 単電源電圧範囲:1.08V~5.5V 両電源電圧範囲:±2.75V 小さいリーク電流:3pA 少ない電荷注入:1pC 低いオン抵抗:1.8Ω -40°C~+125°Cの動作温度範囲 1.8V ロジック互換 フェイルセーフ ロジック ・ レールツーレールの動作 双方向の信号パス ブレイク ビフォー メイクのスイッチング動作 ESD 保護 (HBM):2000V ### 2 アプリケーション - 超音波スキャナ - メディカル モニタと診断 - 光学ネットワーク機器 - 光学テスト機器 - リモート無線ユニット - 有線ネットワーク - ATE 試験装置 - ファクトリオートメーションと産業用制御 - プログラマブル ロジック コントローラ (PLC) - アナログ入力モジュール - ソナー受信機 - モーター駆動 - サーボドライブ位置フィードバック アプリケーションの例 #### 3 概要 TMUX1109 は、高精度の CMOS (相補型金属酸化膜半 導体)マルチプレクサ(MUX)です。TMUX1109は、差動 4:1 チャネルまたはデュアル 4:1 シングル エンド チャネル を提供します。1.08V~5.5V の広い電源電圧範囲で動作 するため、医療機器から産業システムまで、幅広い用途に 適しています。このデバイスは、ソース (Sx) およびドレイン (D) ピンで、GND から VDD までの範囲の双方向アナログ およびデジタル信号をサポートします。すべてのロジック 入力のスレッショルドは 1.8V ロジック互換で、有効な電源 電圧範囲で動作していれば、TTL と CMOS の両方のロ ジックと互換性が持たせることができます。フェイルセーフ ロジック回路により、電源ピンよりも先に制御ピンに電圧が 印加されるため、デバイスへの損傷の可能性が避けられま す。 TMUX1109 は、高精度スイッチおよびマルチプレクサの デバイスファミリの製品です。これらのデバイスは、オンお よびオフ時のリーク電流が非常に小さく、電荷注入も少な いため、高精度の測定用途に使用できます。消費電流が 8nA と低く、小さいパッケージ オプションが存在するた め、携帯型アプリケーションでも使用できます。 #### パッケージ情報 | | Y ' / / INTR | | |----------|----------------|--------------------------| | 部品番号 | パッケージ (1) | パッケージ サイズ <sup>(2)</sup> | | TMUX1109 | PW (TSSOP, 16) | 5mm × 6.4mm | | | RSV (QFN, 16) | 2.6mm × 1.8mm | - 詳細については、セクション 10 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 ブロック図 ### **Table of Contents** | 1 | 特長 | 1 | |---|----------------------------------------------------------------|---------| | 2 | アプリケーション | 1 | | | 概要 | | | | Pin Configuration and Functions | | | | Specifications | | | | 5.1 Absolute Maximum Ratings | | | | 5.2 ESD Ratings | | | | 5.3 Recommended Operating Conditions | | | | 5.4 Thermal Information | <u></u> | | | 5.5 Electrical Characteristics (V <sub>DD</sub> = 5V ±10 %) | | | | 5.6 Electrical Characteristics (V <sub>DD</sub> = 3.3V ±10 %) | 7 | | | 5.7 Electrical Characteristics (V <sub>DD</sub> = 2.5V ±10 %), | | | | (V <sub>SS</sub> = -2.5V ±10 %) | 8 | | | 5.8 Electrical Characteristics (V <sub>DD</sub> = 1.8V ±10 %) | 10 | | | 5.9 Electrical Characteristics (V <sub>DD</sub> = 1.2V ±10 %) | 12 | | 6 | Detailed Description | | | | 6.1 Overview | | | | 6.2 Functional Block Diagram | | | 23 | |----| | 25 | | 26 | | 26 | | 26 | | 28 | | 28 | | 30 | | 30 | | 30 | | 30 | | 30 | | 30 | | 30 | | 30 | | | | 31 | | | ### **4 Pin Configuration and Functions** 図 4-1. PW Package, 16-Pin TSSOP (Top View) 図 4-2. RSV Package, 16-Pin QFN (Top View) 表 4-1. Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | |------|-------|---------------------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | TSSOP | UQFN | ITPE\" | DESCRIPTION | | A0 | 1 | 15 | I | Address line 0. Controls the switch configuration as listed in 表 6-1. | | EN | 2 | 16 | 1 | Active high logic input. When this pin is low, all switches are turned off. When this pin is high, the A[1:0] address inputs determine which switch is turned on. | | VSS | 3 | 1 | Р | Negative power supply. This pin is the most negative power-supply potential. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{SS}$ and GND. $V_{SS}$ can be connected to ground for single supply applications. | | S1A | 4 | 2 | I/O | Source pin 1A. Can be an input or output. | | S2A | 5 | 3 | I/O | Source pin 2A. Can be an input or output. | | S3A | 6 | 4 | I/O | Source pin 3A. Can be an input or output. | | S4A | 7 | 5 | I/O | Source pin 4A. Can be an input or output. | | DA | 8 | 6 | I/O | Drain pin A. Can be an input or output. | | DB | 9 | 7 | I/O | Drain pin B. Can be an input or output. | | S4B | 10 | 8 | I/O | Source pin 4B. Can be an input or output. | | S3B | 11 | 9 | I/O | Source pin 3B. Can be an input or output. | | S2B | 12 | 10 | I/O | Source pin 2B. Can be an input or output. | | S1B | 13 | 11 | I/O | Source pin 1B. Can be an input or output. | | VDD | 14 | 12 | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ between $V_{DD}$ and GND. | | GND | 15 | 13 | Р | Ground (0V) reference | | A1 | 16 | 14 | I | Address line 1. Controls the switch configuration as listed in 表 6-1. | (1) I = input, O = output, I/O = input and output, P = power #### **5 Specifications** #### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) (3) | | | MIN | MAX | UNIT | |-----------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|------| | V <sub>DD</sub> -V <sub>SS</sub> | | -0.5 | 6 | V | | $V_{DD}$ | Supply voltage | -0.5 | 6 | V | | V <sub>SS</sub> | | -3.0 | 0.3 | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage (EN, A0, A1) | -0.5 | 6 | V | | I <sub>SEL</sub> or I <sub>EN</sub> | Logic control input pin current (EN, A0, A1) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, Dx) | -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, Dx) | IDC ± 10 % <sup>(4)</sup> | IDC ± 10 % <sup>(4)</sup> | mA | | I <sub>S</sub> or I <sub>D (PEAK)</sub> | Source and drain peak current: (1 ms period max, 10% duty cycle maximum) (Sx, SxA, SxB, D, DA, DB) | Ipeak ± 10 % <sup>(4)</sup> | Ipeak ± 10 % <sup>(4)</sup> | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | P <sub>tot</sub> | Total power dissipation <sup>(5)</sup> (6) | | 500 | mW | | T <sub>J</sub> | Junction temperature | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - (3) All voltages are with respect to ground, unless otherwise specified. - (4) Refer to Recommended Operating Conditions for I<sub>DC</sub> and I<sub>Peak</sub> ratings. - (5) For TSSOP package: P<sub>tot</sub> derates linearly above TA=90°C by 8.41mW/°C - 6) For QFN package: P<sub>tot</sub> derates linearly above TA=82°C by 7.43mW/°C #### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Floatroatatia diaaharra | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | W | | V <sub>(ESD)</sub> | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |-------------------------------------|-------------------------------------------------|------------------|-----------------|-----------------------------------------------------------------------------|------| | V <sub>DD</sub> | Positive power supply voltage (single) | | 1.08 | 5.5 | V | | V <sub>SS</sub> | Negative power supply voltage (dual) | | -2.75 | 0 | V | | V <sub>DD</sub> - V <sub>SS</sub> | Supply rail voltage difference | | 1.08 | 5.5 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or dra | in pin) (Sx, Dx) | V <sub>SS</sub> | $V_{DD}$ | V | | V <sub>SEL</sub> or V <sub>EN</sub> | Logic control input pin voltage | | 0 | 5.5 | V | | T <sub>A</sub> | Ambient temperature | | -40 | 125 | °C | | | | Tj = 25°C | | 1.08 5.5<br>-2.75 0<br>1.08 5.5<br>V <sub>SS</sub> V <sub>DD</sub><br>0 5.5 | mA | | | Continuous current through switch | Tj = 85°C | | | mA | | I <sub>DC</sub> | Continuous current unough switch | Tj = 125°C | | 60 | mA | | | | Tj = 130°C | | 5.5<br>0<br>5.5<br>V <sub>DD</sub><br>5.5<br>125<br>150<br>120<br>60 | mA | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 5.3 Recommended Operating Conditions (続き) over operating free-air temperature range (unless otherwise noted) | | | | MIN NOM | MAX | UNIT | |-------|----------------------------------------------------------------------|------------|---------|-----|------| | | | Tj = 25°C | 300 | | mA | | | Peak current through switch(1 ms period max, 10% duty cycle maximum) | Tj = 85°C | 300 | | mA | | Ipeak | | Tj = 125°C | 180 | | mA | | | | Tj = 130°C | 160 | | mA | #### **5.4 Thermal Information** | | | TMU | TMUX1109 | | | | |-----------------------|----------------------------------------------|------------|-----------|------|--|--| | | THERMAL METRIC <sup>(1)</sup> | PW (TSSOP) | RSV (QFN) | UNIT | | | | | | 16 PINS | 16 PINS | | | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 118.9 | 134.6 | °C/W | | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 49.3 | 74.3 | °C/W | | | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 65.2 | 62.8 | °C/W | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 7.6 | 4.3 | °C/W | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 64.6 | 61.1 | °C/W | | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 5.5 Electrical Characteristics (V<sub>DD</sub> = 5V ±10 %) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------|-----------------|--------|--------|---------------------------------------------------------------------------------------------------------|------| | ANALC | G SWITCH | | _ | | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 1.8 | 4 | Ω | | $R_{ON}$ | On-resistance | I <sub>SD</sub> = 10mA | –40°C to +85°C | | | 4.5 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 3 4<br>4.5<br>4.9<br>3 0.4<br>0.5<br>5 1.6<br>1.6<br>5 0.08<br>0.3<br>0.9<br>1 0.1<br>0.75<br>3.5 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.18 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | I <sub>SD</sub> = 10mA | –40°C to +85°C | | | 1.8 4<br>4.5<br>4.9<br>18 0.4<br>0.5<br>85 1.6<br>1.6<br>05 0.08<br>0.3<br>0.9<br>01 0.1<br>0.75<br>3.5 | Ω | | | Granners | Refer to On-Resistance | -40°C to +125°C | | | | Ω | | R <sub>ON</sub><br>FLAT | On-resistance flatness | $V_S = 0V \text{ to } V_{DD}$ $I_{SD} = 10\text{mA}$ | 25°C | | 0.85 | | Ω | | | | | –40°C to +85°C | | | 1.6 | Ω | | FLAI | | Refer to On-Resistance | -40°C to +125°C | | 1.6 | Ω | | | | | $V_{DD}$ = 5V<br>Switch Off<br>$V_{D}$ = 4.5V / 1.5V<br>$V_{S}$ = 1.5V / 4.5V<br>Refer to Off-Leakage Current | 25°C | -0.08 | ±0.005 | 0.08 | nA | | lovossy | Source off leakage current <sup>(1)</sup> | | –40°C to +85°C | -0.3 | | 0.3 | nA | | I <sub>S(OFF)</sub> | Source on leakage current | | -40°C to +125°C | -0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 5V | 25°C | -0.1 | ±0.01 | 0.1 | nA | | Invoces | Drain off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 4.5V / 1.5V | –40°C to +85°C | -0.75 | | 0.75 | nA | | I <sub>D(OFF)</sub> | Drain on leakage current | V <sub>S</sub> = 1.5V / 4.5V<br>Refer to Off-Leakage Current | -40°C to +125°C | -3.5 | | 3.5 | nA | | | | V <sub>DD</sub> = 5V | 25°C | -0.025 | ±0.003 | 0.025 | nA | | I <sub>D(ON)</sub> | Channel on leakage current | Switch On $V_D = V_S = 2.5V$<br>Refer to On-Leakage Current | –40°C to +85°C | -0.3 | | 0.3 | nA | | I <sub>S(ON)</sub> | | | -40°C to +125°C | -0.75 | | 0.75 | nA | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 ### 5.5 Electrical Characteristics (V<sub>DD</sub> = 5V ±10 %) (続き) at $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|----------------------------------|-----------------------------------------------------------------------------------|-----------------|-------|--------|-------|------| | | | $V_{DD} = 5V$ | 25°C | -0.1 | ±0.01 | 0.1 | nA | | I <sub>D(ON)</sub> | Channel on leakage current | Switch On $V_D = V_S = 4.5V / 1.5V$ | –40°C to +85°C | -0.75 | | 0.75 | nA | | I <sub>S(ON)</sub> | | Refer to On-Leakage Current | -40°C to +125°C | -3 | | 3 | nA | | LOGIC | INPUTS (EN, A0, A1) | | | | | | | | V <sub>IH</sub> | Input logic high | | 40°C to 1405°C | 1.49 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.87 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μA | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | | | | laa | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | 25°C | | 0.008 | | μΑ | | I <sub>DD</sub> | VDD supply current | Logic inputs = 0 v or 5.5 v | -40°C to +125°C | | | 1 | μΑ | | DYNAM | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 3V | 25°C | | 14 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200\Omega$ , $C_L = 15pF$<br>Refer to Transition Time | –40°C to +85°C | | | 18 | ns | | | | | -40°C to +125°C | | | 19 | ns | | | Break before make time | $V_S = 3V$<br>R <sub>L</sub> = 200 $\Omega$ , C <sub>L</sub> = 15pF | 25°C | | 8 | | ns | | t <sub>OPEN</sub> | | | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | | Enable turn-on time | $V_S = 3V$ $R_L = 200\Omega$ , $C_L = 15pF$ Refer to tON(EN) and tOFF(EN) | 25°C | | 12 | | ns | | t <sub>ON(EN)</sub> | | | –40°C to +85°C | | | 19 | ns | | | | | -40°C to +125°C | | | 20 | ns | | | | V <sub>S</sub> = 3V | 25°C | | 6 | | ns | | t <sub>OFF(EN)</sub> | Enable turn-off time | $R_L = 200\Omega$ , $C_L = 15pF$<br>Refer to tON(EN) and tOFF(EN) | -40°C to +85°C | | | 8 | ns | | | | | -40°C to +125°C | | | 9 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Charge Injection | 25°C | | -1 | | рC | | 0 | Off Isolation | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 1MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | On isolation | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 10MHz<br>Refer to Off Isolation | 25°C | | -45 | | dB | | v | Connectable | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 1MHz<br>Refer to Crosstalk | 25°C | | -90 | | dB | | X <sub>TALK</sub> | Crosstalk | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 10MHz<br>Refer to Crosstalk | 25°C | | -80 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | | 135 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 7.5 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 32 | | pF | Copyright © 2024 Texas Instruments Incorporated 6 Product Folder Links: TMUX1109 ### 5.5 Electrical Characteristics (V<sub>DD</sub> = 5V ±10 %) (続き) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------|-----------------|------|-----|-----|-----|------| | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 38 | | pF | <sup>(1)</sup> When $V_S$ is 4.5V, $V_D$ is 1.5V, and vice versa. ### 5.6 Electrical Characteristics ( $V_{DD}$ = 3.3V ±10 %) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 3.3V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------------------------------|----------------------------------------------------------|-----------------|-------|--------|-------|------| | ANALO | G SWITCH | | | | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 4 | 8.75 | Ω | | R <sub>ON</sub> | On-resistance | $I_{SD} = 10 \text{mA}$ | -40°C to +85°C | | | 9.5 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 9.75 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.13 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | I <sub>SD</sub> = 10mA | -40°C to +85°C | | | 0.4 | Ω | | | Chamiles | Refer to On-Resistance | -40°C to +125°C | | | 0.5 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 1.9 | | Ω | | R <sub>ON</sub><br>FLAT | On-resistance flatness | I <sub>SD</sub> = 10mA | –40°C to +85°C | | 2 | | Ω | | FLAI | | Refer to On-Resistance | -40°C to +125°C | | 2.2 | | Ω | | | | V <sub>DD</sub> = 3.3V | 25°C | -0.05 | ±0.001 | 0.05 | nA | | I <sub>S(OFF)</sub> | Source off leakage current | Switch Off<br>V <sub>D</sub> = 3V / 1V | –40°C to +85°C | -0.1 | | 0.1 | nA | | '5(OFF) | Cource on leakage current | V <sub>S</sub> = 1V / 3V<br>Refer to Off-Leakage Current | -40°C to +125°C | -0.5 | | 0.5 | nA | | | | V <sub>DD</sub> = 3.3V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | Invoses) | Drain off leakage current | Switch Off<br>V <sub>D</sub> = 3V / 1V | –40°C to +85°C | -0.5 | | 0.5 | nA | | I <sub>D(OFF)</sub> | Drain on loakage canonic | V <sub>S</sub> = 1V / 3V<br>Refer to Off-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | | Channel on leakage current | V <sub>DD</sub> = 3.3V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | | Switch On $V_D = V_S = 3V / 1V$ | –40°C to +85°C | -0.5 | | 0.5 | nA | | 15(ON) | | Refer to On-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (EN, A0, A1) | | | ' | | | | | V <sub>IH</sub> | Input logic high | | 40°C to 1405°C | 1.35 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.8 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C | Logic input conscitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | | | | | V supply current | Logic inputs = 0\/ or 5.5\/ | 25°C | | 0.006 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | -40°C to +125°C | | | 1 | μΑ | | DYNAM | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 2V | 25°C | | 15 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | | 23 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 23 | ns | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 1 Product Folder Links: TMUX1109 ### 5.6 Electrical Characteristics (V<sub>DD</sub> = 3.3V ±10 %) (続き) at $T_A = 25$ °C, $V_{DD} = 3.3$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|------------------------|-----------------------------------------------------------------------|-----------------|-----|-----|-----|------| | | | V <sub>S</sub> = 2V | 25°C | | 9 | | ns | | topen | Break before make time | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | | | V <sub>S</sub> = 2V | 25°C | | 14 | | ns | | t <sub>ON(EN)</sub> | Enable turn-on time | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | | 25 | ns | | | | Refer to tON(EN) and tOFF(EN) | -40°C to +125°C | | | 25 | ns | | | | V <sub>S</sub> = 2V | 25°C | | 7 | | ns | | t <sub>OFF(EN)</sub> | Enable turn-off time | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | | 12 | ns | | | | Refer to tON(EN) and tOFF(EN) | -40°C to +125°C | | | 12 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Charge Injection | 25°C –1 | | | pC | | | _ | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off Isolation | 25°C | | -45 | | dB | | · · | Crosstalk | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Crosstalk | 25°C | | -90 | | dB | | X <sub>TALK</sub> | | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Crosstalk | 25°C | | -80 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | | 135 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 7 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 32 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 38 | | pF | ### 5.7 Electrical Characteristics ( $V_{DD}$ = 2.5V ±10 %), ( $V_{SS}$ = -2.5V ±10 %) at $T_A$ = 25°C, $V_{DD}$ = +2.5V, $V_{SS}$ = -2.5V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------|-----|------|-----|------| | ANALO | OG SWITCH | | ' | | | | | | | | $V_S = V_{SS}$ to $V_{DD}$ | 25°C | | 1.8 | 4 | Ω | | $R_{ON}$ | On-resistance | I <sub>SD</sub> = 10mA<br>Refer to On-Resistance | –40°C to +85°C | | | 4.5 | Ω | | | | | -40°C to +125°C | | | 4.9 | Ω | | | On-resistance matching between channels | V <sub>S</sub> = V <sub>SS</sub> to V <sub>DD</sub><br>I <sub>SD</sub> = 10mA<br>Refer to On-Resistance | 25°C | | 0.18 | | Ω | | $\Delta R_{ON}$ | | | –40°C to +85°C | | | 0.4 | Ω | | | Giameis | | -40°C to +125°C | | | 0.5 | Ω | | | | $V_S = V_{SS}$ to $V_{DD}$ | 25°C | | 0.85 | | Ω | | R <sub>ON</sub><br>FLAT | On-resistance flatness | I <sub>SD</sub> = 10mA<br>Refer to On-Resistance | –40°C to +85°C | | | 1.6 | Ω | | | | | -40°C to +125°C | | | 1.6 | Ω | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 8 Product Folder Links: *TMUX1109*English Data Sheet: SCDS406 ### 5.7 Electrical Characteristics ( $V_{DD}$ = 2.5V ±10 %), ( $V_{SS}$ = -2.5V ±10 %) (続き) at $T_A$ = 25°C, $V_{DD}$ = +2.5V, $V_{SS}$ = -2.5V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|----------------------------------|---------------------------------------------------------------------|-----------------|-------|--------|-------|------| | | | V <sub>DD</sub> = +2.5V, V <sub>SS</sub> = -2.5V | 25°C | -0.08 | ±0.005 | 0.08 | nA | | I <sub>S(OFF)</sub> | Source off leakage current | Switch Off $V_D = +2V / -1V$ | –40°C to +85°C | -0.3 | | 0.3 | nA | | 'S(OFF) | Course on Iounage ourient | V <sub>S</sub> = -1V / +2V<br>Refer to Off-Leakage Current | -40°C to +125°C | -0.9 | | 0.9 | nA | | | | $V_{DD} = +2.5V, V_{SS} = -2.5V$ | 25°C | -0.1 | ±0.01 | 0.1 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current | Switch Off<br>V <sub>D</sub> = +2V / –1V | -40°C to +85°C | -0.75 | | 0.75 | nA | | ·D(OFF) | J.a S. Isanags sansin | V <sub>S</sub> = -1V / +2V<br>Refer to Off-Leakage Current | -40°C to +125°C | -3.5 | | 3.5 | nA | | | | $V_{DD} = +2.5V, V_{SS} = -2.5V$ | 25°C | -0.1 | ±0.01 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = +2V / -1V$ | –40°C to +85°C | -0.75 | | 0.75 | nA | | 0(011) | | Refer to On-Leakage Current | -40°C to +125°C | -3 | | 3 | nA | | LOGIC | INPUTS (EN, A0, A1) | | | | | | | | $V_{\text{IH}}$ | Input logic high | | -40°C to +125°C | 1.2 | | 2.75 | V | | $V_{IL}$ | Input logic low | | 40 0 10 1 123 0 | 0 | | 0.73 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | RSUPPLY | | | | | | | | l | V <sub>DD</sub> supply current | Logic inputs = 0V or 2.75V | 25°C | | 0.008 | | μΑ | | I <sub>DD</sub> | VDD supply current | | -40°C to +125°C | | | 1 | μΑ | | loo | V <sub>SS</sub> supply current | Logic inputs = 0V or 2.75V | 25°C | | 0.008 | | μΑ | | I <sub>SS</sub> | VSS supply current | Logic inputs – 0 v or 2.70 v | -40°C to +125°C | | | 1 | μΑ | | DYNAM | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1.5V | 25°C | | 14 | | ns | | $t_{TRAN}$ | Transition time between channels | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | | 21 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 21 | ns | | | | V <sub>S</sub> = 1.5V | 25°C | | 8 | | ns | | t <sub>OPEN</sub><br>(BBM) | Break before make time | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | 1 | | | ns | | (DDIVI) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | | | V <sub>S</sub> = 1.5V | 25°C | | 14 | | ns | | t <sub>ON(EN)</sub> | Enable turn-on time | $R_L = 200\Omega$ , $C_L = 15pF$ | –40°C to +85°C | | | 21 | ns | | | | Refer to tON(EN) and tOFF(EN) | -40°C to +125°C | | | 22 | ns | | | | V <sub>S</sub> = 1.5V | 25°C | | 8 | | ns | | t <sub>OFF(EN)</sub> | Enable turn-off time | $R_L = 200\Omega$ , $C_L = 15pF$ | –40°C to +85°C | | | 11 | ns | | | | Refer to tON(EN)and tOFF(EN) | -40°C to +125°C | | | 12 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = -1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Charge Injection | 25°C | | -1 | | рС | ### 5.7 Electrical Characteristics ( $V_{DD}$ = 2.5V ±10 %), ( $V_{SS}$ = -2.5V ±10 %) (続き) at $T_A = 25$ °C, $V_{DD} = +2.5$ V, $V_{SS} = -2.5$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN TYP | MAX | UNIT | |--------------------------------------|------------------------------|----------------------------------------------------------------------------------|------|---------|-----|------| | 0 | Off Isolation | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 1MHz<br>Refer to Off Isolation | 25°C | -65 | | dB | | O <sub>ISO</sub> | On isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off Isolation | 25°C | -45 | | dB | | V | Crosstalk | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Crosstalk | 25°C | -90 | | dB | | X <sub>TALK</sub> | | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Crosstalk | 25°C | -80 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | 135 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | 7 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | 32 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance f = 1MHz 25°C | | 38 | | pF | | ### 5.8 Electrical Characteristics (V<sub>DD</sub> = 1.8V ±10 %) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 1.8V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------|-----------------|-------|--------|-------|------| | ANALC | G SWITCH | | | | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 40 | | Ω | | R <sub>ON</sub> | On-resistance | I <sub>SD</sub> = 10mA | –40°C to +85°C | | | 80 | Ω | | | | Refer to On-Resistance | -40°C to +125°C | | | 80 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.4 | | Ω | | $\Delta R_{ON}$ | On-resistance matching between channels | I <sub>SD</sub> = 10mA | –40°C to +85°C | | | 1.5 | Ω | | | S. I.a. | Refer to On-Resistance | -40°C to +125°C | | | 1.5 | Ω | | | Source off leakage current | V <sub>DD</sub> = 1.98V | 25°C | -0.05 | ±0.003 | 0.05 | nA | | I <sub>S(OFF)</sub> | | Switch Off<br>V <sub>D</sub> = 1.62V / 1V | –40°C to +85°C | -0.1 | | 0.1 | nA | | | | V <sub>S</sub> = 1V / 1.62V<br>Refer to Off-Leakage Current | -40°C to +125°C | -0.5 | | 0.5 | nA | | | Drain off leakage current | V <sub>DD</sub> = 1.98V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | I <sub>D(OFF)</sub> | | Switch Off $V_D = 1.62V / 1V$ $V_S = 1V / 1.62V$ Refer to Off-Leakage Current | –40°C to +85°C | -0.5 | | 0.5 | nA | | ·D(OFF) | | | -40°C to +125°C | -2 | | 2 | nA | | | | V <sub>DD</sub> = 1.98V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 1.62V / 1V$ | –40°C to +85°C | -0.5 | | 0.5 | nA | | 'S(UN) | | Refer to On-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (EN, A0, A1) | | | | | ' | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.07 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40 C to +125 C | 0 | | 0.68 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | Copyright © 2024 Texas Instruments Incorporated 10 Product Folder Links: TMUX1109 ### 5.8 Electrical Characteristics (V<sub>DD</sub> = 1.8V ±10 %) (続き) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 1.8V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | | |-----------------|--------------------------------|---------------------------|-----------------|-----|-------|------|------|--| | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | | | | | -40°C to +125°C | | | 2 | pF | | | POWER | POWER SUPPLY | | | | | | | | | | V <sub>DD</sub> supply current | | 25°C | | 0.001 | | μΑ | | | I <sub>DD</sub> | | Logic inputs = 0V or 5.5V | -40°C to +125°C | | | 0.85 | μΑ | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 English Data Sheet: SCDS406 ### 5.8 Electrical Characteristics (V<sub>DD</sub> = 1.8V ±10 %) (続き) at $T_A = 25$ °C, $V_{DD} = 1.8$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|----------------------------------|-----------------------------------------------------------------------------------|-----------------|-----|-------------|-----|------| | DYNAM | IC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1V | 25°C | | 28 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | | 48 | ns | | | | Refer to Transition Time | -40°C to +125°C | | | 48 | ns | | | | V <sub>S</sub> = 1V | 25°C | | 16 | | ns | | t <sub>OPEN</sub> | Break before make time | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | 1 | | | ns | | (BBM) | | Refer to Break-Before-Make | -40°C to +125°C | 1 | | | ns | | | | V <sub>S</sub> = 1V | 25°C | | 28 | | ns | | t <sub>ON(EN)</sub> | Enable turn-on time | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | | 48 | ns | | | | Refer to tON(EN) and tOFF(EN) | -40°C to +125°C | | | 48 | ns | | | | V <sub>S</sub> = 1V | 25°C | | 16 | | ns | | t <sub>OFF(EN)</sub> | Enable turn-off time | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | | 27 | ns | | | | Refer to tON(EN) and tOFF(EN) | -40°C to +125°C | | | 27 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Charge Injection | 25°C | | -0.5 | | pC | | 0 | | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 1MHz<br>Refer to Off Isolation | 25°C | | -65 | | dB | | O <sub>ISO</sub> | Off Isolation | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 10MHz<br>Refer to Off Isolation | 25°C | | <b>–</b> 45 | | dB | | ., | | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 1MHz<br>Refer to Crosstalk | 25°C | | -90 | | dB | | X <sub>TALK</sub> | Crosstalk | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 10MHz<br>Refer to Crosstalk | 25°C | | -80 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | | 135 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 7 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 32 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 38 | | pF | ### 5.9 Electrical Characteristics ( $V_{DD} = 1.2V \pm 10 \%$ ) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | | |-------------------|-----------------------------------------|--------------------------------------------------------------------------------------------|-----------------|-----|-----|-----|------|--| | ANALC | ANALOG SWITCH | | | | | | | | | R <sub>ON</sub> C | On-resistance | $V_S = 0V \text{ to } V_{DD}$ $I_{SD} = 10\text{mA}$ | 25°C | | 70 | | Ω | | | | | | -40°C to +85°C | | | 105 | Ω | | | | | | -40°C to +125°C | | | 105 | Ω | | | | _ | V <sub>S</sub> = 0V to V <sub>DD</sub><br>I <sub>SD</sub> = 10mA<br>Refer to On-Resistance | 25°C | | 0.4 | | Ω | | | $\Delta R_{ON}$ | On-resistance matching between channels | | -40°C to +85°C | | | 1.5 | Ω | | | | | | -40°C to +125°C | | | 1.5 | Ω | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 12 Product Folder Links: TMUX1109 ## 5.9 Electrical Characteristics ( $V_{DD}$ = 1.2V ±10 %) (続き) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------|-----------------|-------|-------------|-------|------| | | | V <sub>DD</sub> = 1.32V | 25°C | -0.05 | ±0.003 | 0.05 | nA | | lava== | Source off leakage current(1) | Switch Off $V_D = 1V / 0.8V$ | -40°C to +85°C | -0.1 | | 0.1 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | V <sub>S</sub> = 1.8 / 1.8 V<br>V <sub>S</sub> = 0.8 V / 1 V<br>Refer to Off-Leakage Current | -40°C to +125°C | -0.5 | | 0.5 | nA | | | | V <sub>DD</sub> = 1.32V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1V / 0.8V | -40°C to +85°C | -0.5 | | 0.5 | nA | | ·D(OFF) | Drain on loakage can one | V <sub>S</sub> = 0.8V / 1V<br>Refer to Off-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | | | V <sub>DD</sub> = 1.32V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 1V / 0.8V$ | –40°C to +85°C | -0.5 | | 0.5 | nA | | -3(014) | | Refer to On-Leakage Current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC I | NPUTS (EN, A0, A1) | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 0.96 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40 C to +125 C | | | 0.36 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | –40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | OIN | Logic input capacitance | | –40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | | | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | 25°C | | 0.001 | | μΑ | | טטי | V <sub>DD</sub> supply surrent | Logio inputo 0 v oi o.ov | –40°C to +125°C | | | 0.7 | μΑ | | DYNAM | IC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1V | 25°C | | 60 | | ns | | t <sub>TRAN</sub> | Transition time between channels | $R_L = 200\Omega$ , $C_L = 15pF$ | –40°C to +85°C | | | 210 | ns | | | | Refer to Transition Time | –40°C to +125°C | | | 210 | ns | | | | V <sub>S</sub> = 1V | 25°C | | 28 | | ns | | t <sub>OPEN</sub> (BBM) | Break before make time | $R_L = 200\Omega$ , $C_L = 15pF$ | –40°C to +85°C | 1 | | | ns | | (==) | | Refer to Break-Before-Make | –40°C to +125°C | 1 | | | ns | | | | V <sub>S</sub> = 1V | 25°C | | 60 | | ns | | t <sub>ON(EN)</sub> | Enable turn-on time | $R_L = 200\Omega$ , $C_L = 15pF$ | –40°C to +85°C | | | 190 | ns | | | | Refer to tON(EN) and tOFF(EN) | -40°C to +125°C | | | 190 | ns | | | | V <sub>S</sub> = 1V | 25°C | | 45 | | ns | | t <sub>OFF(EN)</sub> | Enable turn-off time | $R_L = 200\Omega$ , $C_L = 15pF$ | –40°C to +85°C | | | 150 | ns | | | | Refer to tON(EN) and tOFF(EN) | –40°C to +125°C | | | 150 | ns | | $Q_C$ | Charge Injection | $V_S$ = 1V<br>$R_S$ = 0 $\Omega$ , $C_L$ = 1nF<br>Refer to Charge Injection | 25°C | | -0.5 | | pC | | 0 | Off lookstion | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 1MHz<br>Refer to Off Isolation | 25°C | | <b>–</b> 65 | | dB | | O <sub>ISO</sub> | Off Isolation | R <sub>L</sub> = 50Ω, C <sub>L</sub> = 5pF<br>f = 10MHz<br>Refer to Off Isolation | 25°C | | -45 | | dB | 13 Product Folder Links: TMUX1109 ### 5.9 Electrical Characteristics (V<sub>DD</sub> = 1.2V ±10 %) (続き) | | PARAMETER | TEST CONDITIONS | TA | MIN TYP | MAX UNIT | |--------------------------------------|------------------------|-------------------------------------------------------------------|------|---------|----------| | X <sub>TALK</sub> | Crosstalk | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Crosstalk | 25°C | -90 | dB | | | | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Crosstalk | 25°C | -80 | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | 135 | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | 7 | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | 32 | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | 38 | pF | <sup>(1)</sup> When $V_S$ is 1V, $V_D$ is 0.8V, and vice versa. ### **Typical Characteristics** at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) Product Folder Links: TMUX1109 Copyright © 2024 Texas Instruments Incorporated 14 English Data Sheet: SCDS406 #### **Typical Characteristics** at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) ### **Typical Characteristics** at $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted) ### **Typical Characteristics** at $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted) 17 Product Folder Links: TMUX1109 #### **6 Detailed Description** #### 6.1 Overview #### 6.1.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (Sx) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in $\boxtimes$ 6-1. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : 図 6-1. On-Resistance Measurement Setup #### 6.1.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source off-leakage current - 2. Drain off-leakage current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . The setup used to measure both off-leakage currents is shown in $\boxtimes$ 6-2. 図 6-2. Off-Leakage Measurement Setup *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated #### 6.1.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxtimes$ 6-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 図 6-3. On-Leakage Measurement Setup #### **6.1.4 Transition Time** Transition time is defined as the time taken by the output of the device to rise or fall 10% after the address signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. $\boxtimes$ 6-4 shows the setup used to measure transition time, denoted by the symbol $t_{TRANSITION}$ . 図 6-4. Transition-Time Measurement Setup #### 6.1.5 Break-Before-Make Break-before-make delay is a safety feature that prevents two inputs from connecting when the device is switching. The output first breaks from the on-state switch before making the connection with the next on-state switch. The time delay between the *break* and the *make* is known as break-before-make delay. $\boxtimes$ 6-5 shows the setup used to measure break-before-make delay, denoted by the symbol $t_{OPEN(BBM)}$ . 図 6-5. Break-Before-Make Delay Measurement Setup #### 6.1.6 t<sub>ON(EN)</sub> and t<sub>OFF(EN)</sub> Turn-on time is defined as the time taken by the output of the device to rise to 10% after the enable has risen past the logic threshold. The 10% measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. $\boxtimes$ 6-6 shows the setup used to measure turn-on time, denoted by the symbol $t_{ON(FN)}$ . Turn-off time is defined as the time taken by the output of the device to fall to 90% after the enable has fallen past the logic threshold. The 90% measurement is utilized to provide the timing of the device, system level timing can then account for the time constant added from the load resistance and load capacitance. $\boxtimes$ 6-6 shows the setup used to measure turn-off time, denoted by the symbol $t_{OFF(EN)}$ . ☑ 6-6. Turn-On and Turn-Off Time Measurement Setup 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated #### 6.1.7 Charge Injection The TMUX1109 has a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . $\boxtimes$ 6-7 shows the setup used to measure charge injection from source (Sx) to drain (D). 図 6-7. Charge-Injection Measurement Setup #### 6.1.8 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (Sx) of an off-channel. $\boxtimes$ 6-8 shows the setup used to measure and the equation used to compute off isolation. 図 6-8. Off Isolation Measurement Setup Off Isolation = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (1) #### 6.1.9 Crosstalk Crosstalk is defined as the ratio of the signal at the drain pin (D) of a different channel, when a signal is applied at the source pin (Sx) of an on-channel. $\boxtimes$ 6-9 shows the setup used to measure, and the equation used to compute crosstalk. 図 6-9. Crosstalk Measurement Setup Channel-to-Channel Crosstalk = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (2) #### 6.1.10 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3 dB when the input is applied to the source pin (Sx) of an on-channel, and the output is measured at the drain pin (D) of the device. $\boxtimes$ 6-10 shows the setup used to measure bandwidth. 図 6-10. Bandwidth Measurement Setup English Data Sheet: SCDS406 #### 6.2 Functional Block Diagram The TMUX1109 is an 4:1, differential (2-channel), multiplexer. Each switch is turned on or off based on the state of the address lines and enable pin. 図 6-11. TMUX1109 Functional Block Diagram #### **6.3 Feature Description** #### 6.3.1 Bidirectional Operation The TMUX1109 conducts equally well from source (Sx) to drain (Dx) or from drain (Dx) to source (Sx). Each channel has very similar characteristics in both directions and supports both analog and digital signals. #### 6.3.2 Rail to Rail Operation The valid signal path input/output voltage for TMUX1109 ranges from $V_{SS}$ to $V_{DD}$ . #### 6.3.3 1.8V Logic Compatible Inputs The TMUX1109 has 1.8-V logic compatible control for all logic control inputs. The logic input thresholds scale with supply but still provide 1.8-V logic control when operating at 5.5V supply voltage. 1.8-V logic level inputs allows the TMUX1109 to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. For more information on 1.8V logic implementations refer to Simplifying Design with 1.8V logic Muxes and Switches #### 6.3.4 Fail-Safe Logic The TMUX1109 supports Fail-Safe Logic on the control input pins (EN, A0, A1) allowing for operation up to 5.5V above $V_{SS}$ , regardless of the state of the supply pin. This feature allows voltages on the control pins to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pins. For example, the Fail-Safe Logic feature allows the select pins of the TMUX1109 to be ramped to 5.5V while $V_{DD} = 0V$ . Additionally, the feature enables operation of the TMUX1109 with $V_{DD} = 1.2V$ while allowing the select pins to interface with a logic level of another device up to 5.5V. #### 6.3.5 Ultra-Low Leakage Current The TMUX1109 provides extremely low on-leakage and off-leakage currents. The TMUX1109 is capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultralow leakage currents. ☒ 6-12 shows typical leakage currents of the TMUX1109 versus temperature. 図 6-12. Leakage Current vs Temperature #### 6.3.6 Ultra-Low Charge Injection The TMUX1109 has a transmission gate topology, as shown in ⊠ 6-13. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. 図 6-13. Transmission Gate Topology The TMUX1109 has special charge-injection cancellation circuitry that reduces the source-to-drain charge injection to as low as 1pC at $V_S = 1V$ as shown in $\boxtimes$ 6-14. 合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *TMUX1109* 図 6-14. Charge Injection vs Source Voltage #### **6.4 Device Functional Modes** When the EN pin of the TMUX1109 is pulled high, one of the switches is closed based on the state of the address lines. When the EN pin is pulled low, all the switches are in an open state regardless of the state of the address lines. #### 6.4.1 Truth Tables 表 6-1. TMUX1109 Truth Table | EN | A1 | A0 | Selected Input Connected To Drain (DA, DB) Pins | |----|------------------|------------------|-------------------------------------------------| | 0 | X <sup>(1)</sup> | X <sup>(1)</sup> | All channels are off | | 1 | 0 | 0 | S1A and S1B | | 1 | 0 | 1 | S2A and S2B | | 1 | 1 | 0 | S3A and S3B | | 1 | 1 | 1 | S4A and S4B | (1) X denotes do not care. 25 Product Folder Links: TMUX1109 #### 7 Application and Implementation 注 以下のアプリケーション情報は、テキサス・インスツルメンツの製品仕様に含まれるものではなく、テキサス・インスツルメンツはその正確性も完全性も保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 #### 7.1 Application Information The TMUX11xx family offers ulta-low input/output leakage currents and low charge injection. These devices operate up to 5.5V, and offer true rail-to-rail input and output. The TMUX1109 has a low on-capacitance which allows faster settling time when multiplexing inputs in the time domain. These features make the TMUX11xx devices a family of precision, robust, high-performance analog multiplexer for low-voltage applications. ### 7.2 Typical Application ☑ 7-1 shows a 16-bit, simultaneous-sampling data-acquisition system. This example is typical in industrial applications that require sampling simultaneous signals such as optical modules, analog input modules, and motor drive circuits for position feedback. The circuit uses eight fully differential amplifiers (FDAs), a 16-bit, 3-MSPS successive-approximation-resistor (SAR) analog-to-digital converter (ADC), along with a two differential precision multiplexers. Refer to *True Differential*, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit for more information. 図 7-1. Simultaneous-Sampling ADC Circuit Copyright © 2024 Texas Instruments Incorporated #### 7.2.1 Design Requirements For this design example, use the parameters listed in $\pm$ 7-1. 表 7-1. Design Parameters | PARAMETERS | VALUES | | | | | |---------------------------|-----------------|--|--|--|--| | Supply (V <sub>DD</sub> ) | 5V | | | | | | Vref | 4.096V | | | | | | Vocm | 2.048V | | | | | | Max Differential Voltage | 3.636V | | | | | | Control logic thresholds | 1.8V compatible | | | | | #### 7.2.2 Detailed Design Procedure The TMUX1109 can operate without any external components except for the supply decoupling capacitors. If the device desired power-up state is disabled, then the enable pin should have a weak pull-down resistor and be controlled by the MCU through the GPIO. All inputs being muxed to the ADC must fall within the recommend operating conditions of the TMUX1109 including signal range and continuous current. System level design and component selection are made according to *True Differential*, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit. - 1. The ADS9224R was selected because of the dual simultaneous sampling and high throughput (3-MSPS). - 2. The TMUX1109 4:1 (2x) multiplexer was selected to support 4 differential inputs for each ADC. - 3. Find ADC full-scale range, resolution and common-mode range specifications. - 4. Determine the linear range of the FDA (THS4551) based on common-mode and output swing specification. - 5. Select COG capacitors for all filter capacitors at the ADC input to minimize distortion. - 6. Select the FDA gain resistors RF1,2, RG1,2. Use 0.1% 20ppm/°C film resistors or better for good accuracy, low gain drift and to minimize distortion. - 7. Introduction to SAR ADC Front-End Component Selection covers the methods for selecting the charge bucket circuit Rfil1, Rfil1 and Cfil. These component values are dependent on the amplifier bandwidth, data converter sampling rare, and data converter design. The values shown here will give good settling and AC performance for the amplifier and data converter in this example. If the design is modified, a different RC filter must be selected. - 8. The THS4551 is commonly used in high-speed precision fully differential SAR applications as it has sufficient bandwidth to settle to charge kickback transients from the ADC input sampling, and multiplexer charge injection and provides the common-mode level shifting to the voltage range of the SAR ADC. - 9. The TMUX1109 is used in high-speed precision fully differential SAR applications as it has sufficient bandwidth, low charge injection, and low on-resistance and capacitance. Low capacitance supports fast switching between channels and allows the system to settle within required precision in the specified timing. Product Folder Links: TMUX1109 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 #### 7.2.3 Application Curve Charge injection impacts system performance and settling characteristics of the charge bucket circuit. A multiplexer with low charge injection and a flat response across input voltage allows the system to settle to the required precision during the ADC acquisition period. Z 7-2 shows the flat charge injection of the TMUX1109 at multiple supply voltages. 図 7-2. Charge Injection vs Source Voltage #### 7.3 Power Supply Recommendations The TMUX1109 operates across a wide supply range of 1.08V to 5.5V, or ±2.5V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ and $V_{SS}$ supplies to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ from $V_{DD}$ and $V_{SS}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. #### 7.4 Layout #### 7.4.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. $\boxtimes$ 7-3 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. Product Folder Links: TMUX1109 Copyright © 2024 Texas Instruments Incorporated 図 7-3. Trace Example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. ☑ 7-4 shows an example of a PCB layout with the TMUX1109. Some key considerations are: - Decouple the V<sub>DD</sub> pin with a 0.1µF capacitor, and place the capacitor as close to the pin as possible. Ensure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - · Keep the input lines as short as possible. - Use a solid ground plane to reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. #### 7.4.2 Layout Example 図 7-4. TMUX1109 Layout Example 29 #### 8 Device and Documentation Support #### 8.1 Documentation Support #### 8.1.1 Related Documentation For releated documentation, see the following: - Texas Instruments, True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit. - Texas Instruments, Improve Stability Issues with Low CON Multiplexers. - Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches. - Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches. - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers. - Texas Instruments, QFN/SON PCB Attachment. - Texas Instruments, Quad Flatpack No-Lead Logic Packages. #### 8.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 8.3 サポート・リソース テキサス・インスツルメンツ E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 8.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 8.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 8.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 9 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | nanges from Revision * (December 2018) to Revision A (February 2024) | Page | |---|----------------------------------------------------------------------|------| | • | Updated Is or Id (Continuous Current) values | 4 | | | Added Ipeak values to Recommended Operating Conditions table | | | | 1 | | *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Product Folder Links: TMUX1109 31 #### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 29-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | <b>5</b> | | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TMUX1109PWR | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | TM1109 | | TMUX1109PWR.A | Active | Production | TSSOP (PW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | TM1109 | | TMUX1109RSVR | Active | Production | UQFN (RSV) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1D1 | | TMUX1109RSVR.A | Active | Production | UQFN (RSV) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1D1 | | TMUX1109RSVRG4.A | Active | Production | UQFN (RSV) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1D1 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ### **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jul-2025 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX1109PWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | TMUX1109RSVR | UQFN | RSV | 16 | 3000 | 178.0 | 13.5 | 2.1 | 2.9 | 0.75 | 4.0 | 12.0 | Q1 | **PACKAGE MATERIALS INFORMATION** www.ti.com 3-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX1109PWR | TSSOP | PW | 16 | 2000 | 356.0 | 356.0 | 35.0 | | TMUX1109RSVR | UQFN | RSV | 16 | 3000 | 189.0 | 185.0 | 36.0 | 1.8 x 2.6, 0.4 mm pitch ULTRA THIN QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ULTRA THIN QUAD FLATPACK - NO LEAD #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. ULTRA THIN QUAD FLATPACK - NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). ULTRA THIN QUAD FLATPACK - NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated