TMUX1101, TMUX1102 JAJSH24D - MARCH 2019 - REVISED FEBRUARY 2024 # TMUX110x 5V、低リーク電流、1:1 (SPST) 高精度スイッチ # 1 特長 - 幅広い電源電圧範囲:1.08V~5.5V - 小さいリーク電流:3pA - 少ない電荷注入:-1.5pC - 低いオン抵抗:1.8Ω - -40°C~+125°Cの動作温度範囲 - 1.8V ロジック互換 - フェイルセーフ ロジック - ・ レールツーレールの動作 - 双方向の信号パス - ブレイク ビフォー メイクのスイッチング動作 - ESD 保護 (HBM): 2000V # 2 アプリケーション - サンプル アンド ホールド回路 - 帰還ゲイン スイッチング - 信号絶縁 - フィールド トランスミッタ - プログラマブル ロジック コントローラ (PLC) - ファクトリ オートメーション / 制御 - 超音波スキャナ - メディカル モニタと診断 - 心電図 (ECG) - データ アクイジション システム (DAQ) - 半導体試験機器 - バッテリテスト機器 - 計測機器:ラボ、分析、ポータブル - 超音波スマートメータ:水道およびガス - 光ネットワーク - 光学テスト機器 # 3 概要 TMUX1101 および TMUX1102 は、高精度の CMOS (相補型金属酸化膜半導体) 単極単投 (SPST) スイッチで す。1.08V~5.5V の広い電源電圧範囲で動作するため、 医療機器から産業システムまで、幅広い用途に適していま す。このデバイスは、ソース (S) ピンおよびドレイン (D) ピ ンで、GND から V<sub>DD</sub> までの範囲の双方向アナログおよび デジタル信号をサポートします。 ロジック制御入力 (SEL) には 1.8V ロジック互換のスレッ ショルドがあり、有効な電源電圧範囲で動作していれば、 TTL と CMOS 両方のロジックとの互換性が確保されま す。TMUX1101 のスイッチは SEL がロジック 1 のときに オンになり、TMUX1102 は SEL がロジック 0 のときにオ ンになります。フェイルセーフロジック回路により、電源ピ ンよりも前に SEL ピンに電圧が印加されるため、デバイス の損傷を防ぐことができます。 TMUX110x デバイスは、高精度スイッチおよびマルチプ レクサのファミリの製品です。これらのデバイスは、オンお よびオフ時のリーク電流が非常に小さく、電荷注入も少な いため、高精度の測定アプリケーションに使用できます。 消費電流が 3nA と低く、 小さいパッケージオプションが存在するため、携帯型アプ リケーションでも使用できます。 ### 製品情報 | | -4nn 119 184 | | | | | | | |---|--------------|-----------------------|----------------------|--|--|--|--| | | 部品番号 | 制御ロジック <sup>(1)</sup> | パッケージ <sup>(2)</sup> | | | | | | | TMUX1101 | アクティブ HIGH | DCK (SC70, 5) | | | | | | T | TMUX1102 | アクティブ LOW | DBV (SOT-23, 5) | | | | | - 製品比較表を参照してください。 (1) - 詳細については、セクション 12 を参照してください。 TMUX110x ブロック図 # **Table of Contents** | <b>1</b> 特長 1 | 7.7 Bandwidth | 16 | |----------------------------------------------------------------|---------------------------------------------------|----| | <b>2</b> アプリケーション1 | 8 Detailed Description | 17 | | 3 概要1 | 8.1 Overview | 17 | | 4 Device Comparison Table2 | 8.2 Functional Block Diagram | 17 | | 5 Pin Configuration and Functions3 | 8.3 Feature Description | | | 6 Specifications4 | 8.4 Device Functional Modes | 19 | | 6.1 Absolute Maximum Ratings4 | 9 Application and Implementation | 20 | | 6.2 ESD Ratings 4 | 9.1 Application Information | 20 | | 6.3 Recommended Operating Conditions4 | 9.2 Typical Application - Sample-and-Hold Circuit | 20 | | 6.4 Thermal Information5 | 9.3 Typical Application - Switched Gain Amplifier | 22 | | 6.5 Electrical Characteristics (V <sub>DD</sub> = 5V ±10 %)5 | 9.4 Power Supply Recommendations | | | 6.6 Electrical Characteristics (V <sub>DD</sub> = 3.3V ±10 %)6 | 9.5 Layout | 24 | | 6.7 Electrical Characteristics (V <sub>DD</sub> = 1.8V ±10 %)7 | 10 Device and Documentation Support | | | 6.8 Electrical Characteristics (V <sub>DD</sub> = 1.2V ±10 %)8 | 10.1 Documentation Support | 26 | | 6.9 Typical Characteristics10 | 10.2 ドキュメントの更新通知を受け取る方法 | | | 7 Parameter Measurement Information13 | 10.3 サポート・リソース | 26 | | 7.1 On-Resistance13 | 10.4 Trademarks | 26 | | 7.2 Off-Leakage Current13 | 10.5 静電気放電に関する注意事項 | 26 | | 7.3 On-Leakage Current14 | 10.6 用語集 | 26 | | 7.4 Transition Time14 | 11 Revision History | 26 | | 7.5 Charge Injection15 | 12 Mechanical, Packaging, and Orderable | | | 7.6 Off Isolation15 | Information | 27 | | | | | # **4 Device Comparison Table** | PRODUCT | DESCRIPTION | |----------|----------------------------------------------------------------| | TMUX1101 | Low-Leakage-Current, 1:1 (SPST), Precision Switch (Logic High) | | TMUX1102 | Low-Leakage-Current, 1:1 (SPST), Precision Switch (Logic Low) | # **5 Pin Configuration and Functions** 図 5-1. DCK Package 5-Pin SC70 (Top View) 図 5-2. DBV Package 5-Pin SOT-23 (Top View) 表 5-1. Pin Functions | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup> | | | | |---------|---------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | IIFE(/ | DESCRIPTION / | | | | | D | D 1 I/O | | Drain pin. Can be an input or output. | | | | | S 2 I/O | | I/O | ource pin. Can be an input or output. | | | | | GND | 3 | Р | Ground (0V) reference | | | | | SEL | 4 | I | Logic control input. Controls the switch state as shown in セクション 8.4.1. | | | | | | | Р | Positive power supply. This pin is the most positive power-supply potential. For reliable operation, connect a decoupling capacitor ranging from 0.1µF to 10µF between V <sub>DD</sub> and GND. | | | | - (1) I = input, O = output, I/O = input and output, and P = power. - (2) Refer to セクション 8.4 for what to do with unused pins. # **6 Specifications** ## 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) (3) | | | MIN | MAX | UNIT | |-----------------------------------------|-----------------------------------------------------------------------------------|-----------------------------------------|-----------------------------------------|------| | V <sub>DD</sub> | Supply voltage | -0.5 | 6 | V | | V <sub>SEL</sub> | Logic control input pin voltage (SELx) | -0.5 | 6 | V | | I <sub>SEL</sub> | Logic control input pin current (SELx) | -30 | 30 | mA | | V <sub>S</sub> or V <sub>D</sub> | Source or drain voltage (Sx, Dx) | -0.5 | V <sub>DD</sub> +0.5 | V | | I <sub>S</sub> or I <sub>D (CONT)</sub> | Source or drain continuous current (Sx, Dx) | I <sub>DC</sub> ± 10 % <sup>(4)</sup> | $I_{DC} \pm 10 \%^{(4)}$ | mA | | I <sub>S</sub> or I <sub>D (PEAK)</sub> | Source and drain peak current: (1 ms period max, 10% duty cycle maximum) (Sx, Dx) | I <sub>peak</sub> ± 10 % <sup>(4)</sup> | I <sub>peak</sub> ± 10 % <sup>(4)</sup> | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | P <sub>tot</sub> | Total power dissipation <sup>(5)</sup> (6) | | 250 | mW | | TJ | Junction temperature | | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum. - (3) All voltages are with respect to ground, unless otherwise specified. - (4) Refer to Recommended Operating Conditions for I<sub>DC</sub> and I<sub>Peak</sub> ratings. - 5) For DBV(SOT-23) package: P<sub>tot</sub> derates linearly above TA = 93°C by 4.45mW/°C. - (6) For DCK(SC70) package: P<sub>tot</sub> derates linearly above TA = 62°C by 2.87mW/°C. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002, all pins <sup>(2)</sup> | ±750 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |----------------------------------|--------------------------------------------------------|-------------------------------|-----------------------------------|----------------------------------------------------------------|----------|------| | $V_{DD}$ | Supply voltage | | 1.08 | | 5.5 | V | | V <sub>S</sub> or V <sub>D</sub> | Signal path input/output voltage (source or drain pin) | (Sx, Dx) | 0 | | $V_{DD}$ | V | | V <sub>SEL</sub> | Logic control input pin voltage (SELx) | trol input pin voltage (SELx) | 0 | | 5.5 | V | | T <sub>A</sub> | Ambient temperature | | -40 | | 125 | °C | | | | Tj = 25°C | | 5.5<br>V <sub>DD</sub><br>) 5.5 | | mA | | | Continuous current through switch | Tj = 85°C | -40 129<br>150<br>120<br>60<br>50 | | mA | | | I <sub>DC</sub> | Continuous current through switch | Tj = 125°C | | 60 | | mA | | | | Tj = 130°C | | 50 | | mA | | | Tj = 25°C | Tj = 25°C | | 300 | | mA | | | Peak current through switch(1 ms period max, 10% | Tj = 85°C | | 5.5<br>V <sub>DD</sub> 5.5<br>125<br>150 120 60 50 300 300 180 | | mA | | I <sub>peak</sub> | duty cycle maximum) | Tj = 125°C | | 180 | | mA | | | | Tj = 130°C | | 160 | | mA | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SCDS410 ### **6.4 Thermal Information** | | | TMUX1101 | | | |-----------------------|----------------------------------------------|------------|--------------|------| | THERMAL METRIC(1) | | DCK (SC70) | DBV (SOT-23) | UNIT | | | | 5 PINS | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 348.5 | 224.9 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 238.3 | 150.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 205.7 | 130.0 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 141.4 | 74.8 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 204.7 | 129.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics ( $V_{DD}$ = 5V ±10 %) at $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |------------------------------------|-------------------------------------------|--------------------------------------------------------------------|-----------------|--------|--------|-------|------| | ANALO | G SWITCH | <u> </u> | | | | | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 1.8 | 4 | Ω | | R <sub>ON</sub> | On-resistance | I <sub>SD</sub> = 10mA | -40°C to +85°C | | | 4.5 | Ω | | | | Refer to On-resistance | -40°C to +125°C | | | 4.9 | Ω | | R <sub>ON</sub> | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 0.85 | | Ω | | | On-resistance flatness | I <sub>SD</sub> = 10mA | -40°C to +85°C | | | 1.6 | Ω | | FLAI | | Refer to On-resistance | -40°C to +125°C | | | 1.6 | Ω | | | | V <sub>DD</sub> = 5V | 25°C | -0.08 | ±0.005 | 0.08 | nA | | I <sub>S(OFF)</sub> | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 4.5V / 1.5V | -40°C to +85°C | -0.3 | | 0.3 | nA | | 'S(OFF) | Source oil leakage current | V <sub>S</sub> = 1.5V / 4.5V<br>Refer to Off-leakage current | -40°C to +125°C | -0.9 | | 0.9 | nA | | | Drain off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 5V<br>Switch Off<br>V <sub>D</sub> = 4.5V / 1.5V | 25°C | -0.08 | ±0.005 | 0.08 | nA | | Invoces | | | -40°C to +85°C | -0.3 | | 0.3 | nA | | I <sub>D(OFF)</sub> | | V <sub>S</sub> = 1.5V / 4.5V<br>Refer to Off-leakage current | -40°C to +125°C | -0.9 | | 0.9 | nA | | | Channel on leakage current | on leakage current $V_{DD} = 5V$<br>Switch On $V_D = V_S = 2.5V$ | 25°C | -0.025 | ±0.003 | 0.025 | nA | | I <sub>D(ON)</sub> | | | -40°C to +85°C | -0.2 | | 0.2 | nA | | I <sub>S(ON)</sub> | | Refer to On-leakage current | -40°C to +125°C | -0.95 | | 0.95 | nA | | | | V <sub>DD</sub> = 5V | 25°C | -0.1 | ±0.01 | 0.1 | nA | | I <sub>D(ON)</sub> | Channel on leakage current | Switch On $V_D = V_S = 4.5V / 1.5V$ | -40°C to +85°C | -0.35 | | 0.35 | nA | | I <sub>S(ON)</sub> | | Refer to On-leakage current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (SEL) | | | | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.49 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.87 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.06 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | # 6.5 Electrical Characteristics (V<sub>DD</sub> = 5V ±10 %) (続き) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 5V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN TYP | MAX | UNIT | |--------------------------------------|------------------------------------|-----------------------------------------------------------------------|-----------------|---------|-----|------| | POWE | R SUPPLY | | ' | | ' | | | | V supply surrent | Logic inputs = 0\/ or F F\/ | 25°C | 0.003 | | μA | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | -40°C to +125°C | | 1 | μA | | DYNAN | IIC CHARACTERISTICS | | | | ' | | | | | V <sub>S</sub> = 3V | 25°C | 12 | | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | 17 | ns | | | | Refer to Transition time | -40°C to +125°C | | 18 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Charge injection | 25°C | -1.5 | | рС | | 0 | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off isolation | 25°C | -62 | | dB | | O <sub>ISO</sub> | | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off isolation | 25°C | -40 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | 300 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | 6 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | 10 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | 17 | | pF | <sup>(1)</sup> When $V_S$ is 4.5V, $V_D$ is 1.5V or when $V_S$ is 1.5V, $V_D$ is 4.5V. # 6.6 Electrical Characteristics ( $V_{DD}$ = 3.3V ±10 %) at $T_A = 25$ °C, $V_{DD} = 3.3V$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------------|-------|--------|------|------| | ANALC | OG SWITCH | | , | | | • | | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 3.7 | 8.8 | Ω | | $R_{ON}$ | On-resistance | I <sub>SD</sub> = 10mA | -40°C to +85°C | | | 9.5 | Ω | | | | Refer to On-resistance | -40°C to +125°C | | | 9.8 | Ω | | | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 1.9 | | Ω | | R <sub>ON</sub><br>FLAT | On-resistance flatness | I <sub>SD</sub> = 10mA | -40°C to +85°C | | 2 | | Ω | | FLAI | | Refer to On-resistance | -40°C to +125°C | | 2.2 | | Ω | | | Source off leakage current <sup>(1)</sup> | $V_{DD} = 3.3V$<br>Switch Off<br>$V_{D} = 3V / 1V$<br>$V_{S} = 1V / 3V$<br>Refer to Off-leakage current | 25°C | -0.05 | ±0.001 | 0.05 | nA | | I <sub>S(OFF)</sub> | | | -40°C to +85°C | -0.2 | | 0.2 | nA | | ·5(OFF) | | | -40°C to +125°C | -0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 3.3V | 25°C | -0.05 | ±0.001 | 0.05 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 3V / 1V | -40°C to +85°C | -0.2 | | 0.2 | nA | | ID(OFF) | Drain on leakage current | V <sub>S</sub> = 1V / 3V<br>Refer to Off-leakage current | -40°C to +125°C | -0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 3.3V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | I <sub>D(ON)</sub> | Channel on leakage current | Switch On $V_D = V_S = 3V / 1V$ | -40°C to +85°C | -0.35 | | 0.35 | nA | | I <sub>S(ON)</sub> | | Refer to On-leakage current | -40°C to +125°C | -2 | | 2 | nA | # 6.6 Electrical Characteristics (V<sub>DD</sub> = 3.3V ±10 %) (続き) at T<sub>A</sub> = 25°C, V<sub>DD</sub> = 3.3V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN T | YP MAX | UNIT | |--------------------------------------|------------------------------------|-----------------------------------------------------------------------|-----------------|-------|--------|------| | LOGIC | INPUTS (SEL) | | ' | | | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.35 | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | 0.8 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | ±0.0 | 005 | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | 2 | pF | | POWE | SUPPLY | | | | | | | | V | | 25°C | 0.0 | 002 | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | -40°C to +125°C | | 0.65 | μA | | DYNAN | IIC CHARACTERISTICS | | | , | | | | | | V <sub>S</sub> = 2V | 25°C | | 14 | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 200\Omega$ , $C_L = 15pF$<br>Refer to Transition time | -40°C to +85°C | | 20 | ns | | | | | -40°C to +125°C | | 22 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = 1V$ $R_S = 0\Omega$ , $C_L = 1nF$ Refer to Charge injection | 25°C | _ | 1.5 | рС | | 0 | Off In 11st in | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off isolation | 25°C | - | -62 | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off isolation | 25°C | - | -40 | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | ; | 300 | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 10 | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 17 | pF | <sup>(1)</sup> When $V_S$ is 3V, $V_D$ is 1V or when $V_S$ is 1V, $V_D$ is 3V. # 6.7 Electrical Characteristics (V<sub>DD</sub> = 1.8V ±10 %) at $T_{\Delta} = 25$ °C, $V_{DD} = 1.8$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |---------------------|-------------------------------------------|-------------------------------------------------------------|-----------------|-------|--------|------|------| | ANALC | G SWITCH | | | | | | | | R <sub>ON</sub> | | $V_S = 0V \text{ to } V_{DD}$ | 25°C | | 40 | | Ω | | | On-resistance | I <sub>SD</sub> = 10mA | –40°C to +85°C | | | 80 | Ω | | | | Refer to On-resistance | –40°C to +125°C | | | 80 | Ω | | | Source off leakage current <sup>(1)</sup> | V <sub>DD</sub> = 1.98V | 25°C | -0.05 | ±0.001 | 0.05 | nA | | I <sub>S(OFF)</sub> | | Switch Off<br>V <sub>D</sub> = 1.62V / 1V | –40°C to +85°C | -0.2 | | 0.2 | nA | | IS(OFF) | | V <sub>S</sub> = 1V / 1.62V<br>Refer to Off-leakage current | -40°C to +125°C | -0.9 | | 0.9 | nA | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 7 # 6.7 Electrical Characteristics (V<sub>DD</sub> = 1.8V ±10 %) (続き) at $T_A = 25$ °C, $V_{DD} = 1.8$ V (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|------------------------------------------|--------------------------------------------------------------------------|-----------------|-------|--------|-------|------| | | | V <sub>DD</sub> = 1.98V | 25°C | -0.05 | ±0.001 | 0.05 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1.62V / 1V | -40°C to +85°C | -0.2 | | 0.2 | nA | | ·D(OFF) | Drain on loanage sanoni | V <sub>S</sub> = 1V / 1.62V<br>Refer to Off-leakage current | -40°C to +125°C | -0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 1.98V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 1.62V / 1V$ | -40°C to +85°C | -0.35 | | 0.35 | nA | | ·3(ON) | | Refer to On-leakage current | -40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (SEL) | | | | | ' | | | V <sub>IH</sub> | Input logic high | | -40°C to +125°C | 1.07 | | 5.5 | V | | V <sub>IL</sub> | Input logic low | | -40°C to +125°C | 0 | | 0.68 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μΑ | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | $C_{IN}$ | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | | | | | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | 25°C | | 0.001 | | μΑ | | I <sub>DD</sub> | V <sub>DD</sub> supply current | Logic inputs = 0 v or 5.5 v | -40°C to +125°C | | | 0.45 | μΑ | | DYNAN | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1V | 25°C | | 25 | | ns | | t <sub>TRAN</sub> | Transition time from control input | $R_L = 200\Omega$ , $C_L = 15pF$ | -40°C to +85°C | | | 44 | ns | | | | Refer to Transition time | -40°C to +125°C | | | 44 | ns | | Q <sub>C</sub> | Charge Injection | $V_S = 1V$<br>$R_S = 0\Omega$ , $C_L = 1nF$<br>Refer to Charge injection | 25°C | | -1.5 | | рС | | 0 | Officials | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off isolation | 25°C | | -62 | | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off isolation | 25°C | | -40 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | | 300 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 10 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 17 | | pF | <sup>(1)</sup> When $V_S$ is 1.62V, $V_D$ is 1V or when $V_S$ is 1V, $V_D$ is 1.62V. # 6.8 Electrical Characteristics ( $V_{DD} = 1.2V \pm 10 \%$ ) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | | | | | |-----------------|-----------|---------------------------------------------------------|-----------------|-----|-----|-----|------|--|--|--|--| | ANALOG SWITCH | | | | | | | | | | | | | R <sub>ON</sub> | | Ve = 0V to Vpp | 25°C | | 70 | | Ω | | | | | | | | $V_S = 0V \text{ to } V_{DD}$<br>$I_{SD} = 10\text{mA}$ | -40°C to +85°C | | | 105 | Ω | | | | | | | | Refer to On-resistance | -40°C to +125°C | | | 105 | Ω | | | | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 6.8 Electrical Characteristics (V<sub>DD</sub> = 1.2V ±10 %) (続き) | | PARAMETER | TEST CONDITIONS | TA | MIN | TYP | MAX | UNIT | |--------------------------------------|-------------------------------------------|--------------------------------------------------------------------------|-----------------|-------|--------|-------|------| | | | V <sub>DD</sub> = 1.32V | 25°C | -0.05 | ±0.001 | 0.05 | nA | | 1 | Source off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1V / 0.8V | -40°C to +85°C | -0.2 | | 0.2 | nA | | I <sub>S(OFF)</sub> | Source on leakage current | $V_S = 0.8V / 1V$<br>Refer to Off-leakage current | -40°C to +125°C | -0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 1.32V | 25°C | -0.05 | ±0.001 | 0.05 | nA | | I <sub>D(OFF)</sub> | Drain off leakage current <sup>(1)</sup> | Switch Off<br>V <sub>D</sub> = 1V / 0.8V | –40°C to +85°C | -0.2 | | 0.2 | nA | | -D(OFF) | g | V <sub>S</sub> = 0.8V / 1V<br>Refer to Off-leakage current | -40°C to +125°C | -0.9 | | 0.9 | nA | | | | V <sub>DD</sub> = 1.32V | 25°C | -0.1 | ±0.005 | 0.1 | nA | | $I_{D(ON)}$ $I_{S(ON)}$ | Channel on leakage current | Switch On $V_D = V_S = 1V / 0.8V$ | –40°C to +85°C | -0.35 | | 0.35 | nA | | -3(014) | | Refer to On-leakage current | –40°C to +125°C | -2 | | 2 | nA | | LOGIC | INPUTS (SEL) | | • | | | , | | | $V_{IH}$ | Input logic high | | –40°C to +125°C | 0.96 | | 5.5 | V | | $V_{IL}$ | Input logic low | | -40°C to +125°C | 0 | | 0.36 | V | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | 25°C | | ±0.005 | | μA | | I <sub>IH</sub><br>I <sub>IL</sub> | Input leakage current | | -40°C to +125°C | | | ±0.05 | μΑ | | C <sub>IN</sub> | Logic input capacitance | | 25°C | | 1 | | pF | | C <sub>IN</sub> | Logic input capacitance | | -40°C to +125°C | | | 2 | pF | | POWER | SUPPLY | | | | | , | | | I | V <sub>DD</sub> supply current | Logic inputs = 0V or 5.5V | 25°C | | 0.001 | | μA | | I <sub>DD</sub> | VDD supply current | Logic inputs = 0 v or 5.5 v | –40°C to +125°C | | | 0.38 | μΑ | | DYNAM | IIC CHARACTERISTICS | | | | | | | | | | V <sub>S</sub> = 1V | 25°C | | 55 | | ns | | $t_{TRAN}$ | Transition time from control input | $R_{L} = 200\Omega$ , $C_{L} = 15pF$ | –40°C to +85°C | | | 190 | ns | | | | Refer to Transition time | –40°C to +125°C | | | 190 | ns | | $Q_{\mathbb{C}}$ | Charge Injection | $V_S = 1V$<br>$R_S = 0\Omega$ , $C_L = 1nF$<br>Refer to Charge injection | 25°C | | -1.5 | | рС | | 0 | Off Lands Harris | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 1MHz<br>Refer to Off isolation | 25°C | | -62 | | dB | | O <sub>ISO</sub> | Off Isolation | $R_L = 50\Omega$ , $C_L = 5pF$<br>f = 10MHz<br>Refer to Off isolation | 25°C | | -42 | | dB | | BW | Bandwidth | $R_L = 50\Omega$ , $C_L = 5pF$<br>Refer to Bandwidth | 25°C | | 300 | | MHz | | C <sub>SOFF</sub> | Source off capacitance | f = 1MHz | 25°C | | 6 | | pF | | C <sub>DOFF</sub> | Drain off capacitance | f = 1MHz | 25°C | | 10 | | pF | | C <sub>SON</sub><br>C <sub>DON</sub> | On capacitance | f = 1MHz | 25°C | | 17 | | pF | <sup>(1)</sup> When $V_S$ is 1V, $V_D$ is 0.8V or when $V_S$ is 0.8V, $V_D$ is 1V. # **6.9 Typical Characteristics** At $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted). # 6.9 Typical Characteristics (continued) At $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted). 11 Product Folder Links: TMUX1101 TMUX1102 # 6.9 Typical Characteristics (continued) At $T_A = 25$ °C, $V_{DD} = 5V$ (unless otherwise noted). ### 7 Parameter Measurement Information ### 7.1 On-Resistance The on-resistance of a device is the ohmic resistance between the source (S) and drain (D) pins of the device. The on-resistance varies with input voltage and supply voltage. The symbol $R_{ON}$ is used to denote on-resistance. The measurement setup used to measure $R_{ON}$ is shown in $\boxed{2}$ 7-1. Voltage (V) and current ( $I_{SD}$ ) are measured using this setup, and $R_{ON}$ is computed with $R_{ON} = V / I_{SD}$ : 図 7-1. On-Resistance Measurement Setup # 7.2 Off-Leakage Current There are two types of leakage currents associated with a switch during the off state: - 1. Source off-leakage current - 2. Drain off-leakage current Source leakage current is defined as the leakage current flowing into or out of the source pin when the switch is off. This current is denoted by the symbol $I_{S(OFF)}$ . Drain leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is off. This current is denoted by the symbol $I_{D(OFF)}$ . The setup used to measure both off-leakage currents is shown in $\boxtimes$ 7-2. 図 7-2. Off-Leakage Measurement Setup # 7.3 On-Leakage Current Source on-leakage current is defined as the leakage current flowing into or out of the source pin when the switch is on. This current is denoted by the symbol $I_{S(ON)}$ . Drain on-leakage current is defined as the leakage current flowing into or out of the drain pin when the switch is on. This current is denoted by the symbol $I_{D(ON)}$ . Either the source pin or drain pin is left floating during the measurement. $\boxtimes$ 7-3 shows the circuit used for measuring the on-leakage current, denoted by $I_{S(ON)}$ or $I_{D(ON)}$ . 図 7-3. On-Leakage Measurement Setup #### 7.4 Transition Time Transition time is defined as the time taken by the output of the device to rise or fall 10% after the address signal has risen or fallen past the logic threshold. The 10% transition measurement is utilized to provide the timing of the device. System level timing can then account for the time constant added from the load resistance and load capacitance. $\boxtimes$ 7-4 shows the setup used to measure transition time, denoted by the symbol treatment. 図 7-4. Transition-Time Measurement Setup # 7.5 Charge Injection The TMUX110x devices have a transmission-gate topology. Any mismatch in capacitance between the NMOS and PMOS transistors results in a charge injected into the drain or source during the falling or rising edge of the gate signal. The amount of charge injected into the source or drain of the device is known as charge injection, and is denoted by the symbol $Q_C$ . $\boxtimes$ 7-5 shows the setup used to measure charge injection from source (S) to drain (D). 図 7-5. Charge-Injection Measurement Setup #### 7.6 Off Isolation Off isolation is defined as the ratio of the signal at the drain pin (D) of the device when a signal is applied to the source pin (S) of an off-channel. The characteristic impedance, $Z_0$ , for the measurement is $50\Omega$ . $\boxtimes$ 7-6 shows the setup used to measure off isolation. Use off isolation equation to compute off isolation. 図 7-6. Off Isolation Measurement Setup Off Isolation = $$20 \cdot Log\left(\frac{V_{OUT}}{V_{S}}\right)$$ (1) ### 7.7 Bandwidth Bandwidth is defined as the range of frequencies that are attenuated by less than 3dB when the input is applied to the source pin (S) of an on-channel, and the output is measured at the drain pin (D) of the device. The characteristic impedance, $Z_0$ , for the measurement is $50\Omega$ . $\boxtimes$ 7-7 shows the setup used to measure bandwidth. 図 7-7. Bandwidth Measurement Setup # 8 Detailed Description ### 8.1 Overview The TMUX1101 and TMUX1102 are 1:1 (SPST) switches. The TMUX110x devices have a controllable single-pole, single-throw switch that is turned on or off based on the state of the select pin. The switch of the TMUX1101 is turned on with a Logic 1 on the select pin, while a Logic 0 is required to turn on switch in the TMUX1102. The following figure shows the functional block diagram for the TMUX110x devices. ### 8.2 Functional Block Diagram ALL SWITCHES SHOWN FOR A LOGIC 0 INPUT ### 8.3 Feature Description ### 8.3.1 Bidirectional Operation The TMUX110x conducts equally well from source (S) to drain (D) or from drain (D) to source (S). Each channel has very similar characteristics in both directions and supports both analog and digital signals. ### 8.3.2 Rail-to-Rail Operation The valid signal path input/output voltage for TMUX110x ranges from GND to V<sub>DD</sub>. #### 8.3.3 1.8V Logic Compatible Inputs The TMUX110x devices have 1.8V logic compatible control for all logic control inputs. The logic input thresholds scale with supply but still provide 1.8V logic control when operating at 5.5V supply voltage. 1.8V logic level inputs allows the TMUX110x devices to interface with processors that have lower logic I/O rails and eliminates the need for an external translator, which saves both space and BOM cost. The current consumption of the TMUX110x devices increase when using 1.8V logic with higher supply voltage as shown in $\boxtimes$ 6-10. For more information on 1.8V logic implementations refer to Simplifying Design with 1.8V logic Muxes and Switches. ### 8.3.4 Fail-Safe Logic The TMUX110x supports Fail-Safe Logic on the control input pin (SEL) allowing for operation up to 5.5V, regardless of the state of the supply pin. This feature allows voltages on the control pin to be applied before the supply pin, protecting the device from potential damage. Fail-Safe Logic minimizes system complexity by removing the need for power supply sequencing on the logic control pin. For example, the Fail-Safe Logic feature allows the select pin of the TMUX110x devices to be ramped to 5.5V while $V_{DD} = 0V$ . Additionally, the feature enables operation of the TMUX110x with $V_{DD} = 1.2V$ while allowing the select pin to interface with a logic level of another device up to 5.5V. Product Folder Links: TMUX1101 TMUX1102 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 17 ### 8.3.5 Ultra-Low Leakage Current The TMUX110x devices provide extremely low on-leakage and off-leakage currents. The TMUX110x devices are capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultra-low leakage currents. $\boxtimes$ 8-1 shows typical leakage currents of the TMUX110x devices versus temperature at $V_{DD}$ = 5V. 図 8-1. Leakage Current vs Temperature ### 8.3.6 Ultra-Low Charge Injection The TMUX110x devices have a transmission gate topology, as shown in 🗵 8-2. Any mismatch in the stray capacitance associated with the NMOS and PMOS causes an output level change whenever the switch is opened or closed. The TMUX110x devices have special charge-injection cancellation circuitry that reduces the source-to-drain charge injection to -1.5pC at $V_S = 1V$ as shown in $\boxtimes 8-3$ . 図 8-2. Transmission Gate Topology 図 8-3. Charge Injection vs Source Voltage #### 8.4 Device Functional Modes The TMUX110x devices have a controllable single-pole, single-throw switch that is turned on or turned off based on the state of the corresponding select pin. The control pin can be as high as 5.5V. The TMUX110x devices can be operated without any external components except for the supply decoupling capacitors. Unused logic control pins should be tied to GND or $V_{DD}$ in order to ensure the device does not consume additional current as highlighted in *Implications of Slow or Floating CMOS Inputs*. Unused signal path inputs (Sx or Dx) should be connection to GND. #### 8.4.1 Truth Tables 表 8-1 and 表 8-2 lists the truth tables for the TMUX1101 and TMUX1102 respectively. 表 8-1. TMUX1101 Truth Table | SEL | SWITCH STATE | |-----|--------------| | 0 | OFF (HI-Z) | | 1 | ON | 表 8-2. TMUX1102 Truth Table | SEL | SWITCH STATE | |-----|--------------| | 0 | ON | | 1 | OFF (HI-Z) | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 # 9 Application and Implementation 注 以下のアプリケーション情報は、テキサス・インスツルメンツの製品仕様に含まれるものではなく、テキサス・インスツルメンツはその正確性も完全性も保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。また、お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 9.1 Application Information The TMUX11xx family offers ultra-low input and output leakage currents and low charge injection. These devices operate up to 5.5V, and offer true rail-to-rail input and output of both analog and digital signals. The TMUX110x have a low on-capacitance which allows faster settling time when multiplexing inputs in the time domain. These features make the TMUX11xx devices a family of precision, high-performance switches and multiplexers for low-voltage applications. ## 9.2 Typical Application - Sample-and-Hold Circuit One useful application to take advantage of the TMUX1101 and TMUX1102's performance is the sample-and-hold circuit. A sample-and-hold circuit can be useful for an analog to digital converter (ADC) to sample a varying input voltage with improved reliability and stability. It can also be used to store the output samples from a single digital-to-analog converter (DAC) in a multi-output application. A simple sample-and-hold circuit can be realized using an analog switch such as the TMUX1101, and TMUX1102 analog switches. $\boxtimes$ 9-1 shows a single channel sample-and hold circuit using either of the TMUX110x devices. **図 9-1. Single Channel Sample-and-Hold Circuit Example** An optional op amp is used before the switch since driving large capacitive loads is a typical limitation of buffered DACs. The additional buffer stage is included following the DAC to prevent potential stability problems from driving a large capacitive load. Generally, the switch delivers only the input signals to the holding capacitors. However, when the switch is toggled, some amount of charge is transferred to the switch output in the form of charge injection, resulting in a pedestal sampling error. The TMUX1101 and TMUX1102 switches have excellent charge injection performance of only -1.5pC, making them excellent choices for this implementation to minimize sampling error. The pedestal error voltage is indirectly related to the size of the capacitance on the output, for better precision a larger capacitor is required due to charge injection. Copyright © 2024 Texas Instruments Incorporated ### 9.2.1 Design Requirements The purpose of this precision design is to implement an optimized single channel sample-and-hold circuit using a precision 1:1 (SPST) CMOS switch. The sample-and-hold circuit needs to be capable of supporting high accuracy with minimized pedestal error and fast settling time. #### 9.2.2 Detailed Design Procedure The TMUX1101 or TMUX1102 switch is used in conjunction with the voltage holding capacitors (C<sub>H</sub>) to implement the sample-and-hold circuit. The basic operation is: - 1. When the switch is closed, it samples the input voltage and charges the holding capacitors (C<sub>H</sub>) to the input voltage values. - 2. When the switch is open, the holding capacitors $(C_H)$ holds its previous value, maintaining stable voltage at the amplifier output $(V_{OUT})$ . Due to switch and capacitor leakage current, as well as amplifier bias current, the voltage on the hold capacitors droops with time. The TMUX1101 and TMUX1102 minimize the droops due to its ultra-low leakage performance. At 25°C, the TMUX1101 and TMUX1102 have extremely low leakage current of 3pA typical. Refer to Sample and Hold Glitch Reduction for Precision Outputs Reference Design for more information on sample-and-hold circuits. #### 9.2.3 Application Curve TMUX1101 and TMUX1102 have excellent charge injection performance and ultra-low leakage current, making them excellent choices to minimize sampling error for the sample-and-hold application. The charge injection and leakage performance are shown in $\boxtimes$ 9-2 and $\boxtimes$ 9-3 respectively. ☑ 9-2. Charge Injection vs Source Voltage ☑ 9-3. On-Leakage vs Source or Drain Voltage # 9.3 Typical Application - Switched Gain Amplifier Switches and multiplexers are commonly used in the feedback path of amplifier circuits to provide configurable gain control. By using various resistor values on the switch path, the TMUX110x allows the system to have multiple gain settings. An external resistor ensures the amplifier is not operating in an open loop configuration. A transimpedance amplifier (TIA) for photodiode inputs is a common circuit that requires gain control using a switch to convert the output current of the photodiode into a voltage for the MCU or processor. The amount of light present during a photodiode measurement is dependent on the time of day and available light source. An external switch such as the TMUX110x can be utilized to increase the gain when a smaller photodiode current is present. The leakage current, capacitance, and charge injection performance of the TMUX110x are key specifications to evaluate when selecting a device for gain control. An example switched gain amplifier circuit is shown in $\boxtimes$ 9-4. 図 9-4. Configurable Gain Setting of a TIA Circuit ### 9.3.1 Design Requirements For this design example, use the parameters listed in 表 9-1. 表 9-1. Design Parameters | PARAMETERS | VALUES | | | | | |-----------------------------|-----------------|--|--|--|--| | Supply (V <sub>DD</sub> ) | 3.3V | | | | | | Input / Output signal range | 0μA to 10μA | | | | | | Control logic thresholds | 1.8V compatible | | | | | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SCDS410 ### 9.3.2 Detailed Design Procedure The TMUX110x devices can be operated without any external components except for the supply decoupling capacitors. All inputs signals passing through the switch must fall within the recommended operating conditions of the TMUX110x, including signal range and continuous current. For this design example, with a supply of 3.3V, the signals can range from 0V to 3.3V when the device is powered. The maximum continuous current can be 30mA. Photodiodes commonly have a current output that ranges from a few hundred picoamps to tens of microamps based on the amount of light being absorbed. The TMUX110x devices have a typical On-leakage current of less than 10pA, which would lead to an accuracy well within 1% of a full scale 10µA signal. The low ON and OFF capacitance of the TMUX110x improves system stability by minimizing the total capacitance on the output of the amplifier. Lower capacitance leads to less overshoot and ringing in the system, which can cause the amplifier circuit to become unstable if the phase margin is not at least 45°. Refer to *Improve Stability Issues with Low Con Multiplexers* for more information on calculating the phase margin versus percent overshoot. #### 9.3.3 Application Curve The TMUX110x devices are capable of switching signals from high source-impedance inputs into a high input-impedance op amp with minimal offset error because of the ultra-low leakage currents. 図 9-5. On-Leakage vs Source or Drain Voltage # 9.4 Power Supply Recommendations The TMUX110x devices operate across a wide supply range of 1.08V to 5.5V. Do not exceed the absolute maximum ratings because stresses beyond the listed ratings can cause permanent damage to the devices. Power-supply bypassing improves noise margin and prevents switching noise propagation from the $V_{DD}$ supply to other components. Good power-supply decoupling is important to achieve optimum performance. For improved supply noise immunity, use a supply decoupling capacitor ranging from $0.1\mu F$ to $10\mu F$ from $V_{DD}$ to ground. Place the bypass capacitors as close to the power supply pins of the device as possible using low-impedance connections. TI recommends using multi-layer ceramic chip capacitors (MLCCs) that offer low equivalent series resistance (ESR) and inductance (ESL) characteristics for power-supply decoupling purposes. For very sensitive systems, or for systems in harsh noise environments, avoiding the use of vias for connecting the capacitors to the device pins may offer superior noise immunity. The use of multiple vias in parallel lowers the overall inductance and is beneficial for connections to ground planes. ### 9.5 Layout ## 9.5.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. 9-6 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 図 9-6. Trace example Route high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### - Decouple the V<sub>DD</sub> pin with a 0.1µF capacitor, placed as close to the pin as possible. Ensure that the capacitor voltage rating is sufficient for the V<sub>DD</sub> supply. - · Keep the input lines as short as possible. - Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. - Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. ### 9.5.2 Layout Example 図 9-7. TMUX110x Layout Example 25 Product Folder Links: TMUX1101 TMUX1102 # 10 Device and Documentation Support ### **10.1 Documentation Support** #### 10.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Sample and Hold Glitch Reduction for Precision Outputs Reference Design. - Texas Instruments, True Differential, 4 x 2 MUX, Analog Front End, Simultaneous-Sampling ADC Circuit. - Texas Instruments, Improve Stability Issues with Low CON Multiplexers. - Texas Instruments, Simplifying Design with 1.8V logic Muxes and Switches. - Texas Instruments, Eliminate Power Sequencing with Powered-off Protection Signal Switches. - Texas Instruments, System-Level Protection for High-Voltage Analog Multiplexers. ### 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.3 サポート・リソース テキサス・インスツルメンツ E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | _ | changes from Revision C (November 2019) to Revision D (February 2024) | Page | |---|-----------------------------------------------------------------------|------| | • | ドキュメント全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • | Updated Is or Id (Continuous Current) values | 4 | | • | Added Ipeak values to Recommended Operating Conditions table | 4 | | | | | | | | | | | | | Changes from Revision B (August 2019) to Revision C (November 2019) Page 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated | • IMUX1101 および IMUX1102 DBV バッケージ RIM の設定を追加。 | 1 | |-------------------------------------------------------------------|------| | Changes from Revision A (March 2019) to Revision B (August 2019) | Page | | <ul><li>「製品情報」表から製品プレビューの注を削除</li></ul> | | | Deleted the Product Preview note from the Device Comparison table | | | Added DBV (SOT-23) thermal values to Thermal Information | 5 | | Changes from Revision * (March 2019) to Revision A (July 2019) | Page | | <ul><li>ドキュメントのステータスを「事前情報」から「混合ステータス」に変更。</li></ul> | 1 | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. 27 Product Folder Links: TMUX1101 TMUX1102 # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 20-Aug-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TMUX1101DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1W1F | | TMUX1101DBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1W1F | | TMUX1101DBVR.B | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1W1F | | TMUX1101DBVRG4 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1W1F | | TMUX1101DBVRG4.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1W1F | | TMUX1101DCKR | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 101 | | TMUX1101DCKR.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 101 | | TMUX1101DCKRG4 | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 101 | | TMUX1101DCKRG4.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 101 | | TMUX1102DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | 1W3F | | TMUX1102DBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1W3F | | TMUX1102DCKR | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 102 | | TMUX1102DCKR.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 102 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 20-Aug-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TMUX1101DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMUX1101DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMUX1101DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TMUX1101DCKRG4 | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | | TMUX1102DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TMUX1102DCKR | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jun-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TMUX1101DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TMUX1101DBVRG4 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TMUX1101DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TMUX1101DCKRG4 | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | | TMUX1102DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | TMUX1102DCKR | SC70 | DCK | 5 | 3000 | 180.0 | 180.0 | 18.0 | ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated