**TLVM13660** JAJSMY7 - APRIL 2022 # TLVM13660 高密度、3V~36V 入力、1V~6V 出力、6A 同期整流式降圧 DC/DC パ ワー・モジュール、Enhanced HotRod™ QFN パッケージ # 1 特長 - 用途の広い 同期整流式降圧 DC/DC パワー・モジ - MOSFET、インダクタ、コントローラを内蔵 - 広い入力電圧範囲:3V~36V - 出力電圧を調整可能 1V~6V、温度範囲全体に わたってセットポイント精度 1% - 5.0mm × 5.5mm × 4mm のオーバーモールド・ パッケージ - -40℃~125℃の接合部温度範囲 - 200kHz~2.2MHz の範囲で周波数を調整可能 - 負電圧出力に対応可能 - 全負荷範囲にわたって極めて高い効率を実現 - 95% 以上のピーク効率 - 外部バイアス・オプションによる効率向上 - シャットダウン時静止電流:0.6µA (標準値) - 6A 負荷でのドロップアウト電圧:0.8V (標準 値) - 非常に小さい伝導および放射 EMI シグネチャ - デュアル入力パスと内蔵コンデンサを備えた低 ノイズ・パッケージにより、スイッチのリンギ ングが減少 - 抵抗により調整可能なスイッチ・ノードのスル ーレート - 固定周波数 FPWM 動作モード - CISPR 11 および 32 Class B の放射規格に準拠 - スケーラブルな電源に好適 - TLVM13640 (36V、4A) とピン互換 - 堅牢な設計のための本質的な保護機能 - 高精度のイネーブル入力とオープン・ドレイン の PGOOD インジケータによるシーケンシン グ、制御、V<sub>IN</sub> UVLO - 過電流およびサーマル・シャットダウン保護機 - WEBENCH® Power Designer により、 TLVM13660 を使用するカスタム設計を作成 ## 2 アプリケーション - 試験および測定、航空宇宙および防衛 - ファクトリ・オートメーション / 制御 - 降圧および反転型の昇降圧電源 # 3 概要 同期整流式降圧モジュール・ファミリから派生した TLVM13660 は、パワー MOSFET、シールド付きイ ンダクタ、受動部品を Enhanced HotRod™ QFN パッ ケージに実装した高集積 36V、6A DC/DC ソリューシ ョンです。このモジュールは、VIN および VOUT ピ ンをパッケージの角に配置し、入力および出力コンデ ンサの配置を最適化しています。モジュールの下面に は大きな 4 つのサーマル・パッドがあるため、単純 なレイアウトが可能で、製造時の扱いも容易です。 出力電圧範囲が 1V~6V であるため、TLVM13660 は 小さな PCB フットプリントで低 EMI の設計を迅速か つ容易に実装できるよう設計されています。このトー タル・ソリューションを使用すると、外付け部品はわ ずか 4 個で済み、設計プロセスで磁気および補償の ための部品選択も不要です。 TLVM13660 モジュールは、スペースが制約される用 途での小型化と簡素化をめざして設計されているだけ でなく、堅牢性の高い性能を実現するためのさまざま な機能を備えています。その例としては、可変入力電 圧 UVLO 用のヒステリシス付き高精度イネーブル、 抵抗を使ってプログラム可能なスイッチ・ノードのス ルーレートによる EMI 改善、内蔵 VCC、ブートス トラップおよび入力コンデンサによる信頼性向上と高 密度化、全負荷電流範囲にわたって一定のスイッチン グ周波数、負電圧出力能力、シーケンシング、障害保 護、出力電圧監視用の PGOOD インジケータがあり ます。 #### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |-----------|----------------------|---------------| | TLVM13660 | B3QFN (20) | 5.0mm × 5.5mm | 利用可能なパッケージについては、このデータシートの末尾 にある注文情報を参照してください。 代表的な効率 (V<sub>OUT</sub> = 5V、f<sub>SW</sub> = 1MHz) # **Table of Contents** | 1 特長 | 1 | 8.3 Feature Description | 15 | |------------------------------------------------------|----------------|------------------------------------------------------|-------------------| | 2 アプリケーション | | 8.4 Device Functional Modes | 20 | | 3 概要 | 1 | 9 Applications and Implementation | 21 | | 4 Revision History | 3 | 9.1 Application Information | <mark>2</mark> 1 | | 5 Device Comparison Table | 4 | 9.2 Typical Applications | <b>2</b> 1 | | 6 Pin Configuration and Functions | 4 | 10 Power Supply Recommendations | | | 7 Specifications | <mark>6</mark> | 11 Layout | 30 | | 7.1 Absolute Maximum Ratings | <mark>6</mark> | 11.1 Layout Guidelines | 30 | | 7.2 ESD Ratings | <mark>6</mark> | 11.2 Layout Example | | | 7.3 Recommended Operating Conditions | 7 | 12 Device and Documentation Support | 33 | | 7.4 Thermal Information | 7 | 12.1 Device Support | 33 | | 7.5 Electrical Characteristics | 8 | 12.2 Documentation Support | 34 | | 7.6 System Characteristics | 9 | 12.3 Receiving Notification of Documentation Updates | <mark>33</mark> 4 | | 7.7 Typical Characteristics | 10 | 12.4 サポート・リソース | 34 | | 7.8 Typical Characteristics (V <sub>IN</sub> = 12 V) | 12 | 12.5 Trademarks | 34 | | 7.9 Typical Characteristics (V <sub>IN</sub> = 24 V) | 13 | 12.6 Electrostatic Discharge Caution | 34 | | 8 Detailed Description | 14 | 12.7 Glossary | 34 | | 8.1 Overview | 14 | 13 Mechanical, Packaging, and Orderable | | | 8.2 Functional Block Diagram | 14 | Information | 35 | | | | | | # **4 Revision History** | DATE | REVISION | NOTES | |------------|----------|-----------------| | April 2022 | * | Initial release | # **5 Device Comparison Table** | Device | Orderable Part Number | Rated Output Current | Junction Temperature Range | External Sync <sup>(1)</sup> | |-----------|-----------------------|----------------------|----------------------------|------------------------------| | TLVM13620 | TLVM13620RDHR | 2 A | –40°C to 125°C | No | | TLVM13630 | TLVM13630RDHR | 3 A | –40°C to 125°C | No | | TLVM13640 | TLVM13640RDLR | 4 A | –40°C to 125°C | No | | TLVM13660 | TLVM13660RDLR | 6 A | –40°C to 125°C | No | <sup>(1)</sup> See the TPSM63602, TPSM63603, TPSM63604, and TPSM63606 for applications that require clock synchronization, an output voltage above 6 V, spread-spectrum modulation for EMI mitigation or both. # **6 Pin Configuration and Functions** 図 6-1. 20-Pin QFN RDL Package (Top View) 表 6-1. Pin Functions | Pin | | Type <sup>(1)</sup> | Description | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Name | NO. | Type | | | | | | VIN1, VIN2 | 1, 16 | Р | Input supply voltage. Connect the input supply to these pins. Connect input capacitors between these pins and PGND in close proximity to the device. | | | | | SW 2 O Switch node. Do not place any external component on this pin or connect to any signal. The amount copper placed on this pin must be kept to a minimum to prevent issues with noise and EMI. | | Switch node. Do not place any external component on this pin or connect to any signal. The amount of copper placed on this pin must be kept to a minimum to prevent issues with noise and EMI. | | | | | | СВООТ | 3 | I/O | Bootstrap pin for the internal high-side gate driver. A 100-nF bootstrap capacitor is internally connected from this pin to SW within the module to provide the bootstrap voltage. CBOOT is brought out to use in conjunction with RBOOT to effectively lower the value of the internal series bootstrap resistance to adjust the switch-node slew rate, if necessary. | | | | | RBOOT | 4 | I/O | External bootstrap resistor connection. Internal to the device, a $100-\Omega$ bootstrap resistor is connected between RBOOT and CBOOT. RBOOT is brought out to use in conjunction with CBOOT to effectively lower the value of the internal series bootstrap resistance to adjust the switch-node slew rate, if necessary. | | | | | VLDOIN | 5 | Р | Input bias voltage. Input to the internal LDO that supplies the internal control circuits. Connect to an output voltage point to improve efficiency. Connect an optional high-quality 0.1-µF to 1-µF capacitor from this pin to ground for improved noise immunity. If the output voltage is above 12 V, connect this pin to ground. | | | | Submit Document Feedback # 表 6-1. Pin Functions (continued) | Pin | | Type <sup>(1)</sup> | Decarintion | |-----------------|-------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Name | NO. | Type | Description | | AGND | 6, 11 | G | Analog ground. Zero-voltage reference for internal references and logic. All electrical parameters are measured with respect to this pin. <i>These pins must be connected to PGND</i> . See セクション 11.2 for a recommended layout. | | VCC | 7 | 0 | Internal LDO output. Used as a supply to the internal control circuits. Do not connect to any external loads. A 1-μF capacitor internally connects from VCC to AGND. | | VOUT1,<br>VOUT2 | 8, 9 | Р | Output voltage. These pins are connected to the internal buck inductor. Connect these pins to the output load and connect external output capacitors between these pins and PGND. | | FB | 10 | I | Feedback input. Connect the midpoint of the feedback resistor divider to this pin. Connect the upper resistor ( $R_{FBT}$ ) of the feedback divider to $V_{OUT}$ at the desired point of regulation. Connect the lower resistor ( $R_{FBB}$ ) of the feedback divider to AGND. Do not leave open or connect to ground. | | RT | 12 | I | Frequency setting pin used to set the switching frequency between 200 kHz and 2.2 MHz by placing an external resistor from RT to AGND. Do not leave open or connect to ground. | | PG | 13 | 0 | Open-drain power-good monitor output that asserts low if the FB voltage is not within the specified window thresholds. A $10-k\Omega$ to $100-k\Omega$ pullup resistor to a suitable voltage is required. If not used, PG can be left open or connected to GND. | | EN | 14 | I | Precision enable input pin. High = on, Low = off. Can be connected to VIN. Precision enable allows the pin to be used as an adjustable input voltage UVLO. The module can be turned off by using an open-drain/collector device to connect this pin to AGND. Connect an external resistor divider between this pin, VIN and AGND to create an external UVLO. | | NC | 15 | _ | No connection. Tie to GND or leave open. | | PGND | 17, 18,<br>19, 20 | G | Power ground. This is the return current path for the power stage of the device. Connect these pads to the input supply return, the load return, and the capacitors associated with the VIN and VOUT pins. See セクション 11.2 for a recommended layout. | <sup>(1)</sup> P = Power, G = Ground, I = Input, O = Output # 7 Specifications # 7.1 Absolute Maximum Ratings Limits apply over $T_J = -40^{\circ}\text{C}$ to 150°C (unless otherwise noted). (1) | | | MIN | MAX | UNIT | |-----------------------------|------------------------------------------------------|-------------|----------------------------------|------| | | VIN1, VIN2 to AGND, PGND | -0.3 | 42 | V | | | RBOOT to SW | -0.3 | 5.5 | V | | | CBOOT to SW | -0.3 | 5.5 | V | | | VLDOIN to AGND, PGND | -0.3 | min (V <sub>VIN</sub> + 0.3, 16) | V | | Input voltage | EN to AGND, PGND | -0.3 | 42 | V | | | RT to AGND, PGND | -0.3 | 5.5 | V | | | FB to AGND, PGND | -0.3 | 16 | V | | | PG to AGND, PGND | 0 | 20 | V | | | PGND to AGND | -1 | 2 | V | | | VCC to AGND, PGND | -0.3 | 5.5 | V | | Output voltage | SW to AGND, PGND <sup>(2)</sup> | -0.3 | 42 | V | | | VOUT1, VOUT2 to AGND, PGND | -0.3 | 6 | V | | Input current | PG | | 10 | mA | | TJ | Junction temperature | -40 | 150 | °C | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | <b>–</b> 55 | 150 | °C | | Peak reflow case temperatur | perature 250 | | °C | | | Maximum number of reflows | allowed | | 3 | | | Mechanical vibration | MIL-STD-883D, Method 2007.2, 20 Hz to 2 kHz | | 20 | G | | Mechanical shock | MIL-STD-883D, Method 2002.3, 1 ms, 1/2 sine, mounted | | 500 | G | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. (2) A voltage of 2 V below PGND and 2 V above VIN can appear on this pin for ≤ 200 ns with a duty cycle of ≤ 0.01%. # 7.2 ESD Ratings | | • | | | | |--------------------|-------------------------|-----------------------------------------------------------------------|-------|------| | | | | VALUE | UNIT | | V | Electrostatic discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±1500 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 7.3 Recommended Operating Conditions Limits apply over $T_J = -40^{\circ}$ C to 125°C (unless otherwise noted). | | | MIN | NOM MAX | UNIT | |----------------|------------------------------------------|-----|-----------------------------|------| | Input voltage | VIN (input voltage range after start-up) | 3 | 36 | V | | Input voltage | VLDOIN | | min (V <sub>VIN</sub> , 12) | V | | Output voltage | VOUT <sup>(1)</sup> | 1 | 6 | V | | Output current | IOUT <sup>(2)</sup> | 0 | 6 | Α | | Frequency | F <sub>SW</sub> set by RT | 200 | 2200 | kHz | | Input current | PG | | 2 | mA | | Output voltage | PG | | 16 | V | | TJ | Operating junction temperature | -40 | 125 | °C | | T <sub>A</sub> | Operating ambient temperature | -40 | 105 | °C | - (1) Under no conditions should the output voltage be allowed to fall below zero volts. - (2) Maximum continuous DC current can be derated when operating with high switching frequency, high ambient temperature, or both. Refer to the *Typical Characteristics* section for details. #### 7.4 Thermal Information | | THERMAL METRIC <sup>(1)</sup> | RDL (QFN) | UNIT | |-----------------|--------------------------------------------------------|-----------|------| | | THERMAL METRIC | 20 PINS | ONII | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (TLVM13660 EVM) | 22.6 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance (2) | 33.1 | °C/W | | Ψлт | Junction-to-top characterization parameter (3) | 1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter (4) | 12.3 | °C/W | - (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report - (2) The junction-to-ambient thermal resistance, R<sub>θJA</sub>, applies to devices soldered directly to a 75-mm × 75-mm four-layer PCB with 2 oz. copper and natural convection cooling. Additional airflow and PCB copper area reduces R<sub>θJA</sub>. - (3) The junction-to-top board characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature, T<sub>J</sub>, of a device in a real system, using a procedure described in JESD51-2A (section 6 and 7). T<sub>J</sub> = ψ<sub>JT</sub> × P<sub>DIS</sub> + T<sub>T</sub>; where P<sub>DIS</sub> is the power dissipated in the device and T<sub>T</sub> is the temperature of the top of the device. - (4) The junction-to-board characterization parameter, $\psi_{JB}$ , estimates the junction temperature, $T_{J}$ , of a device in a real system, using a procedure described in JESD51-2A (sections 6 and 7). $T_{J} = \psi_{JB} \times P_{DIS} + T_{B}$ ; where $P_{DIS}$ is the power dissipated in the device and $T_{B}$ is the temperature of the board 1mm from the device. Copyright © 2022 Texas Instruments Incorporated # 7.5 Electrical Characteristics Limits apply over $T_J = -40^{\circ}\text{C}$ to 125°C, $V_{IN} = 24 \text{ V}$ , $V_{OUT} = 3.3 \text{ V}$ , $V_{LDOIN} = 5 \text{ V}$ , $F_{SW} = 800 \text{ kHz}$ (unless otherwise noted). Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|-------|-------|--------|----------------| | SUPPLY VOLT | AGE | | | | | | | | | Needed to start up (over the I <sub>OUT</sub> range) | 3.95 | | 36 | V | | V <sub>IN</sub> | Input operating voltage range | Once operating (over the I <sub>OUT</sub> range) | 3 | | 36 | V | | V <sub>IN_HYS</sub> | Hysteresis <sup>(1)</sup> | | | 1 | | V | | I <sub>Q VIN</sub> | Input operating quiescent current (non-switching) | T <sub>A</sub> = 25°C, V <sub>EN</sub> = 3.3 V, V <sub>FB</sub> = 1.5 V | | 7 | | μA | | I <sub>SDN VIN</sub> | VIN shutdown quiescent current | V <sub>EN</sub> = 0 V, T <sub>A</sub> = 25°C | | 1 | | <u>.</u><br>μΑ | | ENABLE | 1 1 | TEN 5 1, 1A 25 5 | | · | | P** * | | V <sub>EN RISE</sub> | EN voltage rising threshold | | 1.161 | 1.263 | 1.365 | V | | V <sub>EN_FALL</sub> | EN voltage falling threshold | | | 0.91 | | V | | V <sub>EN_HYS</sub> | EN voltage hysteresis | | 0.303 | 0.353 | 0.404 | V | | V <sub>EN_WAKE</sub> | EN wake-up threshold | | 0.4 | | | V | | I <sub>EN</sub> | Input current into EN (non-switching) | V <sub>EN</sub> = 3.3 V, V <sub>FB</sub> = 1.5 V | | 10 | | nA | | t <sub>EN</sub> | EN high to start of switching delay <sup>(1)</sup> | VEN C.C V, VFB 1.C V | | 0.7 | | ms | | VCC INTERNA | | | | 0.7 | | 1113 | | . JO INTERNA | | 3.4 V ≤ V <sub>VLDOIN</sub> ≤ 12.5 V | | 3.3 | | V | | $V_{CC}$ | Internal LDO VCC voltage | $V_{\text{VLDOIN}} = 3.1 \text{ V, non-switching}$ | | 3.3 | | V | | | | $V_{\text{VLDOIN}} = 3.1 \text{ V, Horr-switching}$ $V_{\text{VLDOIN}} < 3.1 \text{ V}^{(1)}$ | | 3.1 | | | | V <sub>CC_UVLO</sub> | VCC UVLO rising threshold | $V_{VLDOIN} < 3.1 V^{(1)}$<br>$V_{IN} < 3.6 V^{(2)}$ | | 3.6 | | | | V | VCC LIVI O hystorogis(2) | | | | | | | V <sub>CC_UVLO_HYS</sub> | VCC UVLO hysteresis <sup>(2)</sup> | Hysteresis below V <sub>CC_UVLO</sub> | | 1.1 | 24 | | | I <sub>VLDOIN</sub> | Input current into VLDOIN pin (non-switching)(3) | V <sub>EN</sub> = 3.3 V, V <sub>FB</sub> = 1.5 V | | 25 | 31 | μA | | FEEDBACK | lan di di di | | | | 0 | | | V <sub>OUT</sub> | Adjustable output voltage range | Over the I <sub>OUT</sub> range | 1 | | 6 | V | | V <sub>FB</sub> | Feedback voltage | T <sub>A</sub> = 25°C, I <sub>OUT</sub> = 0 A | | 1.0 | | V | | V <sub>FB_ACC</sub> | Feedback voltage accuracy | Over the V <sub>IN</sub> range, V <sub>OUT</sub> = 1 V, I <sub>OUT</sub> = 0<br>A, F <sub>SW</sub> = 200 kHz | -1% | | +1% | | | V <sub>FB</sub> | Load regulation | $T_A = 25^{\circ}C, 0 A \le I_{OUT} \le 6 A$ | | 0.1% | | | | $V_{FB}$ | Line regulation | $T_A = 25^{\circ}C$ , $I_{OUT} = 0$ A, 4 V $\leq V_{IN} \leq 36$ V | | 0.1% | | | | I <sub>FB</sub> | Input current into FB | V <sub>FB</sub> = 1 V | | 10 | | nA | | CURRENT | | | | | | | | l <sub>OUT</sub> | Output current | T <sub>A</sub> = 25°C | 0 | | 6 | Α | | I <sub>OCL</sub> | Output overcurrent (DC) limit threshold | | | 8.3 | | Α | | I <sub>L_HS</sub> | High-side switch current limit | Duty cycle approaches 0% | 8.3 | 9.3 | 10.3 | Α | | I <sub>L_LS</sub> | Low-side switch current limit | | 6.5 | 7.1 | 7.7 | Α | | I <sub>L_NEG</sub> | Negative current limit | | | -3 | | Α | | V <sub>HICCUP</sub> | Ratio of FB voltage to in-regulation FB voltage to enter hiccup | Not during soft start | | 40% | | | | t <sub>W</sub> | Short circuit wait time ("hiccup" time before soft start) | | | 80 | | ms | | SOFT START | 1 | 1 | | | | | | t <sub>SS</sub> | Time from first SW pulse to V <sub>FB</sub> at 90% | V <sub>IN</sub> ≥ 4.2 V | 3.5 | 5 | 7 | ms | | t <sub>SS2</sub> | Time from first SW pulse to release of FPWM lockout if output not in regulation <sup>(1)</sup> | V <sub>IN</sub> ≥ 4.2 V | 9.5 | 13 | 17 | ms | | POWER GOOI | <u> </u> | | | | | | | PG <sub>OV</sub> | PG upper threshold – rising | % of V <sub>OUT</sub> setting | 105% | 107% | 110% | | | PG <sub>UV</sub> | PG lower threshold – falling | % of V <sub>OUT</sub> setting | 92% | 94% | 96.5% | | | PG <sub>HYS</sub> | PG threshold hysteresis (rising and falling) | % of V <sub>OUT</sub> setting | 3270 | 1.3% | 33.070 | | | . Онто | | 46-µA pullup, V <sub>EN</sub> = 0 V | 1.0 | 1.070 | | V | | V <sub>IN PG VALID</sub> | Input voltage for valid PG output | | | | | | Limits apply over $T_J = -40^{\circ}\text{C}$ to 125°C, $V_{IN} = 24 \text{ V}$ , $V_{OUT} = 3.3 \text{ V}$ , $V_{LDOIN} = 5 \text{ V}$ , $F_{SW} = 800 \text{ kHz}$ (unless otherwise noted). Minimum and maximum limits are specified through production test or by design. Typical values represent the most likely parametric norm and are provided for reference only. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------------|------|------|------|------| | I <sub>PG</sub> | Input current into PG pin when open drain output is high | V <sub>PG</sub> = 3.3 V | | 10 | | nA | | I <sub>OV</sub> | Pulldown current at the SW node during an overvoltage condition | | | 0.5 | | mA | | t <sub>PG_FLT_RISE</sub> | Delay time to PG high signal | | 1.5 | 2.0 | 2.5 | ms | | t <sub>PG_FLT_FALL</sub> | Glitch filter time constant for PG function | | | 120 | | μs | | SWITCHING I | FREQUENCY | | | | | | | f <sub>SW_RANGE</sub> | Switching frequency range by RT or SYNC | | 200 | | 2200 | kHz | | f <sub>SW_RT1</sub> | Default switching frequency by R <sub>RT</sub> | $R_{RT} = 66.5 \text{ k}\Omega$ | 180 | 200 | 220 | kHz | | f <sub>SW_RT2</sub> | Default switching frequency by R <sub>RT</sub> | R <sub>RT</sub> = 5.76 kΩ | 1980 | 2200 | 2420 | kHz | | SYNCHRONIZ | ZATION | | | | | | | t <sub>B</sub> | Blanking of EN after rising or falling edges <sup>(1)</sup> | | 4 | | 28 | μs | | POWER STA | GE | | | | | | | V <sub>BOOT_UVLO</sub> | Voltage on CBOOT pin relative to SW that turns off the high-side switch | | | 2.1 | | V | | t <sub>ON(min)</sub> | Minimum ON pulse width <sup>(1)</sup> | V <sub>OUT</sub> = 1 V, I <sub>OUT</sub> = 1 A, RBOOT shorted to CBOOT | | 55 | 70 | ns | | t <sub>ON(max)</sub> | Maximum ON pulse width <sup>(1)</sup> | | | 9 | | μs | | t <sub>OFF(min)</sub> | Minimum OFF pulse width | V <sub>IN</sub> = 4 V, I <sub>OUT</sub> = 1 A, RBOOT shorted to CBOOT | | 65 | 85 | ns | | THERMAL SH | HUTDOWN | | | | ' | | | T <sub>SHD</sub> | Thermal shutdown threshold (1) | Temperature rising | 158 | 168 | 180 | °C | | T <sub>SHD-HYS</sub> | Thermal shutdown hysteresis (1) | | | 10 | | °C | - (1) Parameter specified by design, statistical analysis and production testing of correlated parameters. Not production tested. - (2) Production tested with $V_{IN} = 3 \text{ V}$ . - (3) This is the current used by the device while not switching, open loop, with FB pulled to +5% of nominal. It does not represent the total input current to the system while regulating. ### 7.6 System Characteristics The following specifications apply only to the typical applications circuit, with nominal component values. Specifications in the typical (TYP) column apply to $T_J = 25^{\circ}$ C only. These specifications are not ensured by production testing. | | PARAMETER | TEST CONDITIONS | MIN TYF | MAX | UNIT | |-------------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------| | SUPPLY | | | | | | | I <sub>IN</sub> | Input supply current when in regulation | V <sub>IN</sub> = V <sub>EN</sub> = 24 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 3.3 V, F <sub>SW</sub> = 750 kHz, I <sub>OUT</sub> = 0 A | 15 | i | mA | | OUTPUT | VOLTAGE | | | | | | $\Delta V_{OUT1}$ | Load regulation | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 0.1 A to 6 A | 1 | | mV | | $\Delta V_{OUT2}$ | Line regulation | V <sub>IN</sub> = 4 V to 36 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 6 A | 1 | | mV | | $\Delta V_{OUT3}$ | Load transient | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = 3.3 V, I <sub>OUT</sub> = 1 A to 4 A at 1 A/μs, C <sub>OUT(derated)</sub> = 50 μF | 100 | | mV | | EFFICIEN | NCY | | | | | | | | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 3.3 V, I <sub>OUT</sub> = 5 A, F <sub>SW</sub> = 750 kHz | 91% | | | | | | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 3.3 V, I <sub>OUT</sub> = 5 A, F <sub>SW</sub> = 750 kHz | 90% | | | | η | Efficiency | V <sub>IN</sub> = 12 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 5 V, I <sub>OUT</sub> = 5 A, F <sub>SW</sub> = 1 MHz | 93.2% | | | | | | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 5 V, I <sub>OUT</sub> = 5 A, F <sub>SW</sub> = 1 MHz | 92.2% | | | | ı | | V <sub>IN</sub> = 24 V, V <sub>OUT</sub> = V <sub>VLDOIN</sub> = 12 V, I <sub>OUT</sub> = 4 A, F <sub>SW</sub> = 2 MHz | 95.6% | | | # 7.7 Typical Characteristics V<sub>IN</sub> = 24 V, unless otherwise specified # 7.8 Typical Characteristics ( $V_{IN} = 12 \text{ V}$ ) Unless otherwise indicated, $T_A$ = 25°C, VLDOIN is tied to VOUT (except for $V_{OUT}$ = 2.5 V), and the module is soldered to a 76-mm × 63-mm, 4-layer PCB. The SOA curves are taken with $T_{J(max)}$ = 125°C and $T_{A(max)}$ = 105°C. Refer to table t # 7.9 Typical Characteristics ( $V_{IN} = 24 \text{ V}$ ) Unless otherwise indicated, $T_A$ = 25°C, VLDOIN is tied to VOUT (except for $V_{OUT}$ = 2.5 V), and the module is soldered to a 76-mm × 63-mm, 4-layer PCB. The SOA curves are taken with $T_{J(max)}$ = 125°C and $T_{A(max)}$ = 105°C. Refer to 29 = 29 9.2 for circuit designs. # 8 Detailed Description ### 8.1 Overview The TLVM13660 is an easy-to-use, synchronous buck DC/DC power module designed for a wide variety of applications where reliability, small solution size, and low EMI signature are of paramount importance. With integrated power MOSFETs, a buck inductor, and PWM controller, the TLVM13660 operates over an input voltage range of 3 V to 36 V with transients as high as 42 V. The module delivers up to 6-A DC load current with high conversion efficiency and ultra-low input quiescent current in a very small solution footprint. Control loop compensation is not required, reducing design time and external component count. With a programmable switching frequency from 200 kHz to 2.2 MHz using its RT pin, the TLVM13660 incorporates specific features to improve EMI performance in noise-sensitive applications: - · An optimized package and pinout design enables a shielded switch-node layout that mitigates radiated EMI. - Parallel input and output paths with symmetrical capacitor layouts minimize parasitic inductance, switch-voltage ringing, and radiated field coupling - · Resistor-programmable switch-node slew rate - Clock synchronization and FPWM mode enable constant switching frequency across the load current range. - · Integrated power MOSFETs with enhanced gate drive control enable low-noise PWM switching. Together, these features significantly reduce EMI filtering requirements, while helping to meet CISPR 11 and CISPR 32 Class B EMI limits for conducted and radiated emissions. The TLVM13660 module also includes inherent protection features for robust system requirements: - · An open-drain PGOOD indicator for power-rail sequencing and fault reporting - · Precision enable input with hysteresis, providing: - Programmable line undervoltage lockout (UVLO) - Remote ON/OFF capability - Internally fixed output-voltage soft start with monotonic start-up into prebiased loads - · Hiccup-mode overcurrent protection with cycle-by-cycle peak and valley current limits - · Thermal shutdown with automatic recovery. Leveraging a pin arrangement designed for simple layout that requires only a few external components, the TLVM13660 is specified to maximum ambient and junction temperatures of 105°C and 125°C, respectively. ### 8.2 Functional Block Diagram 8.3 Feature Description ### 8.3.1 Input Voltage Range (VIN1, VIN2) With a steady-state input voltage range from 3 V to 36 V, the TLVM13660 module is intended for step-down conversions from typical 12-V, 24-V, and 28-V input supply rails. The schematic circuit in 🗵 8-1 shows all the necessary components to implement a TLVM13660-based buck regulator using a single input supply. 図 8-1. TLVM13660 Schematic Diagram with Input Voltage Operating Range of 3 V to 36 V The minimum input voltage required for start-up is 3.95 V. Take extra care to make sure that the voltage at the VIN pins of the module (VIN1 and VIN2) does not exceed the absolute maximum voltage rating of 42 V during line or load transient events. Voltage ringing at the VIN pins that exceeds the absolute maximum ratings can damage the IC. ### 8.3.2 Adjustable Output Voltage (FB) The TLVM13660 has an adjustable output voltage range from 1 V up to a maximum of 6 V or slightly less than $V_{IN}$ , whichever is lower. Setting the output voltage requires two feedback resistors, designated as $R_{FBT}$ and $R_{FBB}$ in $\boxtimes$ 8-1. The reference voltage at the FB pin is set at 1 V with a feedback system accuracy over the full junction temperature range of ±1%. The junction temperature range for the device is $-40^{\circ}$ C to $125^{\circ}$ C. Calculate the value for $R_{FBT}$ using $\pm$ 1 based on a recommended value for $R_{FBB}$ of 10 k $\Omega$ . $$R_{FBT} \left[ k\Omega \right] = R_{FBB} \left[ k\Omega \right] \cdot \left( \frac{V_{OUT} \left[ V \right]}{1V} - 1 \right)$$ (1) 表 8-1 lists the standard resistor values for several output voltages and the recommended switching frequency range to maintain reasonable peak-to-peak inductor ripple current. This table also includes the minimum required output capacitance for each output voltage setting to maintain stability. The capacitances as listed represent *effective* values for ceramic capacitors derated for DC bias voltage and temperature. Furthermore, place a feedforward capacitor, C<sub>FF</sub>, in parallel with R<sub>FBT</sub> to increase the phase margin when the output capacitance is close to the minimum recommended value. | 表 8-1. Standard | d R <sub>FBT</sub> Values | , Recom | mended l | F <sub>SW</sub> Rang | je and Minimum | COUT | |-----------------|---------------------------|---------|----------|----------------------|----------------|------| | | | | | | | | | V <sub>OUT</sub> (V) | R <sub>FBT</sub> (kΩ) | Suggested F <sub>SW</sub><br>Range (kHz) | C <sub>OUT(min)</sub> (μF)<br>(Effective) | C <sub>FF</sub> (pF) | V <sub>OUT</sub> (V) | R <sub>FBT</sub> (kΩ) | Suggested F <sub>SW</sub><br>Range (MHz) | C <sub>OUT(min)</sub> (μF)<br>(Effective) | C <sub>FF</sub> (pF) | |----------------------|-----------------------|------------------------------------------|-------------------------------------------|----------------------|----------------------|-----------------------|------------------------------------------|-------------------------------------------|----------------------| | 1 | Short | 300 to 500 | 300 | _ | 2.5 | 15 | 650 to 900 | 65 | 68 | | 1.2 | 2 | 400 to 600 | 200 | _ | 3.3 | 23.2 | 700 to 950 | 40 | 47 | | 1.8 | 8.06 | 500 to 700 | 120 | 100 | 5 | 40.2 | 0.8 to 1.2 | 25 | 22 | (1) $$R_{FBB} = 10 \text{ k}\Omega$$ Note that higher feedback resistances consume less DC current. However, an upper $R_{FBT}$ resistor value higher than 1 M $\Omega$ renders the feedback path more susceptible to noise. Higher feedback resistances generally require more careful layout of the feedback path. It is important to locate the feedback resistors close to the FB and AGND pins, keeping the feedback trace as short as possible (and away from noisy areas of the PCB). See $\frac{1}{2}$ $\frac{1}{2}$ 11.2 guidelines for more detail. #### 8.3.3 Input Capacitors Input capacitors are necessary to limit the input ripple voltage to the module due to switching frequency AC currents. TI recommends using ceramic capacitors to provide low impedance and high RMS current rating over a wide temperature range. $\pm$ 2 gives the input capacitor RMS current. The highest input capacitor RMS current occurs at D = 0.5, at which point, the RMS current rating of the capacitors should be greater than half the output current. $$I_{CIN,rms} = \sqrt{D \cdot \left(I_{OUT}^2 \cdot \left(1 - D\right) + \frac{\Delta I_L^2}{12}\right)}$$ (2) where D = V<sub>OUT</sub> / V<sub>IN</sub> is the module duty cycle. Ideally, the DC and AC components of input current to the buck stage are provided by the input voltage source and the input capacitors, respectively. Neglecting inductor ripple current, the input capacitors source current of amplitude ( $I_{OUT} - I_{IN}$ ) during the D interval and sink $I_{IN}$ during the 1 – D interval. Thus, the input capacitors conduct a square-wave current of peak-to-peak amplitude equal to the output current. The resultant capacitive component of AC ripple voltage is a triangular waveform. Together with the ESR-related ripple component, $\vec{x}$ 3 gives the peak-to-peak ripple voltage amplitude: $$\Delta V_{IN} = \frac{I_{OUT} \cdot D \cdot (1 - D)}{F_{SW} \cdot C_{IN}} + I_{OUT} \cdot R_{ESR}$$ (3) 式 4 gives the input capacitance required for a particular load current: $$C_{IN} \ge \frac{D \cdot (1 - D) \cdot I_{OUT}}{F_{SW} \cdot (\Delta V_{IN} - R_{ESR} \cdot I_{OUT})}$$ (4) where ΔV<sub>IN</sub> is the input voltage ripple specification. The TLVM13660 requires a minimum of two 10-µF ceramic input capacitors, preferably with X7R or X7S dielectric and in 1206 or 1210 footprint. Additional capacitance can be required for applications to meet conducted EMI specifications, such as CISPR 11 or CISPR 32. 表 8-2 includes a preferred list of capacitors by vendor. To minimize the parasitic inductance in the switching loops, position the ceramic input capacitors in a symmetrical layout close to the VIN1 and VIN2 pins and connect the capacitor return terminals to the PGND pins using a copper ground plane under the module. www.tij.co.jp JAJSMY7 - APRIL 2022 | Vendor <sup>(1)</sup> | Dielectric | Part Number | Case Size | Capacitance (μF) <sup>(2)</sup> | Rated Voltage (V) | |-----------------------|------------|---------------------|-----------|---------------------------------|-------------------| | TDK | X7R | C3216X7R1H106K160AC | 1206 | 10 | 50 | | Murata | X7S | GCM32EC71H106KA03K | 1210 | 10 | 50 | | AVX | X7R | 12105C106MAT2A | 1210 | 10 | 50 | | Murata | X7R | GRM32ER71H106KA12L | 1210 | 10 | 50 | - Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in this table. See the Third-Party Products Disclaimer. - Nameplate capacitance values (the effective values are lower based on the applied DC voltage and temperature). As discussed in セクション 10, an electrolytic bulk capacitance (68 μF to 100 μF) provides low-frequency filtering and parallel damping to mitigate the effects of input parasitic inductance resonating with the low-ESR, high-Q ceramic input capacitors. ### 8.3.4 Output Capacitors 表 8-1 lists the TLVM13660 minimum amount of required output capacitance. The effects of DC bias and temperature variation must be considered when using ceramic capacitance. For ceramic capacitors in particular, the package size, voltage rating, and dielectric material contribute to differences between the standard rated value and the actual effective value of the capacitance. When including additional capacitance above C<sub>OUT(min)</sub>, the capacitance can be ceramic type, low-ESR polymer type, or a combination of the two. See 表 8-3 for a preferred list of output capacitors by vendor. 表 8-3. Recommended Ceramic Output Capacitors | 30 of Recommended original output supuritors | | | | | | | | | | |----------------------------------------------|------------|---------------------|-----------|---------------------------------|-------------|--|--|--|--| | Vendor <sup>(1)</sup> | Dielectric | Part Number | Case Size | Capacitance (µF) <sup>(2)</sup> | Voltage (V) | | | | | | Murata | X7R | GRM31CZ71C226ME15L | 1206 | 22 | 16 | | | | | | TDK | X7R | C3225X7R1C226M250AC | 1210 | 22 | 16 | | | | | | Murata | X7R | GRM32ER71C226KEA8K | 1210 | 22 | 16 | | | | | | TDK | X6S | C3216X6S1E226M160AC | 1206 | 22 | 25 | | | | | | AVX | X7R | 12103C226KAT4A | 1210 | 22 | 25 | | | | | | Murata | X7R | GRM32ER71E226ME15L | 1210 | 22 | 25 | | | | | | AVX | X7R | 1210ZC476MAT2A | 1210 | 47 | 10 | | | | | | Murata | X7R | GRM32ER71A476ME15L | 1210 | 47 | 10 | | | | | | Murata | X6S | GRM32EC81C476ME15L | 1210 | 47 | 16 | | | | | | TDK | X6S | C3216X6S0G107M160AC | 1206 | 100 | 4 | | | | | | Murata | X6T | GRM31CD80J107MEA8L | 1206 | 100 | 6.3 | | | | | | Murata | X7S | GRM32EC70J107ME15L | 1210 | 100 | 6.3 | | | | | Consult capacitor suppliers regarding availability, material composition, RoHS and lead-free status, and manufacturing process requirements for any capacitors identified in the table. See the *Third-Party Products Disclaimer*. #### 8.3.5 Switching Frequency (RT) Connect a resistor, designated as R<sub>RT</sub> in <a>\bar{\mathbb{Z}}</a> 8-1, between RT and AGND to set the swiching frequency within the range of 200 kHz to 2.2 MHz. Use 式 5 or refer to 図 7-8 to calculate R<sub>RT</sub> for a desired frequency. $$R_{RT}\left[k\Omega\right] = \frac{13.46}{F_{SW}\left[MHz\right]} - 0.44$$ (5) Refer to 表 8-1 or use the simplified expression in 式 6 to find a switching frequency that sets an inductor ripple current of 25% to 40% of the 6-A module current rating at nominal input voltage: $$F_{SW} [MHz] \simeq 0.25 \cdot V_{OUT} [V] \cdot (1 - V_{OUT} [V] / V_{IN(nom)} [V])$$ (6) Nameplate capacitance values (the effective values are lower based on the applied DC voltage and temperature) #### where V<sub>IN(nom)</sub> and V<sub>OUT</sub> are the nominal input voltage (typically 12 V or 24 V) and output voltage of the application, respectively. Note that a resistor value outside of the recommended range can cause the module to shut down. This prevents unintended operation if the RT pin is shorted to ground or left open. # 8.3.6 Precision Enable and Input Voltage UVLO (EN) The EN pin provides precision ON and OFF control for the TLVM13660. Once the EN pin voltage exceeds the rising threshold and $V_{IN}$ is above its minimum turn-on threshold, the device starts operation. The simplest way to enable the TLVM13660 is to connect EN directly to VIN. This allows the TLVM13660 to start up when $V_{IN}$ is within its valid operating range. However, many applications benefit from the use of an enable divider network as shown in $\boxtimes$ 8-1, which establishes a precision input undervoltage lockout (UVLO). This can be used for sequencing, to prevent re-triggering the device when used with long input cables, or to reduce the occurrence of deep discharge of a battery power source. An external logic signal can also be used to drive the enable input to toggle the output on and off and for system sequencing or protection. Calculate R<sub>ENB</sub> using 式 7: $$R_{ENB}[k\Omega] = R_{ENT}[k\Omega] \cdot \left( \frac{V_{EN\_RISE}[V]}{V_{IN(on)}[V] - V_{EN\_RISE}[V]} \right)$$ (7) #### where - A typical value for $R_{ENT}$ is 100 k $\Omega$ . - $V_{\text{EN\_RISE}}$ is enable rising threshold voltage of 1.263 V (typical). - V<sub>IN(on)</sub> is the desired start-up input voltage. #### 8.3.7 Power Good Monitor (PG) The TLVM13660 provides a power-good status signal to indicate when the output voltage is within a regulation window of 94% to 107%. The PG voltage goes low when the feedback (FB) voltage is outside of the specified PGOOD thresholds (see $\boxed{2}$ 7-7). This can occur during current limit and thermal shutdown, as well as when disabled and during start-up. PG is an open-drain output, requiring an external pullup resistor to a DC supply, such as VCC or $V_{OUT}$ . To limit current supplied by VCC, the recommended range of pullup resistance is 20 k $\Omega$ to 100 k $\Omega$ . A 120- $\mu$ s deglitch filter prevents false flag operation for short excursions of the output voltage, such as during line and load transients. When EN is pulled low, PG is forced low and remains remains valid as long as the input voltage is above 1 V (typical). Use the PG signal for start-up sequencing of downstream regulators, as shown in $\boxtimes$ 8-2, or for fault protection and output monitoring. 図 8-2. TLVM13660 Sequencing Implementation Using PG and EN 8.3.8 Adjustable Switch-Node Slew Rate (RBOOT, CBOOT) Adjust the switch-node slew rate of the TLVM13660 to slow the switch-node voltage rise time and improve EMI performance at high frequencies. However, slowing the rise time decreases efficiency. Care must be taken to balance the improved EMI versus the decreased efficiency. Internal to the module, a $100-\Omega$ bootstrap resistor connects between the RBOOT and CBOOT pins as shown in $\boxtimes$ 8-3. Leaving these pins open incorporates the $100-\Omega$ resistor in the bootstrap circuit, slowing the switch voltage slew rate and optimizing EMI. However, if improved EMI is not required, connect RBOOT to Short the internal resistor, thus resulting in the highest efficiency. Place a resistor across RBOOT and CBOOT to allow adjustment of the internal resistance to balance EMI and efficiency performance. 図 8-3. Internal BOOT Resistor #### 8.3.9 Bias Supply Regulator (VCC, VLDOIN) VCC is the output of the internal LDO subregulator used to supply the control circuits of the TLVM13660. The nominal VCC voltage is 3.3 V. The VLDOIN pin is the input to the internal LDO. Connect this input to $V_{OUT}$ to provide the lowest possible input supply current. If the VLDOIN voltage is less than 3.1 V, VIN1 and VIN2 directly power the internal LDO. To prevent unsafe operation, VCC has UVLO protection that prevents switching if the internal voltage is too low. See $V_{CC\ UVLO\ HYS}$ in the *Electrical Characteristics*. VCC must not be used to power external circuitry. Do not load VCC or short it to ground. VLDOIN is an optional input to the internal LDO. Connect an optional high quality 0.1-µF to 1-µF capacitor from VLDOIN to AGND for improved noise immunity. The LDO provides the VCC voltage from one of two inputs: $V_{IN}$ or VLDOIN. When VLDOIN is tied to ground or below 3.1 V, the LDO derives power from $V_{IN}$ . The LDO input becomes VLDOIN when VLDOIN is tied to a voltage above 3.1 V. The VLDOIN voltage must not exceed both $V_{IN}$ and 12 V. 式 8 specifies the LDO power loss reduction as: $$P_{LDO-LOSS} = I_{LDO} \times (V_{IN-LDO} - V_{VCC})$$ (8) The VLDOIN input provides an option to supply the LDO with a lower voltage than $V_{IN}$ , thus minimizing the LDO input voltage relative to VCC and reducing power loss. For example, if the LDO current is 10 mA at 1 MHz with $V_{IN} = 24$ V and $V_{OUT} = 5$ V, the LDO power loss with VLDOIN tied to ground is 10 mA × (24 V - 3.3 V) = 207 mW, while the loss with VLDOIN tied to $V_{OUT}$ is equal to 10 mA × (5 V - 3.3 V) = 17 mW - a reduction of 190 mW 8-4 and 8-5 show typical efficiency plots with and without VLDOIN connected to VOUT. ### 8.3.10 Overcurrent Protection (OCP) The TLVM13660 is protected from overcurrent conditions using cycle-by-cycle current limiting of the peak inductor current. The current is compared every switching cycle to the current limit threshold. During an overcurrent condition, the output voltage decreases. The TLVM13660 employs hiccup overcurrent protection if there is an extreme overload. In hiccup mode, the TLVM13660 module is shut down and kept off for 80 ms (typical) before a restart is attempted. If an overcurrent or short-circuit fault condition still exists, hiccup repeats until the fault condition is removed. Hiccup mode reduces power dissipation under severe overcurrent conditions, thus preventing overheating and potential damage to the device. Once the fault is removed, the module automatically recovers and returns to normal operation. #### 8.3.11 Thermal Shutdown Thermal shutdown is an integrated self-protection used to limit junction temperature and prevent damage related to overheating. Thermal shutdown turns off the device when the junction temperature exceeds 168°C (typical) to prevent further power dissipation and temperature rise. Junction temperature decreases after shutdown, and the TLVM13660 attempts to restart when the junction temperature falls to 158°C (typical). ### 8.4 Device Functional Modes ## 8.4.1 Shutdown Mode The EN pin provides ON and OFF control for the TLVM13660. When $V_{EN}$ is below approximately 0.4 V, the device is in shutdown mode. Both the internal LDO and the switching regulator are off. The quiescent current in shutdown mode drops to 0.6 $\mu$ A (typical). The TLVM13660 also employs internal undervoltage protection. If the input voltage is below its UV threshold, the regulator remains off. #### 8.4.2 Standby Mode The internal LDO for the VCC bias supply has a lower enable threshold than the regulator itself. When $V_{EN}$ is above 1.1 V (maximum) and below the precision enable threshold of 1.263 V (typical), the internal LDO is on and regulating. The precision enable circuitry is turned on once the internal $V_{CC}$ is above its UVLO threshold. The switching action and voltage regulation are not enabled until $V_{EN}$ rises above the precision enable threshold. #### 8.4.3 Active Mode The TLVM13660 is in active mode when $V_{VCC}$ and $V_{EN}$ are above their relevant thresholds and no fault conditions are present. The simplest way to enable operation is to connect EN to $V_{IN}$ , which allows self start-up when the applied input voltage exceeds the minimum start-up voltage. # 9 Applications and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 9.1 Application Information The TLVM13660 synchronous buck module requires only a few external components to convert from a wide range of supply voltages to a fixed output voltage at an output current up to 6 A. To expedite and streamline the process of designing of a TLVM13660-based regulator, a comprehensive TLVM13660 quickstart calculator is available by download to assist the system designer with component selection for a given application. ## 9.2 Typical Applications For the circuit schematic, bill of materials, PCB layout files, and test results of a TLVM13660-powered implementation, see the TLVM13660 EVM. ### 9.2.1 Design 1 - High-Efficiency 6-A Synchronous Buck Regulator for Industrial Applications 図 9-1. Circuit Schematic #### 9.2.1.1 Design Requirements 表 9-1 shows the intended input, output, and performance parameters for this application example. Note that if the input voltage decreases below approximately 5.8 V, the regulator operates in dropout with the output voltage below its 5-V setpoint. 表 9-1. Design Parameters | Design Parameter | Value | |---------------------------------|-------------| | Input voltage range | 9 V to 36 V | | Input voltage UVLO turn on, off | 6 V, 4.3 V | | Output voltage | 5 V | | Maximum output current | 6 A | | Switching frequency | 1 MHz | | Output voltage regulation | ±1% | | Module shutdown current | < 1 µA | 表 9-2 gives the selected buck module power-stage components with availability from multiple vendors. This design uses an all-ceramic output capacitor implementation. 表 9-2. List of Materials for Application Circuit 1 | Reference<br>Designator | Qty | Specification | Manufacturer <sup>(1)</sup> | Part Number | |---------------------------------------|-----|---------------------------------------------|-----------------------------|--------------------| | | | 10 μF, 50 V, X7R, 1210, ceramic | Taiyo Yuden | UMJ325KB7106KMHT | | | 2 | 10 μr, 50 V, λ/R, 1210, Ceramic | TDK | CNA6P1X7R1H106K | | $C_{IN1}, C_{IN2}$ | 2 | 10 μF, 50 V, X7S, 1210, ceramic | Murata | GCM32EC71H106KA03 | | | | 10 με, 50 ν, λεο, τε το, ceramic | TDK | CGA6P3X7S1H106M | | | | 47 μF, 6.3 V, X7R, 1210, ceramic | Murata | GRM32ER70J476ME20K | | | | 47 μr, 0.3 V, Λ/ΤΝ, 1210, Ceramic | AVX | 12106C476MAT2A | | C <sub>OUT1</sub> , C <sub>OUT2</sub> | 2 | 47E 40 V VZD 4040 paramia | Murata | GRM32ER71A476ME15L | | | | 47 μF, 10 V, X7R, 1210, ceramic | AVX | 1210ZC476MAT2A | | | | 100 μF, 6.3 V, X7S, 1210, ceramic | Murata | GRM32EC70J107ME15L | | U <sub>1</sub> | 1 | TLVM13660 36-V, 6-A synchronous buck module | Texas Instruments | TLVM13660RDLR | <sup>(1)</sup> See the Third-Party Products Disclaimer. More generally, the TLVM13660 module is designed to operate with a wide range of external components and system parameters. However, the integrated loop compensation is optimized for a certain range of output capacitance. ### 9.2.1.2 Detailed Design Procedure #### 9.2.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TLVM13660 module with WEBENCH® Power Designer. - 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: - Run electrical simulations to see important waveforms and circuit performance. - Run thermal simulations to understand board thermal performance. - · Export customized schematic and layout into popular CAD formats. - Print PDF reports for the design, and share the design with colleagues. Get more information about WEBENCH tools at www.ti.com/WEBENCH. www.tij.co.jp #### 9.2.1.2.2 Output Voltage Setpoint The output voltage of a TLVM13660 module is externally adjustable using a resistor divider. A recommended value for $R_{FBB}$ of 10 kΩ establishes a divider current of 0.1 mA. Select the value for $R_{FBT}$ from $\frac{1}{8}$ 8-1 or calculate using 式 9: $$R_{FBT} \left[ k\Omega \right] = R_{FBB} \left[ k\Omega \right] \cdot \left( \frac{V_{OUT} \left[ V \right]}{1V} - 1 \right) = 10 \, k\Omega \cdot \left( \frac{5 \, V}{1V} - 1 \right) = 40 \, k\Omega$$ (9) Choose the closest standard value of 40.2 k $\Omega$ for R<sub>FBT</sub>. ### 9.2.1.2.3 Switching Frequency Selection Connect a 13-kΩ resistor from RT to AGND to set a switching frequency of 1 MHz, which is ideal for an output of 5 V as it establishes an inductor peak-to-peak ripple current in the range of 20% to 40% of the 6-A rated output current at a nominal input voltage of 24 V. #### 9.2.1.2.4 Input Capacitor Selection The TLVM13660 requires a minimum input capacitance of 2 × 10-µF ceramic, preferably with X7R dielectric. The voltage rating of input capacitors must be greater than the maximum input voltage. For this design, select two 10-μF, X7R, 50-V, 1210 case size, ceramic capacitors connected from VIN1 and VIN2 to PGND as close as possible to the module. See 2 11-2 for recommneded layout placement. #### 9.2.1.2.5 Output Capacitor Selection From 表 8-1, the TLVM13660 requires a minimum of 25 μF of effective output capacitance for proper operation at an output voltage of 5 V. Use high-quality ceramic type capacitors with sufficient voltage and temperature rating. If needed, connect additional output capacitance to reduce ripple voltage or for applications with specific load transient requirements. For this design example, use two 47-µF, 6.3-V or 10-V, X7R, 1210, ceramic capacitors connected close to the module from the VOUT1 and VOUT2 pins to PGND. The total effective capacitance at 5 V is approximately 52 μF and 38 μF at 25°C and –40°C, respectively. #### 9.2.1.2.6 Other Connections Connect VLDOIN to the 5-V output for best efficiency. To increase phase margin when using an output capacitance close to the minimum recommended in 表 8-1, use a feedforward capacitor, designated as C<sub>FF</sub> in 図 9-1, across the upper feedback resistor. Based on the feedback resistor values in this application, a capacitor of 22 pF sets a zero-pole pair at 180 kHz and 900 kHz, respectively. ## 9.2.1.3 Application Curves Unless otherwise indicated, $V_{IN}$ = 24 V, $V_{OUT}$ = 5 V, $I_{OUT}$ = 6 A (0.83- $\Omega$ resistive load), and $F_{SW}$ = 1 MHz. ## 9.2.2 Design 2 - Inverting Buck-Boost Regulator with Negative Output Voltage ☑ 9-12 shows the schematic diagram of an inverting buck-boost (IBB) regulator with an output of –5 V at –4 A and a switching frequency of 1.2 MHz. In this example, the target half-load and full-load efficiencies are 91% and 89.5%, respectively, based on a nominal input voltage of 24 V that ranges from 10 V to 31 V. 図 9-12. Circuit Schematic ### 9.2.2.1 Design Requirements $\frac{1}{2}$ shows the intended input, output, and performance parameters for this application example. With an IBB topology, the module sees a total current of $I_{IN} + |-I_{OUT}|$ , which is highest at minimum input voltage. | 12 3-0. Design rarameters | | | | | | | |----------------------------|--------------|--|--|--|--|--| | Design Parameter | Value | | | | | | | Input voltage range | 10 V to 31 V | | | | | | | Input voltage UVLO turn on | 8.9 V | | | | | | | Output voltage | –5 V | | | | | | | Full-load current | -4 A | | | | | | | Switching frequency | 1.2 MHz | | | | | | | Output voltage regulation | ±1% | | | | | | 表 9-3. Design Parameters 表 9-4 gives the selected buck module power-stage components with availability from multiple vendors. This design uses an all-ceramic output capacitor implementation. | 耒 | 9-4 | List | of | Materials | s for | Appl | ication | Circuit 2 | |----|------|------|----|-----------|-------|--------|----------|-----------| | 1. | v-T. | LIJL | v | material. | 3 IVI | $\neg$ | ICALIOII | On Cuit E | | Ref Des | Qty | Specification | Manufacturer <sup>(1)</sup> | Part Number | | | | |--------------------------------------------------------|-----|---------------------------------------------|-----------------------------|--------------------|---------------------------------|--------|--------------------| | C <sub>IN1</sub> , C <sub>IN2</sub> , C <sub>IN3</sub> | 2 | 10 μF, 50 V, X7R, 1210, ceramic | Kemet | C1210C106K5RACTU | | | | | | 3 | 10 μr, 50 V, λ/K, 1210, ceramic | TDK | CNA6P1X7R1H106K | | | | | C C | 2 | _ | | 2 | 47 μF, 10 V, X7R, 1210, ceramic | Murata | GRM32ER71A476ME15L | | C <sub>OUT1</sub> , C <sub>OUT2</sub> | | 100 μF, 6.3 V, X7S, 1210, ceramic | Murata | GRT32EC70J107ME13L | | | | | U <sub>1</sub> | 1 | TLVM13660 36-V, 6-A synchronous buck module | Texas Instruments | TLVM13660RDLR | | | | (1) See the Third-Party Products Disclaimer. 9.2.2.2 Detailed Design Procedure # 9.2.2.2.1 Output Voltage Setpoint For an output voltage of –5 V, choose upper and lower feedback resistance of 102 k $\Omega$ and 25.5 k $\Omega$ , respectively, using $\pm$ 1. #### 9.2.2.2.2 IBB Maximum Output Current The achievable output current with an *IBB topology* using the TLVM13660 is $I_{OUT(max)} = I_{LDC(max)} \times (1 - D)$ , where $I_{LDC(max)} = 6$ A is the rated current of the module and $D = |V_{OUT}| / (V_{IN} + |V_{OUT}|)$ is the IBB duty cycle. $2 \times 10^{-3}$ 9-13 provides the maximum output current capability as a function of input voltage for output voltage setpoints of -3.3 V and -5 V. #### 9.2.2.2.3 Switching Frequency Selection Connect a 10.7-k $\Omega$ resistor from RT to AGND to set a switching frequency of 1.2 MHz, which is ideal for an output of -5 V as it establishes an inductor peak-to-peak ripple current of approximately 40% of the 6-A rated module current at the nominal input voltage of 12 V. #### 9.2.2.2.4 Input Capacitor Selection Use two 10-µF, 50-V, X7R-dielectric ceramic capacitors in 1210 case size connected symmetrically from the VIN1 and VIN2 pins to PGND as close as possible to the module. More specifically, these capacitors appear from the drain of the internal high-side MOSFET to the source of the low-side MOSFET, effectively connecting from the positive input voltage to the negative output voltage terminals. The sum of the input and output voltages, $V_{IN}$ + $|-V_{OUT}|$ , is the effective applied voltage across the capacitors. The total effective capacitance at 25°C and input voltages of 12 V and 24 V (corresponding to applied voltages of 17 V and 29 V) is approximately 15 $\mu$ F and 10 $\mu$ F, respectively. Check the capacitance versus voltage derating curve in the capacitor data sheet. Use an additional 10- $\mu$ F, 50-V capacitor directly across the input. This capacitor is designated as C<sub>IN3</sub> and connects across the VIN+ and VIN- terminals as shown in $\boxtimes$ 9-12. ### 9.2.2.2.5 Output Capacitor Selection For this IBB design example, use two 47- $\mu$ F, 10-V, X7R-dielectric ceramic capacitors in 1210 case size connected symmetrically close to the module from the VOUT1 and VOUT2 pins to PGND. The total effective capacitance is approximately 52 $\mu$ F with DC bias of 5 V. ## 9.2.2.2.6 Other Considerations Short RBOOT to CBOOT and connect VLDOIN to the power stage GND terminal (corresponding to VOUT1, VOUT2 of the module) for best efficiency. The right-half-plane zero of an IBB topology is at its lowest frequency at minimum input voltage and highest load current. Using the TLVM13660 quickstart calculator, select the output capacitance to set that the loop crossover frequency at less than one third of the lowest right-half-plane zero frequency for a given application. ## 9.2.2.3 Application Curves Unless otherwise indicated, $V_{IN}$ = 24 V, $V_{OUT}$ = -5 V, $I_{OUT}$ = -4 A (1.25- $\Omega$ resistive load), and $F_{SW}$ = 1.2 MHz. # 10 Power Supply Recommendations The TLVM13660 buck module is designed to operate over a wide input voltage range of 3 V to 36 V. The characteristics of the input supply must be compatible with the *Absolute Maximum Ratings* and *Recommended Operating Conditions* in this data sheet. In addition, the input supply must be capable of delivering the required input current to the loaded regulator circuit. Estimate the average input current with 式 10. $$I_{IN} = \frac{V_{OUT} \cdot I_{OUT}}{V_{IN} \cdot \eta}$$ (10) where n is the efficiency. If the module is connected to an input supply through long wires or PCB traces with a large impedance, take special care to achieve stable performance. The parasitic inductance and resistance of the input cables can have an adverse affect on module operation. More specifically, the parasitic inductance in combination with the low-ESR ceramic input capacitors form an underdamped resonant circuit, possibly resulting in instability, voltage transients, or both, each time the input supply is cycled ON and OFF. The parasitic resistance causes the input voltage to dip during a load transient. If the module is operating close to the minimum input voltage, this dip can cause false UVLO triggering and a system reset. The best way to solve such issues is to reduce the distance from the input supply to the module and use an electrolytic input capacitor in parallel with the ceramics. The moderate ESR of the electrolytic capacitor helps damp the input resonant circuit and reduce any overshoot or undershoot at the input. A capacitance in the range of 47 $\mu$ F to 100 $\mu$ F is usually sufficient to provide input parallel damping and helps hold the input voltage steady during large load transients. A typical ESR of 0.1 $\Omega$ to 0.4 $\Omega$ provides enough damping for most input circuit configurations. # 11 Layout Proper PCB design and layout is important in high-current, fast-switching module circuits (with high internal voltage and current slew rates) to achieve reliable device operation and design robustness. Furthermore, the EMI performance of the module depends to a large extent on PCB layout. # 11.1 Layout Guidelines The following list summarizes the essential guidelines for PCB layout and component placement to optimze DC/DC module performance, including thermals and EMI signature. ☒ 11-1 and ☒ 11-2 show a recommended PCB layout for the TLVM13660 with optimized placement and routing of the power-stage and small-signal components. - Place input capacitors as close as possible to the VIN pins. Note the dual and symmetrical arrangement of the input capacitors based on the VIN1 and VIN2 pins located on each side of the module package. The high-frequency currents are split in two and effectively flow in opposing directions such that the related magnetic fields contributions cancel each other, leading to improved EMI performance. - Use low-ESR 1206 or 1210 ceramic capacitors with X7R or X7S dielectric. The module has integrated dual 0402 input capacitors for high-frequency bypass. - Ground return paths for the input capacitors should consist of localized top-side planes that connect to the PGND pads under the module. - Even though the VIN pins are connected internally, use a wide polygon plane on a lower PCB layer to connect these pins together and to the input supply. - Place output capacitors as close as possible to the VOUT pins. A similar dual and symmetrical arrangement of the output capacitors enables magnetic field cancellation and EMI mitigation. - Ground return paths for the output capacitors should consist of localized top-side planes that connect to the PGND pads under the module. - Even though the VOUT pins are connected internally, use a wide polygon plane on a lower PCB layer to connect these pins together and to the load, thus reducing conduction loss and thermal stress. - Keep the FB trace as short as possible by placing the feedback resistors close to the FB pin. Reduce noise sensitivity of the output voltage feedback path by placing the resistor divider close to the FB pin, rather than close to the load. FB is the input to the voltage-loop error anplifier and represents a high-impedance node sensitive to noise. Route a trace from the upper feedback resistor to the required point of output voltage regulation. - Use a solid ground plane on the PCB layer directly below the top layer with the module. This plane acts as a noise shield by minimizing the magnetic fields associated with the currents in the switching loops. Connect AGND pins 6 and 11 directly to PGND pin 19 under the module. - Provide enough PCB area for proper heatsinking. Use sufficient copper area to acheive a low thermal impedance commensurate with the maximum load current and ambient temperature conditions. Provide adequate heatsinking for the TLVM13660 to keep the junction temperature below 150°C. For operation at full rated load, the top-side ground plane is an important heat-dissipating area. Use an array of heat-sinking vias to connect the exposed pads (PGND) of the package to the PCB ground plane. If the PCB has multiple copper layers, connect these thermal vias to inner-layer ground planes. Make the top and bottom PCB layers preferably with two-ounce copper thickness (and no less than one ounce). #### 11.1.1 Thermal Design and Layout For a DC/DC module to be useful over a particular temperature range, the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The TLVM13660 module is available in a small 5.5-mm × 5-mm 20-pin QFN (RDL) package to cover a range of application requirements. The *Thermal Information* table summarizes the thermal metrics of this package with related detail provided by the *Semiconductor and IC Package Thermal Metrics Application Report*. The 20-pin QFN package offers a means of removing heat through the exposed thermal pads at the base of the package. This allows a significant improvement in heatsinking, and it becomes imperative that the PCB is designed with thermal lands, thermal vias, and one or more ground planes to complete the heat removal subsystem. The exposed pads of the TLVM13660 are soldered to the ground-connected copper lands on the PCB directly underneath the device package, reducing the thermal resistance to a very low value. Preferably, use a four-layer board with 2-oz copper thickness for all layers to provide low impedance, proper shielding and lower thermal resistance. Numerous vias with a 0.3-mm diameter connected from the thermal lands to the internal and solder-side ground planes are vital to promote heat transfer. In a multi-layer PCB stack-up, a solid ground plane is typically placed on the PCB layer below the power-stage components. Not only does this provide a plane for the power-stage currents to flow, but it also represents a thermally conductive path away from the heat-generating device. # 11.2 Layout Example 図 11-1. Typical Layout Place the feedback components close to the FB pin Legend Top layer copper 0 0 0 000 Layer-2 GND plane Input Output Top solder capacitor capacitor 0.0 00 Position the input **ó** 0 00 capacitors very close Place an array of 00 00 PGND vias close to the to the VIN pins 00 00 IC for heat spreading Input Output capacitor capacitor 000 Place thermal vias at the 図 11-2. Typical Top Layer Design **VOUT** pins for heat spreading # 11.2.1 Package Specifications # 表 11-1. Package Specifications Table | | VALUE | UNIT | | |-----------------------------|-----------------------------------------------------------------------|------|------| | Weight | | 748 | mg | | Flammability | Meets UL 94 V-0 | | | | MTBF calculated reliability | Per Bellcore TR-332, 50% stress, T <sub>A</sub> = 40°C, ground benign | 2580 | MHrs | Submit Document Feedback 12 Device and Documentation Support # 12.1 Device Support # 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 12.1.2 Development Support With an input operating voltage from 3 V to 36 V and rated output current from 2 A to 6 A, the TLVM13620/30/40/60 family of synchronous buck power modules specified in 表 12-1 provides flexibility, scalability and optimized solution size for a range of applications. These modules enable DC/DC solutions with high density, low EMI and increased flexibility. Available EMI mitigation features include RBOOT-configured switch-node slew rate control, fixed switching frequency, and integrated input bypass capacitors. All modules are rated for an ambient temperature up to 105°C. 表 12-1. Synchronous Buck DC/DC Power Module Family | DC/DC Module | Rated I <sub>OUT</sub> | Package | Dimensions | Features | EMI Mitigation | | |--------------|------------------------|------------|-----------------------|-----------------------------------------------------|----------------------------|--| | TLVM13620 | 2 A | B0QFN (30) | 6.0 × 4.0 × 1.8 mm | RT adjustable F <sub>SW</sub> ,<br>precision enable | | | | TLVM13630 | 3 A | B0QFN (30) | | | Integrated input, VCC, and | | | TLVM13640 | 4 A | B3QFN (20) | 5.5 × 5.0 × 4.0 mm | | BOOT capacitors | | | TLVM13660 | 6 A | D3QFN (20) | 3.5 ^ 3.0 ^ 4.0 11111 | | | | For development support see the following: - TLVM13660 Quickstart Calculator - TLVM13660 Simulation Models - TLVM13660 EVM user's guide - TLVM13660 EVM Layout Files (Altium) - For TI's reference design library, visit the TI Reference Design library. - For TI's WEBENCH Design Environment, visit the WEBENCH® Design Center. - To design a low-EMI power supply, review TI's comprehensive EMI Training Series. - To design an inverting buck-boost (IBB) regulator, visit DC/DC inverting buck-boost modules. - TI Reference Designs: - Multiple Output Power Solution For Kintex 7 Application - Arria V Power Reference Design - Altera Cyclone V SoC Power Supply Reference Design - Space-optimized DC/DC Inverting Power Module Reference Design With Minimal BOM Count - 3- To 11.5-V<sub>IN</sub>, -5-V<sub>OUT</sub>, 1.5-A Inverting Power Module Reference Design For Small, Low-noise Systems - Technical Articles: - Powering Medical Imaging Applications With DC/DC Buck Converters - How To Create A Programmable Output Inverting Buck-boost Regulator - To view a related device of this product, see the LM61460 36-V, 6-A synchronous buck converter. ### 12.1.2.1 Custom Design With WEBENCH® Tools Click here to create a custom design using the TLVM13660 module with WEBENCH® Power Designer. - Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements. - 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial. - 3. Compare the generated design with other possible solutions from Texas Instruments. The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability. In most cases, these actions are available: JAJSMY7 - APRIL 2022 - Run electrical simulations to see important waveforms and circuit performance. - Run thermal simulations to understand board thermal performance. - Export customized schematic and layout into popular CAD formats. - Print PDF reports for the design, and share the design with colleagues. Get more information about WEBENCH tools at www.ti.com/WEBENCH. ### **12.2 Documentation Support** #### 12.2.1 Related Documentation For related documentation, see the following: - Texas Instruments, Innovative DC/DC Power Modules selection guide - Texas Instruments, Enabling Small, Cool and Quiet Power Modules with Enhanced HotRod™ QFN Package Technology white paper - Texas Instruments, Benefits and Trade-offs of Various Power-Module Package Options white paper - Texas Instruments, Simplify Low EMI Design with Power Modules white paper - Texas Instruments, Power Modules for Lab Instrumentation white paper - Texas Instruments, An Engineer's Guide To EMI In DC/DC Regulators e-book - Texas Instruments, Soldering Considerations for Power Modules application report - Texas Instruments, Practical Thermal Design With DC/DC Power Modules application report - Texas Instruments, Using New Thermal Metrics application report - Texas Instruments, AN-2020 Thermal Design By Insight, Not Hindsight application report - Texas Instruments, *Using the TPSM53602/3/4 for Negative Output Inverting Buck-Boost Applications* application report ### 12.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.4 サポート・リソース TI E2E<sup>™</sup> サポート・ フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 ## 12.5 Trademarks HotRod™ and TI E2E™ are trademarks of Texas Instruments. WEBENCH® is a registered trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.7 Glossary This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this datasheet, refer to the left-hand navigation. www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |----------------------------------------------|--------|---------------|-------------------|-----------------------|--------|---------------|---------------------|--------------|-----------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TLVM13660RDLR | Active | Production | B3QFN (RDL) 20 | 1000 LARGE T&R | Exempt | NIPDAU | Level-3-250C-168 HR | -40 to 125 | TLVM13660<br>B1 | | TI. (1.1.2.2.2.2.2.2.2.2.2.2.2.2.2.2.2.2.2.2 | | | D00511 (DD1) 1 00 | / | | | | | | | TLVM13660RDLR.A | Active | Production | B3QFN (RDL) 20 | 1000 LARGE T&R | Exempt | NIPDAU | Level-3-250C-168 HR | -40 to 125 | TLVM13660<br>B1 | | TLVM13660RDLR.B | Active | Production | B3QFN (RDL) 20 | 1000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. PLASTIC QUAD FLAT PACK- NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated