

www.ti.com

SBVS202A-MARCH 2013-REVISED MARCH 2013

# Dual, 200-mA, Low-I<sub>Q</sub> Low-Dropout Regulator for Portable Devices

Check for Samples: TLV7103318-Q1 , TLV7101828-Q1

### FEATURES

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level H2
  - Device CDM ESD Classification Level C4B
- Very Low Dropout:
  - 150 mV at  $I_{OUT}$  = 200 mA and  $V_{OUT}$  = 2.8 V
  - 75 mV at  $I_{OUT}$  = 100 mA and  $V_{OUT}$  = 2.8 V
  - 40 mV at  $I_{OUT}$  = 50 mA and  $V_{OUT}$  = 2.8 V
- 2% Accuracy Over Temperature
- Low I<sub>Q</sub> of 35 µA per Regulator
- Multiple Fixed-Output Voltage Combinations
   Possible from 1.2 V to 4.8 V
- High PSRR: 70 dB at 1kHz
- Stable With Effective Capacitance of 0.1 µF<sup>(1)</sup>
- Overcurrent and Thermal Protection
- Dedicated V<sub>REF</sub> for Each Output Minimizes Crosstalk
- Available in 1.5mm × 1.5mm SON-6 Package
- <sup>(1)</sup> See the *Input and Output Capacitor Requirements* in the *Application Information* section

### APPLICATIONS

- Automotive Applications
- Wireless Handsets, Smart Phones, PDAs

# • MP3 Players and Other Handheld Products DESCRIPTION

The TLV7103318-Q1 and TLV7101828-Q1 family of dual, low-dropout (LDO) linear regulators are low quiescent current devices with excellent line and load transient performance. These LDOs are designed for power-sensitive applications. These devices provide a typical accuracy of 2% over temperature.

The TLV7103318-Q1 and TLV7101828-Q1 family are available in a 1,5-mm  $\times$  1,5-mm SON-6 package, and are ideal for handheld applications.









Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



www.ti.com

#### SBVS202A - MARCH 2013-REVISED MARCH 2013

This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **DEVICE DETAILS**

| PRODUCT         | V <sub>OUT</sub> <sup>(1)</sup>                                                                                      |
|-----------------|----------------------------------------------------------------------------------------------------------------------|
| TLV710xxyyqwwwz | XX is nominal output voltage of channel 1 (for example 18 = 1.8 V).                                                  |
|                 | YY is nominal output voltage of channel 2 (for example 28 = 2.8V).                                                   |
|                 | Q is optional. Use "U" for devices with EN pin pull-up resistor, and "D" for devices with EN pin pull-down resistor. |
|                 | WWW is package designator.                                                                                           |
|                 | Z is package quantity. Use "R" for reel (3000 pieces), and "T" for tape (250 pieces).                                |

(1) Output voltages from 1.2V to 4.8V in 50mV increments are available through the use of innovative factory OTP programming; minimum order quantities may apply. Contact factory for details and availability.

#### ORDERING INFORMATION<sup>(1)</sup>

| ORDERABLE PART NUMBER | T <sub>A</sub> | PACKAGE <sup>(2)</sup> |              | TOP-SIDE MARKING |
|-----------------------|----------------|------------------------|--------------|------------------|
| TLV7103318QDSERQ1     | 40%C to 405%C  |                        | Deal of 2000 | ZD               |
| TLV7101828QDSERQ1     | –40°C to 125°C | WSON-DSE               | Reel of 3000 | CP               |

(1) For the most-current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder on www.ti.com.

(2) Package drawings, thermal data, and symbolization are available at www.ti.com/packaging.

### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

At  $T_A = -40^{\circ}$ C to 125°C (unless otherwise noted).

|                                      |                                                              | VALU               | E                                                        |      |
|--------------------------------------|--------------------------------------------------------------|--------------------|----------------------------------------------------------|------|
|                                      |                                                              | MIN                | MAX                                                      | UNIT |
|                                      | IN                                                           | -0.3               | 6                                                        | V    |
| Voltage <sup>(2)</sup>               | EN                                                           | -0.3               | V <sub>IN</sub> 0.3                                      | V    |
|                                      | OUT                                                          | -0.3               | 6                                                        | V    |
| Current                              | OUT                                                          | Internally limited |                                                          | А    |
| Output short-circuit duration        |                                                              | Indefin            | ite                                                      | s    |
|                                      | Operating ambient, T <sub>A</sub>                            | -40                | 125                                                      | °C   |
| Temperature                          | Junction, T <sub>J</sub>                                     |                    | 150                                                      | °C   |
|                                      | Storage, T <sub>stg</sub>                                    | -55                | 150                                                      | °C   |
|                                      | Human-Body Model (HBM) AEC-Q100 Classification Level H2      |                    | 6<br>V <sub>IN</sub> 0.3<br>6<br>/ limited<br>125<br>150 | kV   |
| Electrostatic Discharge (ESD) rating | Charged-Device Model (CDM) AEC-Q100 Classification Level C4B |                    | 750                                                      | V    |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods my affect device reliability.

(2) All voltages with respect to ground.

2



SBVS202A-MARCH 2013-REVISED MARCH 2013

#### www.ti.com

#### THERMAL INFORMATION

|                    |                                                             | TLV7103318-Q1, TLV7101828-Q1 |      |
|--------------------|-------------------------------------------------------------|------------------------------|------|
|                    | THERMAL METRIC <sup>(1)</sup>                               | DSE                          | UNIT |
|                    |                                                             | 6 PINS                       |      |
| $\theta_{JA}$      | Junction-to-ambient thermal resistance <sup>(2)</sup>       | 190.5                        | °C/W |
| θ <sub>JCtop</sub> | Junction-to-case (top) thermal resistance <sup>(3)</sup>    | 94.9                         | °C/W |
| θ <sub>JB</sub>    | Junction-to-board thermal resistance <sup>(4)</sup>         | 149.3                        | °C/W |
| ΨJT                | Junction-to-top characterization parameter <sup>(5)</sup>   | 6.4                          | °C/W |
| Ψ <sub>JB</sub>    | Junction-to-board characterization parameter <sup>(6)</sup> | 152.8                        | °C/W |
| θ <sub>JCbot</sub> | Junction-to-case (bottom) thermal resistance <sup>(7)</sup> | N/A                          | °C/W |

For more information about traditional and new thermal metrics, see the *IC Package Thermal Metrics* application report, SPRA953.
 The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as

specified in JESD51-7, in an environment described in JESD51-2a.

(3) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

(4) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.

(5) The junction-to-top characterization parameter,  $\psi_{JT}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(6) The junction-to-board characterization parameter,  $\psi_{JB}$ , estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining  $\theta_{JA}$ , using a procedure described in JESD51-2a (sections 6 and 7).

(7) The junction-to-case (bottom) thermal resistance is obtained by simulating a cold plate test on the exposed (power) pad. No specific JEDEC standard test exists, but a close description can be found in the ANSI SEMI standard G30-88.

### **RECOMMENDED OPERATING CONDITIONS**

At  $T_A = -40^{\circ}$ C to 125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V (whichever is greater),  $I_{OUT} = 10$  mA,  $V_{EN1} = V_{EN2} = 0.9$  V, and  $C_{OUT1} = C_{OUT2} = 1 \ \mu$ F, unless otherwise noted.

|                                |                                                                          |                                                                                                        | TLV710xxx8-Q1                                          |     |     |     |                   |
|--------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----|-----|-----|-------------------|
|                                | PARAMETER                                                                | Т                                                                                                      | EST CONDITIONS                                         | MIN | TYP | MAX | UNIT              |
| V <sub>IN</sub>                | Input voltage range                                                      |                                                                                                        |                                                        | 2   |     | 5.5 | V                 |
| Vo                             | Output voltage range                                                     |                                                                                                        |                                                        | 1.2 |     | 4.8 | V                 |
| V <sub>OUT</sub>               | DC output accuracy                                                       | –40°C ≤ T <sub>A</sub> ≤ 125                                                                           | °C                                                     | -2  |     | 2   | %                 |
| $\Delta V_{O} / \Delta V_{IN}$ | Line regulation                                                          | V <sub>OUT(NOM)</sub> + 0.5 V                                                                          | $\leq V_{IN} \leq$                                     |     | 1   | 5   | mV                |
| $\Delta V_O / \Delta I_{OUT}$  | Load regulation                                                          | 0 mA ≤ I <sub>OUT</sub> ≤ 200                                                                          | ) mA                                                   |     | 5   | 15  | mV                |
|                                |                                                                          | $V_{\rm IN} = 0.98 \ V \times V_{\rm C}$ $2V \le V_{\rm OUT} < 2.4V$                                   | $UT(NOM)$ , $I_{OUT} = 200 \text{ mA}$ ,               |     | 200 | 285 | mV                |
|                                | $V_{\rm IN} = 0.98 \ V \times V_{\rm C}$ $2.4 \ V \le V_{\rm OUT} < 2.4$ | <sub>UT(NOM)</sub> , I <sub>OUT</sub> = 200 mA,<br>8 V                                                 |                                                        | 175 | 250 | mV  |                   |
| V DO                           | V <sub>DO</sub> Dropout voltage                                          | $V_{\rm IN} = 0.98 \ V \times V_{\rm C}$ $2.8 \ V \le V_{\rm OUT} < 3.2$                               | <sub>UT(NOM)</sub> , I <sub>OUT</sub> = 200 mA,<br>3 V |     | 150 | 215 | mV                |
|                                |                                                                          | $V_{\rm IN} = 0.98 \text{ V} \times \text{V}_{\rm O}$ $3.3 \text{ V} \leq \text{V}_{\rm OUT} \leq 4.8$ | <sub>UT(NOM)</sub> , I <sub>OUT</sub> = 200 mA,<br>3 V |     | 140 | 200 | mV                |
| I <sub>CL</sub>                | Output current limit                                                     | $V_{OUT} = 0.9V \times V_{O}$                                                                          | UT(NOM)                                                | 220 | 350 | 550 | mA                |
|                                |                                                                          | $V_{EN1} = high, V_{EN2}$                                                                              | = low, l <sub>OUT1</sub> = 0 mA                        |     | 35  |     | μA                |
| Ι <sub>Q</sub>                 | Quiescent current                                                        | $V_{EN1} = Iow, V_{EN2}$                                                                               | = high, I <sub>OUT2</sub> = 0 mA                       |     | 35  |     | μA                |
|                                |                                                                          | $V_{EN1} = high, V_{EN2}$                                                                              | = high, I <sub>OUT</sub> = 0 mA                        |     | 70  | 110 | μA                |
| I <sub>GND</sub>               | Ground pin current                                                       | $I_{OUT1} = I_{OUT2} = 20$                                                                             | 0mA                                                    |     | 360 |     | μA                |
| I <sub>SHUTDOWN</sub>          | Shutdown current                                                         | V <sub>EN1,2</sub> ≤ 0.4 V, 2 V                                                                        | $l \le V_{IN} \le 4.5 V$                               |     | 2.5 | 4   | μA                |
|                                |                                                                          |                                                                                                        | f = 10 Hz                                              |     | 80  |     | dB                |
|                                |                                                                          |                                                                                                        | f = 100 Hz                                             |     | 75  |     | dB                |
| PSRR                           | Power-supply rejection ratio                                             | V <sub>OUT</sub> = 1.8 V                                                                               | f = 1k Hz                                              |     | 70  |     | dB                |
|                                |                                                                          | f = 10 kHz                                                                                             |                                                        |     | 70  |     | dB                |
|                                |                                                                          |                                                                                                        | f = 100 kHz                                            |     | 50  |     | dB                |
| V <sub>N</sub>                 | Output noise voltage                                                     | BW = 100 Hz to 1                                                                                       | 00 kHz, V <sub>OUT</sub> = 1.8 V                       |     | 48  |     | μV <sub>RMS</sub> |
| t <sub>STR</sub>               | Startup time <sup>(1)</sup>                                              | $C_{OUT} = 1 \ \mu F, I_{OUT}$                                                                         | = 200 mA                                               |     | 100 |     | μs                |

(1) Startup time = time from EN assertion to 0.98 x  $V_{OUT(NOM)}$ .

SBVS202A-MARCH 2013-REVISED MARCH 2013



www.ti.com

### **RECOMMENDED OPERATING CONDITIONS (continued)**

At  $T_A = -40^{\circ}$ C to 125°C,  $V_{IN} = V_{OUT(TYP)} + 0.5$  V or 2 V (whichever is greater),  $I_{OUT} = 10$  mA,  $V_{EN1} = V_{EN2} = 0.9$  V, and  $C_{OUT1} = C_{OUT2} = 1 \ \mu$ F, unless otherwise noted.

|                 |                               |                                  | TLV710xxx8-Q |      |                 |      |
|-----------------|-------------------------------|----------------------------------|--------------|------|-----------------|------|
|                 | PARAMETER                     | TEST CONDITIONS                  | MIN          | TYP  | MAX             | UNIT |
| V <sub>HI</sub> | Enable high (enabled)         |                                  | 0.9          |      | V <sub>IN</sub> | V    |
| $V_{LO}$        | Enable low (shutdown)         |                                  | 0            |      | 0.4             | V    |
|                 |                               | TLV7103318-Q1, TLV7101828-Q1     |              | 0.04 |                 | μA   |
| I <sub>EN</sub> | Enable pin current, enabled   | TLV710-D                         |              | 6    |                 | μA   |
| UVLO            | Undervoltage lockout          | V <sub>IN</sub> rising           |              | 1.9  |                 | V    |
| T <sub>A</sub>  | Operating ambient temperature |                                  | -40          |      | 125             | °C   |
| <b>т</b>        |                               | Shutdown, temperature increasing |              | 165  |                 | °C   |
| $T_{SD}$        | Thermal shutdown temperature  | Reset, temperature decreasing    |              | 145  |                 | °C   |

Copyright © 2013, Texas Instruments Incorporated



www.ti.com

SBVS202A - MARCH 2013 - REVISED MARCH 2013

### FUNCTIONAL BLOCK DIAGRAM



TEXAS INSTRUMENTS

SBVS202A-MARCH 2013-REVISED MARCH 2013

www.ti.com

### **PIN CONFIGURATION**

|     | DSE PACKAGE<br>1.5mm x 1.5mm SON-6<br>(TOP VIEW) |   |      |  |  |  |  |  |  |
|-----|--------------------------------------------------|---|------|--|--|--|--|--|--|
| EN1 | 2                                                | 6 | OUT1 |  |  |  |  |  |  |
| IN  |                                                  | 5 | OUT2 |  |  |  |  |  |  |
| EN2 |                                                  | 4 | GND  |  |  |  |  |  |  |

#### **PIN DESCRIPTIONS**

| NAME | PIN NO. | DESCRIPTION                                                                                                                                                                                                                           |
|------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| EN1  | 1       | Enable pin for regulator 1. Driving EN1 over 0.9V turns on regulator 1. Driving EN below 0.4V puts regulator 1 into shutdown mode.                                                                                                    |
| IN   | 2       | Input pin. A small capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details.                                |
| EN2  | 3       | Enable pin for regulator 2. Driving EN2 over 0.9V turns on regulator 2. Driving EN2 below 0.4V puts regulator2 into shutdown mode.                                                                                                    |
| GND  | 4       | Ground pin.                                                                                                                                                                                                                           |
| OUT2 | 5       | Regulated output voltage pin. A small 1µF ceramic capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details. |
| OUT1 | 6       | Regulated output voltage pin. A small 1µF ceramic capacitor is needed from this pin to ground to assure stability. See <i>Input and Output Capacitor Requirements</i> in the <i>Application Information</i> section for more details. |

6



SBVS202A-MARCH 2013-REVISED MARCH 2013

#### www.ti.com

#### **TYPICAL CHARACTERISTICS**

Over operating temperature range of  $T_A = -40^{\circ}$ C to 125°C,  $V_{EN1} = V_{EN2} = V_{IN}$ ,  $C_{IN} = 1 \ \mu$ F,  $C_{OUT1} = 1 \ \mu$ F, and  $C_{OUT2} = 1 \ \mu$ F, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C.



Texas **NSTRUMENTS** 

SBVS202A-MARCH 2013-REVISED MARCH 2013



8

Submit Documentation Feedback



SBVS202A - MARCH 2013 - REVISED MARCH 2013

#### www.ti.com

#### **TYPICAL CHARACTERISTICS (continued)**

Over operating temperature range of  $T_A = -40^{\circ}$ C to 125°C,  $V_{EN1} = V_{EN2} = V_{IN}$ ,  $C_{IN} = 1 \mu$ F,  $C_{OUT1} = 1 \mu$ F, and  $C_{OUT2} = 1 \mu$ F, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C.





www.ti.com

SBVS202A-MARCH 2013-REVISED MARCH 2013

#### **TYPICAL CHARACTERISTICS (continued)**

Over operating temperature range of  $T_A = -40^{\circ}C$  to 125°C,  $V_{EN1} = V_{EN2} = V_{IN}$ ,  $C_{IN} = 1 \ \mu$ F,  $C_{OUT1} = 1 \ \mu$ F, and  $C_{OUT2} = 1 \ \mu$ F, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}C$ .















OUTPUT VOLTAGE versus TEMPERATURE: VOUT2 (TLV7103333)



GROUND PIN CURRENT versus INPUT VOLTAGE: IQ2 (TLV7101828)



Copyright © 2013, Texas Instruments Incorporated



www.ti.com

# SBVS202A – MARCH 2013 – REVISED MARCH 2013

**TYPICAL CHARACTERISTICS (continued)** 

Over operating temperature range of  $T_A = -40^{\circ}$ C to 125°C,  $V_{EN1} = V_{EN2} = V_{IN}$ ,  $C_{IN} = 1 \mu$ F,  $C_{OUT1} = 1 \mu$ F, and  $C_{OUT2} = 1 \mu$ F, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C.





www.ti.com

SBVS202A-MARCH 2013-REVISED MARCH 2013



#### **TYPICAL CHARACTERISTICS (continued)**

Copyright © 2013, Texas Instruments Incorporated



www.ti.com

# SBVS202A – MARCH 2013 – REVISED MARCH 2013

#### **TYPICAL CHARACTERISTICS (continued)**

Over operating temperature range of  $T_A = -40^{\circ}$ C to 125°C,  $V_{EN1} = V_{EN2} = V_{IN}$ ,  $C_{IN} = 1 \mu$ F,  $C_{OUT1} = 1 \mu$ F, and  $C_{OUT2} = 1 \mu$ F, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C.





LINE TRANSIENT RESPONSE  $V_{OUT1} = 1.2 V$ ,  $V_{OUT2} = 1.2 V$ 

| 1V/div  | 3.0V | Slew Rate = 1V/µs |                   |  |  |  |
|---------|------|-------------------|-------------------|--|--|--|
|         |      | 2.0V              | V <sub>IN</sub>   |  |  |  |
| 5mV/div |      |                   |                   |  |  |  |
|         |      |                   | V <sub>OUT1</sub> |  |  |  |
| 5mV/div |      |                   | V <sub>OUT2</sub> |  |  |  |

Time (200µs/div) Figure 40.





Time (200µs/div) Figure 42.





Figure 41.





SBVS202A-MARCH 2013-REVISED MARCH 2013

#### **TYPICAL CHARACTERISTICS (continued)**

Over operating temperature range of  $T_A = -40^{\circ}$ C to 125°C,  $V_{EN1} = V_{EN2} = V_{IN}$ ,  $C_{IN} = 1 \mu$ F,  $C_{OUT1} = 1 \mu$ F, and  $C_{OUT2} = 1 \mu$ F, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}$ C.

 
 LINE TRANSIENT RESPONSE Vout1 = 4.8V, Vout2 = 4.8V

 Slew Rate = 1V/µs

 Judy 1

 SmV/div

 SmV/div

 SmV/div

 Time (200µs/div)

Figure 44.

# LOAD TRANSIENT RESPONSE AND CROSSTALK $V_{\text{OUT1}}$ = 1.2V, $V_{\text{OUT2}}$ = 1.2V



Figure 45.

LOAD TRANSIENT RESPONSE AND CROSSTALK  $V_{\text{OUT1}}$  = 1.8V,  $V_{\text{OUT2}}$  = 2.8V







LOAD TRANSIENT RESPONSE AND CROSSTALK  $V_{OUT1}$  = 1.8V,  $V_{OUT2}$  = 2.8V



Copyright © 2013, Texas Instruments Incorporated

www.ti.com



V<sub>OUT2</sub>

SBVS202A-MARCH 2013-REVISED MARCH 2013

www.ti.com

#### **TYPICAL CHARACTERISTICS (continued)**

5mV/div

Over operating temperature range of  $T_A = -40^{\circ}$ C to 125°C,  $V_{EN1} = V_{EN2} = V_{IN}$ ,  $C_{IN} = 1 \ \mu$ F,  $C_{OUT1} = 1 \ \mu$ F, and  $C_{OUT2} = 1 \ \mu$ F, unless otherwise noted. Typical values are at  $T_A = 25^{\circ}C$ .

# LOAD TRANSIENT RESPONSE AND CROSSTALK V<sub>OUT1</sub> = 4.8V, V<sub>OUT2</sub> = 4.8V











Time (50µs/div)

Figure 50.

# $\label{eq:VIN} \begin{array}{l} \text{RAMP UP, RAMP DOWN RESPONSE} \\ \text{V}_{\text{OUT1}} = 1.8\text{V}, \ \text{V}_{\text{OUT2}} = 2.8\text{V} \end{array}$





Submit Documentation Feedback 15

SBVS202A-MARCH 2013-REVISED MARCH 2013

#### TEXAS INSTRUMENTS

www.ti.com

#### **APPLICATION INFORMATION**

The TLV7103318-Q1 and TLV7101828-Q1 devices belong to a new family of next-generation, value LDO regulators. These devices consume low quiescent current and deliver excellent line and load transient performance. These features, combined with low noise, very good PSRR with little ( $V_{IN}$  to  $V_{OUT}$ ) headroom, make these devices ideal for RF portable applications. This family of LDO regulators offers current limit and thermal protection, and is specified from -40°C to 125°C.

#### INPUT AND OUTPUT CAPACITOR REQUIREMENTS

 $1.0\mu$ F X5R- and X7R-type ceramic capacitors are recommended because they have minimal variation in value and equivalent series resistance (ESR) over temperature.

However, the TLV7103318-Q1 and TLV7101828-Q1 are designed to be stable with an effective capacitance of 0.1  $\mu$ F or larger at the output. Thus, the device would also be stable with capacitors of other dielectrics, as long as the effective capacitance under operating bias voltage and temperature is greater than 0.1  $\mu$ F. This effective capacitance refers to the capacitance that the device sees under operating bias voltage and temperature conditions (that is, the capacitance after taking bias voltage and temperature derating into consideration.)

In addition to allowing the use of cost-effective dielectrics, these devices also enable using smaller footprint capacitors that have a higher derating in size-constrained applications.

Note that using a 0.1- $\mu$ F rating capacitor at the output of the LDO regulator does not ensure stability because the effective capacitance under operating conditions would be less than 0.1  $\mu$ F. The maximum ESR should be less than 200 m $\Omega$ .

Although an input capacitor is not required for stability, it is good analog design practice to connect a  $0.1\mu$ F to  $1.0\mu$ F low ESR capacitor across the IN and GND pins of the regulator. This capacitor counteracts reactive input sources and improves transient response, noise rejection, and ripple rejection. A higher-value capacitor may be necessary if large, fast-rise-time load transients are anticipated, or if the device is not located near the power source. If source impedance is more than  $2\Omega$ , a  $0.1\mu$ F input capacitor may be necessary to ensure stability.

### BOARD LAYOUT RECOMMENDATIONS TO

#### **IMPROVE PSRR AND NOISE PERFORMANCE**

Input and output capacitors should be placed as close to the device pins as possible. To improve ac performance such as PSRR, output noise, and transient response, it is recommended that the board be designed with separate ground planes for  $V_{\rm IN}$  and  $V_{\rm OUT}$ , with the ground plane connected only at the GND pin of the device. In addition, the ground connection for the output capacitor should be connected directly to the GND pin of the device. High ESR capacitors may degrade PSRR.

#### INTERNAL CURRENT LIMIT

The TLV7103318-Q1 and TLV7101828-Q1 internal current limits help protect the regulator during fault conditions. During current limit, the output sources a fixed amount of current that is largely independent of output voltage. In such a case, the output voltage is not regulated, and is  $V_{OUT} = I_{LIMIT} \times R_{LOAD}$ .

The PMOS pass transistor dissipates ( $V_{IN} - V_{OUT}$ ) x  $I_{LIMIT}$  until thermal shutdown is triggered and the device is turned off. As the device cools down, it is turned on by the internal thermal shutdown circuit. If the fault condition continues, the device cycles between current limit and thermal shutdown. See the *Thermal Information* section for more details. The PMOS pass element in the TLV7103318-Q1 and TLV7101828-Q1 has a built-in body diode that conducts current when the voltage at OUT exceeds the voltage at IN. This current is not limited, so if extended reverse voltage operation is anticipated, external limiting to 5% of rated output current is recommended.

#### SHUTDOWN

The enable pin (EN) is active high. The device is enabled when EN pin goes above 0.9V. This relatively lower value of voltage needed to turn the LDO regulator on can be used to enable the device with the GPIO of recent processors whose GPIO voltage is lower than traditional microcontrollers.

The device is turned off when the EN pin is held at less than 0.4 V. When shutdown capability is not required, the EN pin can be connected to the IN pin.

#### DROPOUT VOLTAGE

The TLV7103318-Q1 and TLV7101828-Q1 use a PMOS pass transistor to achieve low dropout. When  $(V_{IN} - V_{OUT})$  is less than the dropout voltage  $(V_{DO})$ , the PMOS pass device is in the linear region of operation and the input-to-output resistance is the  $R_{DS(ON)}$  of the PMOS pass element.  $V_{DO}$  scales approximately with the output current because the PMOS device behaves as a resistor in dropout.



#### www.ti.com

As with any linear regulator, PSRR and transient response are degraded as ( $V_{IN} - V_{OUT}$ ) approaches dropout.

#### TRANSIENT RESPONSE

As with any regulator, increasing the size of the output capacitor reduces over/undershoot magnitude but increases duration of the transient response.

The TLV7103318-Q1 and TLV7101828-Q1 each have a dedicated  $V_{REF}$ . Consequently, crosstalk from one channel to the other as a result of transients is close to 0V.

#### UNDERVOLTAGE LOCKOUT (UVLO)

The TLV7103318-Q1and TLV7101828-Q1 use an undervoltage lockout circuit to keep the output shut off until the internal circuitry is operating properly.

#### THERMAL INFORMATION

Thermal protection disables the output when the junction temperature rises to approximately 165°C, allowing the device to cool. When the junction temperature cools to approximately 145°C, the output circuitry is again enabled. Depending on power dissipation, thermal resistance, and ambient temperature, the thermal protection circuit may cycle on and off. This cycling limits the dissipation of the regulator, protecting it from damage as a result of overheating.

Any tendency to activate the thermal protection circuit indicates excessive power dissipation or an inadequate heatsink. For reliable operation, junction temperature should be limited to 125°C maximum. To estimate the margin of safety in a complete design (including heatsink), increase the ambient temperature until the thermal protection is triggered; use worst-case loads and signal conditions. For good reliability, thermal protection should trigger at least 35°C above the maximum expected ambient condition of the particular application. This configuration produces a worst-case junction temperature of 125°C at the highest expected

SBVS202A-MARCH 2013-REVISED MARCH 2013

The internal protection circuitry of the TLV7103318-Q1 and TLV7101828-Q1 has been designed to protect against overload conditions. It was not intended to replace proper heatsinking. Continuously running the TLV710-Q1 into thermal shutdown degrades device reliability.

ambient temperature and worst-case load.

#### POWER DISSIPATION

The ability to remove heat from a die is different for each package type, presenting different considerations in the printed circuit board (PCB) layout. The PCB area around the device that is free of other components moves the heat from the device to the ambient air.

Performance data for the TLV710-Q1 evaluation module (EVM) are shown in Table 1. The EVM is a 2layer board with 2 ounces of copper per side. The dimension and layout are shown in Figure 54 and Figure 55. Using heavier copper increases the effectiveness of removing heat from the device. The addition of plated through-holes in the heatdissipating layer also improves the heatsink effectiveness. Power dissipation depends on input voltage and load conditions.

Power dissipation ( $P_D$ ) is equal to the product of the output current and the voltage drop across the output pass element, as shown in Equation 1:

$$P_{\rm D} = (V_{\rm IN} - V_{\rm OUT}) \times I_{\rm OUT}$$
(1)

#### PACKAGE MOUNTING

Solder pad footprint recommendations for the TLV7103318-Q1 and TLV7101828-Q1 are available from the Texas Instruments Web site at www.ti.com. The recommended land pattern for the DSE (SON-6) package is shown in .

#### Table 1. TLV7103318-Q1 and TLV7101828-Q1 EVM Dissipation Ratings

| PACKAGE |         |        | T <sub>A</sub> = 85°C | T <sub>A</sub> = 125°C |  |  |
|---------|---------|--------|-----------------------|------------------------|--|--|
| DSE     | 170°C/W | 585 mW | 235 mW                | mW                     |  |  |



www.ti.com

SBVS202A - MARCH 2013 - REVISED MARCH 2013



Figure 54. Top Layer



Figure 55. Bottom Layer

18



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | <b>J I I I I I I I I I I</b> |     |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|------------------------------|-----|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |                              | (6) |
|                       |        |               |                |                       |      | (4)           | (5)                |                              |     |
| TLV7101828QDSERQ1     | Active | Production    | WSON (DSE)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125                   | СР  |
| TLV7101828QDSERQ1.B   | Active | Production    | WSON (DSE)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125                   | СР  |
| TLV7103318QDSERQ1     | Active | Production    | WSON (DSE)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125                   | ZD  |
| TLV7103318QDSERQ1.B   | Active | Production    | WSON (DSE)   6 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125                   | ZD  |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF TLV710-Q1 :



www.ti.com

• Catalog : TLV710

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |   |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TLV7101828QDSERQ1           | WSON            | DSE                | 6 | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |
| TLV7103318QDSERQ1           | WSON            | DSE                | 6 | 3000 | 179.0                    | 8.4                      | 1.8        | 1.8        | 1.0        | 4.0        | 8.0       | Q2               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device            | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TLV7101828QDSERQ1 | WSON         | DSE             | 6    | 3000 | 200.0       | 183.0      | 25.0        |
| TLV7103318QDSERQ1 | WSON         | DSE             | 6    | 3000 | 200.0       | 183.0      | 25.0        |

# **DSE0006A**



# **PACKAGE OUTLINE**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.



# **DSE0006A**

# **EXAMPLE BOARD LAYOUT**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



# **DSE0006A**

# **EXAMPLE STENCIL DESIGN**

### WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated