**TLV701** JAJSPM6A - NOVEMBER 2011 - REVISED APRIL 2023 # TLV701 24V、150mA、3.2μA 静止電流の低ドロップアウト・リニア・レギュレ 一夕 # 1 特長 - 入力電圧範囲: - 2.5V~24V (新しいチップのみ最大 30V) - 選択可能な出力電圧: - 固定:3V および 3.3V - 出力電流:最大 150mA - 超低 I<sub>Q</sub>: 100mA の負荷電流で 3.4µA - 0.47µF 以上の出力コンデンサで安定動作 - 過電流保護 - パッケージ:5ピン SOT-23 (DBV) - 動作時接合部温度:-40℃~+125℃ # 2 アプリケーション - ホーム/ビルディング・オートメーション - リテール・オートメーションおよびペイメント - グリッド・インフラ - 医療用アプリケーション - 照明用途 # 3 説明 TLV701 低ドロップアウト (LDO) リニア電圧レギュレータは 低静止時電流のデバイスで、幅広い入力電圧範囲と低消 費電力動作の利点を小型パッケージで提供します。この ため、TLV701 はバッテリ駆動アプリケーションや、低消費 電力マイコンの電力管理外付け機能用に設計されていま す。 TLV701 LDO は、100mA の負荷電流で標準 850mV の 低ドロップアウトをサポートしています。静止時電流が低く (標準値 3.4µA)、出力負荷電流の全範囲 (0mA~ 150mA) にわたって安定しています。また、TLV701 には 内部ソフトスタートが搭載されており、突入電流を低減でき ます。過電流制限保護機能が組み込まれているため、負 荷の短絡やフォルトが発生してもレギュレータが保護され ます。 TLV701 は 2.90mm x 1.60mm の SOT23-5 パッケージ で供給され、コスト効率の優れた基板製造に役立ちます。 ### パッケージ情報 | 部品番号 | パッケージ(1) | 本体サイズ (公称) | |--------|----------------|-----------------| | TLV701 | DBV (SOT-23、5) | 2.90mm x 1.60mm | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 TLV701 の静止時電流と負荷電流との関係 (新しいチ ップのみ) 代表的なアプリケーション # **Table of Contents** | 1 特長 | 1 | 8 Application and Implementation | 14 | |--------------------------------------|----|-----------------------------------------|-----------------| | 2 アプリケーション | | 8.1 Application Information | 14 | | 3 説明 | | 8.2 Typical Application | 14 | | 4 Revision History | | 8.3 Best Design Practices | 18 | | 5 Pin Configuration and Functions | | 8.4 Power Supply Recommendations | | | 6 Specifications | | 8.5 Layout | 18 | | 6.1 Absolute Maximum Ratings | | 9 Device and Documentation Support | <mark>20</mark> | | 6.2 ESD Ratings | | 9.1 Device Support | 20 | | 6.3 Recommended Operating Conditions | | 9.2 Documentation Support | 20 | | 6.4 Thermal Information | | 9.3ドキュメントの更新通知を受け取る方法 | 20 | | 6.5 Electrical Characteristics | 5 | 9.4 サポート・リソース | 20 | | 6.6 Typical Characteristics | | 9.5 Trademarks | <mark>20</mark> | | 7 Detailed Description | | 9.6 静電気放電に関する注意事項 | 20 | | 7.1 Overview | | 9.7 用語集 | | | 7.2 Functional Block Diagram | 11 | 10 Mechanical, Packaging, and Orderable | | | 7.3 Feature Description | 11 | Information | 21 | | 7.4 Device Functional Modes | 13 | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | Changes from Revision * (November 2011) to Revision A (April 2023) | Page | |---|--------------------------------------------------------------------|----------------------------------------| | • | ・ ドキュメントのステータスを製品プレビューから量産データへ変更 | ······································ | # **5 Pin Configuration and Functions** 図 5-1. DBV Package, 5-Pin SOT-23 (Top View) # 表 5-1. Pin Functions | P | IN | TYPE | DESCRIPTION | | | | | | | |------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | NAME | DBV | 1172 | | | | | | | | | ОИТ | 1 | Output of the regulator. A capacitor with a value of 1 µF or larger is required from pin to ground. <sup>(1)</sup> See the <i>Input and Output Capacitor Requirements</i> section for moinformation. | | | | | | | | | GND | 2 | _ | Ground pin. | | | | | | | | IN | 3 | I | Input supply pin. A capacitor with a value of 0.1 µF or larger is recommended from this pin to ground. See the <i>Input and Output Capacitor Requirements</i> section for more information. | | | | | | | | NC | 4, 5 | _ | Not internally connected. This pin can be left open or tied to ground for improved thermal performance. | | | | | | | <sup>(1)</sup> The nominal output capacitance must be greater than 0.47 $\mu$ F. Throughout this document, the nominal derating on these capacitors is 50%. Make sure that the effective capacitance at the pin is greater than 0.47 $\mu$ F. # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |-------------|---------------------------------------------------|-----------|-----------------------------------------------------------------------------------|------| | Voltage | V <sub>IN</sub> (for legacy chip only) | -0.3 | 24 | V | | voitage | V <sub>IN</sub> (for new chip only) | -0.3 | 30 | V | | Voltage | V <sub>OUT</sub> (for legacy chip only) | -0.3 | 5.0 | V | | Voltage | V <sub>OUT</sub> (for fixed output new chip only) | -0.3 | $2 \times V_{OUT(typ)}$<br>or $V_{IN}$ + 0.3<br>or 5.5<br>(whichever is<br>lower) | V | | Current | Peak output current | Internall | y limited | | | Temperature | Junction, T <sub>J</sub> | -40 | 150 | °C | | Temperature | Storage, T <sub>stg</sub> | -65 | 150 | 0 | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | NOM | MAX | UNIT | |------------------|------------------------------------------|-------|-------|-----|------| | V <sub>IN</sub> | Input supply voltage | 2.5 | | 24 | V | | V <sub>OUT</sub> | Output voltage | 1.205 | | 5 | V | | I <sub>OUT</sub> | Output current | 0 | | 150 | mA | | C <sub>IN</sub> | Input capacitor <sup>(2)</sup> | 0 | 0.047 | | | | C | Output capacitor (for legacy chip only) | 0.47 | 1 | | μF | | Соит | Output capacitor (for new chip only) (3) | 1 | | | | | TJ | Operating junction temperature | -40 | | 125 | °C | <sup>(1)</sup> All voltages are with respect to GND. Product Folder Links: TLV701 <sup>(2)</sup> All voltage values are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>(2)</sup> An input capacitor is not required for LDO stability. However, an input capacitor with an effective value of 0.047 μF is recommended to counteract the effect of source resistance and inductance, which may in some cases cause symptoms of system level instability such as ringing or oscillation, especially in the presence of load transients. <sup>(3)</sup> All capacitor values are assumed to derate to 50% of the nominal capacitor value. Maintain an effective output capacitance of 0.47 μF minimum for the stability. #### **6.4 Thermal Information** | | | Legacy Chip | New Chip | | |-----------------------|----------------------------------------------|--------------|--------------|------| | | THERMAL METRIC(1) | DBV (SOT-23) | DBV (SOT-23) | UNIT | | | | 5 PINS | 5 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 213.1 | 170.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 110.9 | 68.7 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 97.4 | 76.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 22.0 | 10.3 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 78.4 | 76.3 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC package thermal metrics application report. #### 6.5 Electrical Characteristics over operating junction temperature range ( $T_J = -40^{\circ}\text{C}$ to 125°C), $V_{IN} = V_{OUT(nom)} + 1 \text{ V}$ , $I_{OUT} = 1 \text{ mA}$ , and $C_{OUT} = 1 \text{ }\mu\text{F}$ (unless otherwise noted); typical values are at $T_{IJ} = 25^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | |---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-----|------|------|--| | V <sub>IN</sub> | Input voltage range ((1)) | T <sub>J</sub> = 25°C | | | 24 | V | | | V <sub>OUT</sub> | Output voltage range (1) | T <sub>J</sub> = 25°C | 1.2 | | 5 | V | | | V <sub>OUT</sub> | DC output accuracy <sup>((1))</sup> | T <sub>J</sub> = 25°C | -2 | | 2 | % | | | | Ground pin current (legacy | I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = 25°C | | 3.2 | 4.5 | | | | | chip) ((3)) | I <sub>OUT</sub> = 100 mA, T <sub>J</sub> = 25°C | | 3.2 | 5.5 | | | | I <sub>GND</sub> | Ground pin current (new chip) | I <sub>OUT</sub> = 0 mA, T <sub>J</sub> = 25°C | | 3.2 | 4.1 | μΑ | | | | ((3)) | I <sub>OUT</sub> = 100 mA, T <sub>J</sub> = 25°C | | 3.4 | 4.5 | | | | | Load regulation | 1 mA < I <sub>OUT</sub> < 10 mA | | 6 | | | | | $\Delta V_{OUT\ (\Delta IOUT)}$ | | 1 mA < I <sub>OUT</sub> < 50 mA | | 19 | | mV | | | | | 1 mA < I <sub>OUT</sub> < 100 mA | | 29 | 50 | | | | $\Delta V_{OUT\ (\Delta VIN)}$ | $V_{\text{OUT/NOM}} + 1 \text{ V} < V_{\text{IN}} < V_{\text{OUT/NOM}} + 1 \text{ V} < V_{\text{IN}} $ | | | 20 | 50 | mV | | | I <sub>CL</sub> | Output current limit (legacy chip) | V <sub>OUT</sub> = 0 V , T <sub>J</sub> = 25°C | 160 | | 1000 | mA | | | | Output current limit (new chip) | | 160 | | 500 | | | | PSRR | Power-supply ripple rejection | f = 100 kHz, C <sub>OUT</sub> = 10 μF | | 60 | | dB | | | V | Dropout voltage | $V_{IN} = V_{OUT(nom)} - 0.1 \text{ V}, I_{OUT} = 10$<br>mA | 75 | | | | | | $V_{DO}$ | Dropout voltage | $V_{IN} = V_{OUT(nom)} - 0.1 \text{ V}, I_{OUT} = 50$<br>mA | | 400 | | mV | | <sup>(1)</sup> Minimum $V_{IN} = V_{OUT} + V_{DO}$ or the value shown for *Input voltage* in this table, whichever is greater. <sup>(2)</sup> This device employs a leakage null control circuit. This circuit is active only if output current is less than pass transistor leakage current. The circuit is typically active when output load is less than 5 μA, V<sub>IN</sub> is greater than 18 V, and die temperature is greater than 100°C. ## **6.6 Typical Characteristics** 図 6-7. Dropout Voltage vs Input Voltage (V<sub>OUT</sub> = 3.0 V) for Legacy Chip 図 6-9. Dropout Voltage vs Output Current for Legacy Chip 図 6-10. Dropout Voltage vs Output Current for New Chip 図 6-11. Ground Current vs Junction Temperature for Legacy Chip 図 6-12. Ground Current vs Junction Temperature for New Chip 4.5 4 3.5 2.5 2.5 1 0.5 0 30 60 90 0 120 150 Output Current (mA) 図 6-13. Ground Pin Current vs Load Current for Legacy Chip 図 6-14. Ground Pin Current vs Load Current for New Chip 図 6-15. Ground Pin Current vs Input Voltage for New Chip 図 6-16. Current Limit vs Junction Temperature for Legacy Chip 図 6-17. Current Limit vs Junction Temperature for New Chip 図 6-18. Output Spectral Noise Density vs Frequency for Legacy Chip 図 6-19. Output Spectral Noise Density vs Frequency for New Chip 図 6-20. Power-Supply Ripple Rejection vs Frequency for Legacy Chip 図 6-21. Power-Supply Ripple Rejection vs Frequency for New Chip 図 6-22. Line Transient Response for Legacy Chip 図 6-23. Line Transient Response for New Chip 図 6-24. Load Transient Response for Legacy Chip at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1.0 V or 2.5 V (whichever is greater), $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, and $C_{OUT} = 1 \mu F$ (unless otherwise noted) 図 6-26. Power-Up, Power-Down for New Chip # 7 Detailed Description ### 7.1 Overview The TLV701 low-dropout regulator (LDO) consumes only 3.4 $\mu$ A of quiescent current across the entire output current range, and offers a wide input voltage range and low-dropout voltage in a small package. The device, which operates over an input range of 2.5 V to 24 V, is stable with any output capacitor greater than or equal to 0.47 $\mu$ F. The low quiescent current across the complete load current range makes the TLV701 designed for powering battery-operated applications. The TLV701 has internal soft-start to control inrush current into the output capacitor. This LDO also has overcurrent protection during a load-short or fault condition on the output. ### 7.2 Functional Block Diagram #### 7.3 Feature Description #### 7.3.1 Wide Supply Range This device has an operational input supply range of 2.5 V to 24 V, allowing for a wide range of applications. This wide supply range is designed for applications that have either large transients or high DC voltage supplies. #### 7.3.2 Low Quiescent Current This device only requires 3.4 $\mu$ A (typical) of quiescent current across the complete load current range (0 mA to 150 mA) and has a maximum current consumption of 4.5 $\mu$ A (for new device only) at –40°C to +125°C. ## 7.3.3 Dropout Voltage (V<sub>DO</sub>) Dropout voltage $(V_{DO})$ is defined as the input voltage minus the output voltage $(V_{IN} - V_{OUT})$ at the rated output current $(I_{RATED})$ , where the pass transistor is fully on. $I_{RATED}$ is the maximum $I_{OUT}$ listed in the *Recommended Operating Conditions* table. In dropout operation, the pass transistor is in the ohmic or triode region of operation, and acts as a switch. The dropout voltage indirectly specifies a minimum input voltage greater than the nominal programmed output voltage at which the output voltage is expected to stay in regulation. If the input voltage falls to less than the value required to maintain output regulation, the output voltage falls as well. For a CMOS regulator, the dropout voltage is determined by the drain-source, on-state resistance ( $R_{DS(ON)}$ ) of the pass transistor. Therefore, if the linear regulator operates at less than the rated current, the dropout voltage for that current scales accordingly. Use $\gtrsim$ 1 to calculate the $R_{DS(ON)}$ of the device. $$R_{\rm DS(ON)} = \frac{V_{\rm DO}}{I_{\rm RATED}} \tag{1}$$ #### 7.3.4 Current Limit The device has an internal current limit circuit that protects the regulator during transient high-load current faults or shorting events. The current limit is a brick-wall scheme. In a high-load current fault, the brick-wall scheme limits the output current to the current limit (I<sub>CL</sub>). I<sub>CL</sub> is listed in the *Electrical Characteristics* table. The output voltage is not regulated when the device is in current limit. When a current limit event occurs, the device begins to heat up because of the increase in power dissipation. When the device is in brick-wall current limit, the pass transistor dissipates power $[(V_{IN} - V_{OUT}) \times I_{CL}]$ . For more information on current limits, see the *Know Your Limits* application note. 図 7-1. Current Limit #### 7.4 Device Functional Modes 表 7-1 provides a quick comparison between the normal and dropout modes of operation. 表 7-1. Device Functional Mode Comparison | OPERATING MODE | PARAMETER | | | | |----------------|----------------------------------|------------------------------------|--|--| | OPERATING MODE | V <sub>IN</sub> | I <sub>ОИТ</sub> | | | | Normal | $V_{IN} > V_{OUT(nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> | | | | Dropout | $V_{IN} < V_{OUT(nom)} + V_{DO}$ | I <sub>OUT</sub> < I <sub>CL</sub> | | | #### 7.4.1 Normal Operation The device regulates to the nominal output voltage under the following conditions: - The input voltage is greater than the nominal output voltage plus the dropout voltage (V<sub>OUT(nom)</sub> + V<sub>DO</sub>) - The output current is less than the current limit (I<sub>OUT</sub> < I<sub>CL</sub>) - The device junction temperature is greater than -40°C and less than +125°C # 7.4.2 Dropout Operation If the input voltage is lower than the nominal output voltage plus the specified dropout voltage, but all other conditions are met for normal operation, the device operates in dropout mode. In this mode, the output voltage tracks the input voltage. During this mode, the transient performance of the device becomes significantly degraded because the pass transistor is in the ohmic or triode region, and acts as a switch. Line or load transients in dropout can result in large output voltage deviations. When the device is in a steady dropout state (defined as when the device is in dropout, $V_{IN} < V_{OUT(NOM)} + V_{DO}$ , directly after being in a normal regulation state, but *not* during start up), the pass transistor is driven into the ohmic or triode region. When the input voltage returns to a value greater than or equal to the nominal output voltage plus the dropout voltage ( $V_{OUT(NOM)} + V_{DO}$ ), the output voltage can overshoot for a short period of time while the device pulls the pass transistor back into the linear region. # 8 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 8.1 Application Information The TLV701 LDO regulator is designed for battery-powered applications and is a good attachment to low-power microcontrollers (such as the MSP430) because of the device low $I_Q$ performance across the entire load current range. The ultra-low supply current of the TLV701 maximizes efficiency at light loads, and the high input voltage range and flexibility of output voltage selection in fixed output levels makes the device applicable for supplies such as unconditioned solar panels. ### 8.2 Typical Application 図 8-1. Typical Application #### 8.2.1 Design Requirements Select the desired device based on the output voltage. Provide an input supply with adequate headroom to account for dropout and output current to account for the GND pin current, and power the load. #### 8.2.2 Detailed Design Procedure #### 8.2.2.1 External Capacitor Requirements The device is designed to be stable using low equivalent series resistance (ESR) ceramic capacitors at the input and output. Multilayer ceramic capacitors have become the industry standard for these types of applications and are recommended, but must be used with good judgment. Ceramic capacitors that employ X7R-, X5R-, and C0G-rated dielectric materials provide relatively good capacitive stability across temperature, whereas the use of Y5V-rated capacitors is discouraged because of large variations in capacitance. Regardless of the ceramic capacitor type selected, the effective capacitance varies with operating voltage and temperature. Generally, expect the effective capacitance to decrease by as much as 50%. The input and output capacitors recommended in the *Recommended Operating Conditions* table account for an effective capacitance of approximately 50% of the nominal value. #### 8.2.2.2 Input and Output Capacitor Requirements Although an input capacitor is not required for stability, good analog design practice is to connect a capacitor from IN to GND. This capacitor counteracts reactive input sources and improves transient response, input ripple, and PSRR. Use an input capacitor if the source impedance is more than $0.5~\Omega$ . A higher value capacitor can be necessary if large, fast rise-time load or line transients are anticipated or if the device is located several inches from the input power source. Dynamic performance of the device is improved by using a large output capacitor. Use an output capacitor within the range specified in the *Recommended Operating Conditions* table for stability. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### 8.2.2.3 Reverse Current Excessive reverse current can damage this device. Reverse current flows through the intrinsic body diode of the PMOS pass transistor instead of the normal conducting channel. At high magnitudes, this current flow degrades the long-term reliability of the device. Conditions where reverse current can occur are outlined in this section, all of which can exceed the absolute maximum rating of $V_{OUT} \le V_{IN} + 0.3 \text{ V}$ . These conditions are: - If the device has a large C<sub>OUT</sub> and the input supply collapses with little or no load current - The output is biased when the input supply is not established - The output is biased above the input supply If reverse current flow is expected in the application, external protection is recommended to protect the device. Reverse current is not limited in the device, so external limiting is required if extended reverse voltage operation is anticipated. Limit reverse current to 5% or less of the rated output current of the device in the event this current cannot be avoided. 図 8-2 shows one approach for protecting the device. 図 8-2. Example Circuit for Reverse Current Protection Using a Schottky Diode #### 8.2.2.4 Power Dissipation (PD) Circuit reliability requires consideration of the device power dissipation, location of the circuit on the printed circuit board (PCB), and correct sizing of the thermal plane. The PCB area around the regulator must have few or no other heat-generating devices that cause added thermal stress. To first-order approximation, power dissipation in the regulator depends on the input-to-output voltage difference and load conditions. The following equation calculates power dissipation ( $P_D$ ). $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (2) 注 Power dissipation can be minimized, and therefore greater efficiency can be achieved, by correct selection of the system voltage rails. For the lowest power dissipation, use the minimum input voltage required for correct output regulation. For devices with a thermal pad, the primary heat conduction path for the device package is through the thermal pad to the PCB. Solder the thermal pad to a copper pad area under the device. This pad area must contain an array of plated vias that conduct heat to additional copper planes for increased heat dissipation. The maximum power dissipation determines the maximum allowable ambient temperature ( $T_A$ ) for the device. According to the following equation, power dissipation and junction temperature are most often related by the junction-to-ambient thermal resistance ( $R_{\theta JA}$ ) of the combined PCB and device package and the temperature of the ambient air ( $T_A$ ). $$T_J = T_A + (R_{\theta JA} \times P_D) \tag{3}$$ Thermal resistance ( $R_{\theta JA}$ ) is highly dependent on the heat-spreading capability built into the particular PCB design, and therefore varies according to the total copper area, copper weight, and location of the planes. The junction-to-ambient thermal resistance listed in the *Thermal Information* table is determined by the JEDEC standard PCB and copper-spreading area, and is used as a relative measure of package thermal performance. #### 8.2.2.5 Estimating Junction Temperature The JEDEC standard now recommends the use of psi $(\Psi)$ thermal metrics to estimate the junction temperatures of the linear regulator when in-circuit on a typical PCB board application. These metrics are not thermal resistance parameters and instead offer a practical and relative way to estimate junction temperature. These psi metrics are determined to be significantly independent of the copper area available for heat-spreading. The *Thermal Information* table lists the primary thermal metrics, which are the junction-to-top characterization parameter $(\psi_{JT})$ and junction-to-board characterization parameter $(\psi_{JB})$ . These parameters provide two methods for calculating the junction temperature $(T_J)$ , as described in the following equations. Use the junction-to-top characterization parameter $(\psi_{JT})$ with the temperature at the center-top of device package $(T_T)$ to calculate the junction temperature. Use the junction-to-board characterization parameter $(\psi_{JB})$ with the PCB surface temperature 1 mm from the device package $(T_B)$ to calculate the junction temperature. $$T_{J} = T_{T} + \psi_{JT} \times P_{D} \tag{4}$$ where: - P<sub>D</sub> is the dissipated power - T<sub>T</sub> is the temperature at the center-top of the device package $$T_{J} = T_{B} + \psi_{JB} \times P_{D} \tag{5}$$ where: • T<sub>B</sub> is the PCB surface temperature measured 1 mm from the device package and centered on the package edge For detailed information on the thermal metrics and how to use them, see the *Semiconductor and IC Package Thermal Metrics* application note. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ## 8.2.3 Application Curves at operating temperature $T_J$ = 25°C, $V_{IN}$ = $V_{OUT(NOM)}$ + 1.0 V or 2.5 V (whichever is greater), $I_{OUT}$ = 1 mA, $C_{IN}$ = 1 $\mu$ F, and $C_{OUT}$ = 1 $\mu$ F (unless otherwise noted) ### 8.3 Best Design Practices Place at least one 0.47-µF capacitor as close as possible to the OUT and GND pins of the regulator. Do not connect the output capacitor to the regulator using a long, thin trace. Connect an input capacitor as close as possible to the IN and GND pins of the regulator for best performance. Do not exceed the absolute maximum ratings. ### 8.4 Power Supply Recommendations The TLV701 is designed to operate from an input voltage supply range between 2.5 V and 24 V. The input voltage range must provide adequate headroom for the device to have a regulated output. Inductive impedances between the input supply and the IN pin can create significant voltage excursions at the IN pin during start-up or load transient events. If inductive impedances are unavoidable, use an input capacitor. #### 8.5 Layout ### 8.5.1 Layout Guidelines For best overall performance, place all circuit components on the same side of the printed circuit board (PCB) and as near as practical to the respective LDO pin connections. Place ground return connections for the input and output capacitors as close to the GND pin as possible, using wide, component-side, copper planes. Do not use vias and long traces to create LDO circuit connections to the input capacitor, output capacitor, or the resistor divider because this practice negatively affects system performance. This grounding and layout scheme minimizes inductive parasitics, and thereby reduces load-current transients, minimizes noise, and increases circuit stability. A ground reference plane is also recommended and is either embedded in the PCB or located on the bottom side of the PCB opposite the components. This reference plane serves to assure accuracy of the output voltage and shield the LDO from noise. #### 8.5.1.1 Power Dissipation To provide reliable operation, worst-case junction temperature must not exceed 125°C. This restriction limits the power dissipation the regulator can handle in any given application. To make sure the junction temperature is within acceptable limits, calculate the maximum allowable dissipation, $P_{D(max)}$ , and the actual dissipation, $P_{D,max}$ , which must be less than or equal to $P_{D(max)}$ . The maximum-power-dissipation limit is determined by: $$P_{D(max)} = \frac{T_{J}max - T_{A}}{R_{\theta JA}}$$ (6) where: - T<sub>J</sub>max is the maximum allowable junction temperature - R<sub>θ,JA</sub> is the thermal resistance junction-to-ambient for the package (see the Thermal Information table) - T<sub>A</sub> is the ambient temperature The regulator dissipation is calculated by: $$P_{D} = (V_{IN} - V_{OUT}) \times I_{OUT}$$ (7) Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 8.5.2 Layout Example 図 8-8. Layout Example for the DBV Package # 9 Device and Documentation Support # 9.1 Device Support ### 9.1.1 Development Support #### 9.1.1.1 Evaluation Module An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TLV701. The LP38693-ADJEV (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore. #### 9.1.2 Device Nomenclature 表 9-1. Available Options<sup>(1)</sup> | PRODUCT | V <sub>OUT</sub> | |--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TLV701 <b>xx<i>yyy</i>z</b><br>Legacy chip | xx is the nominal output voltage (for example 33 = 3.3 V). yyy is the package designator. z is the package quantity. | | TLV701 <b>xxyyyzM3</b><br>New chip | xx is the nominal output voltage (for example 33 = 3.3 V). yyy is the package designator. z is the package quantity. M3 is a suffix designator for newer chip redesigns, fabricated on the latest TI process technology. | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at www.ti.com. ### 9.2 Documentation Support #### 9.2.1 Related Documentation For related documentation see the following: Texas Instruments, TLV70433DBVEVM-712, TLV70433PKEVM-712 Evaluation Modules user guide ### 9.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.4 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 # 9.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 # 9.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 # 9.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 Product Folder Links: TLV701 こり用面来には、用面で晒面り 見わより足我が記載されています。 # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 20-Aug-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|----------|---------------|------------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TLV70130DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBVA | | TLV70130DBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBVA | | TLV70130DBVT | Active | Production | SOT-23 (DBV) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBVA | | TLV70130DBVT.A | Active | Production | SOT-23 (DBV) 5 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBVA | | TLV70133DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | YBWA | | TLV70133DBVR.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBWA | | TLV70133DBVR.B | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBWA | | TLV70133DBVRG4 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBWA | | TLV70133DBVRG4.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBWA | | TLV70133DBVRM3 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBWA | | TLV70133DBVRM3.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBWA | | TLV70133DBVRM3.B | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | YBWA | | TLV70133DBVT | Obsolete | Production | SOT-23 (DBV) 5 | - | - | Call TI | Call TI | -40 to 125 | YBWA | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 20-Aug-2025 Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV70130DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV70130DBVT | SOT-23 | DBV | 5 | 250 | 178.0 | 9.0 | 3.23 | 3.17 | 1.37 | 4.0 | 8.0 | Q3 | | TLV70133DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70133DBVRG4 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | TLV70133DBVRM3 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 18-Jun-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |----------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | TLV70130DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | | TLV70130DBVT | SOT-23 | DBV | 5 | 250 | 180.0 | 180.0 | 18.0 | | | TLV70133DBVR | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | | TLV70133DBVRG4 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | | TLV70133DBVRM3 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | SMALL OUTLINE TRANSISTOR #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated