TLV62150, TLV62150A JAJSBR6E - FEBRUARY 2012 - REVISED SEPTEMBER 2016 # TLV62150x 4V~17V 1A、3x3 QFNパッケージ、降圧型コンバータ ## 1 特長 - DCS-Control™トポロジ - 入力電圧範囲: 4V~17V - 最大1Aの出力電流 - 出力電圧を0.9~5Vの範囲で調整可能 - ピンにより出力電圧を選択可能(公称値、+5%) - ソフトスタートとトラッキングをプログラム可能 - シームレスなパワーセーブ・モード移行 - 静止電流19µA (標準値) - 動作周波数を選択可能 - パワー・グッド出力 - 100%デューティ・サイクル・モード - 短絡保護 - 過熱保護機能 - 改良された機能セットについては、TPS62150 を参照 - TLV62130とピン互換 - 3mm×3mmのVQFN-16パッケージで供給 ## 2 アプリケーション - 標準の12Vレール電源 - 単一または複数のリチウムイオン・バッテリから のPOL電源 - 家電機器、ビルディング・オートメーション - モバイルPC、タブレット、モデム、カメラ - TV、セットトップ・ボックス、オーディオ ## 3 概要 TLV62150xデバイスは、使いやすい同期降圧型DC/DC コンバータで、電力密度の高いアプリケーション用に最適化されています。スイッチング周波数が標準値で2.5MHz と高いため、小型のインダクタを使用でき、高速な過渡応答が実現されるとともに、DCS-ControlTMトポロジの使用によって出力電圧の高い精度が得られます。 4V~17Vの広い入力電圧範囲で動作するため、このデバイスはリチウムイオンや他のバッテリ、および12Vの中間電力レールで動作するシステムに理想的です。0.9V~5Vの出力電圧で、1Aまでの出力電流を連続的にサポートします(100%デューティ・サイクル・モード時)。 出力電圧のスタートアップ・ランプはソフトスタート・ピンにより制御されるため、スタンドアロンの電源またはトラッキング構成で動作できます。イネーブル・ピンおよびオープン・ドレインのパワー・グッド・ピンの構成により、電源シーケンシングも可能です。 パワーセーブ・モードでは、このデバイスはVINから約 19μAの静止電流を消費します。負荷が小さい時には自動的かつシームレスにパワーセーブ・モードへ移行するため、負荷範囲全体にわたって高い効率が維持されます。シャットダウン・モードではデバイスがオフになり、シャットダウン時の消費電流は2μA未満です。 このデバイスは、3mm×3mm (RGT)の16ピンVQFNパッケージに搭載されます。 ## 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | |-----------|--------------|---------------| | TLV62150 | \(\OFN (46\) | 2.00mm2.00mm | | TLV62150A | VQFN (16) | 3.00mm×3.00mm | (1) 提供されているすべてのパッケージについては、このデータシートの末尾にある注文情報を参照してください。 ## 代表的なアプリケーションの回路図 #### (4 .. 17)V 1 / 2.2 uH 3.3V / 1A PVIN SW vos AVIN ≶ 100k ΕN ≶ 10uF 750k TLV62150 SS/TR FΒ DEF 2404 FSW PGNE Copyright © 2016, Texas Instruments Incorporated ## 効率と出力電流との関係 ## 目次 | 1 | 特長1 | 9 | Application and Implementation | 13 | |---|--------------------------------------|----|--------------------------------|----| | 2 | アプリケーション1 | | 9.1 Application Information | | | 3 | 概要1 | | 9.2 Typical Application | 13 | | 4 | 改訂履歴2 | | 9.3 System Examples | 23 | | 5 | Device Comparison Table 4 | 10 | Power Supply Recommendations | 27 | | 6 | Pin Configuration and Functions4 | 11 | Layout | 28 | | 7 | Specifications | | 11.1 Layout Guidelines | 28 | | • | 7.1 Absolute Maximum Ratings | | 11.2 Layout Example | | | | 7.2 ESD Ratings | | 11.3 Thermal Considerations | 29 | | | 7.3 Recommended Operating Conditions | 12 | デバイスおよびドキュメントのサポート | 30 | | | 7.4 Thermal Information | | 12.1 デバイス・サポート | 30 | | | 7.5 Electrical Characteristics | | 12.2 関連リンク | 30 | | | 7.6 Typical Characteristics | | 12.3 ドキュメントのサポート | 30 | | 8 | Detailed Description 8 | | 12.4 ドキュメントの更新通知を受け取る方法 | 30 | | • | 8.1 Overview 8 | | 12.5 コミュニティ・リソース | 30 | | | 8.2 Functional Block Diagram 8 | | 12.6 商標 | 30 | | | 8.3 Feature Description9 | | 12.7 静電気放電に関する注意事項 | 30 | | | 8.4 Device Functional Modes | | 12.8 Glossary | | | | | 13 | メカニカル、パッケージ、および注文情報 | 31 | ## 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Revision D (August 2015) から Revision E に変更 | Page | |--------------------------------------------------------------------------------------------------|------| | <ul><li>「特長」にピン互換を 追加</li></ul> | | | <ul> <li>「アプリケーション」の箇条書きに項目を 追加</li> <li>Corrected temperatures in Thermal Information</li></ul> | | | <ul> <li>Added Power Good Pin Logic Tables 1 and 2</li> <li>追加ドキュメントの更新通知を受け取る方法</li> </ul> | | | - 足加下イングドッ夫利 | 50 | | Revision C (June 2015) から Revision D に変更 | Page | | • Changed Power Good Threshold Voltage, Falling (%V <sub>OUT</sub> ) MAX spec from 93% to 94% | 6 | | | | ## Revision B (June 2013) から Revision C に変更 Page #### | • | Added text to Power Good section regarding the TLV62150A function | 9 | |---|------------------------------------------------------------------------------------------|------| | • | Added additional option to the footnote for Pin-Selectable Output Voltage (DEF) section. | 10 | | • | Added text to Frequency Selection (FSW) section regarding pin control | 10 | | • | Added text to Tracking Function section for clarification. | . 17 | | • | Changed schematic for Figure 38 | 24 | | 20 | 12年2月発行のものから更新 | Page | |----|-------------------------------------------------------------------------------------------------------|------| | • | Added text to Terminal Functions table to clarify Description for AGND, PGND, and Exposed Thermal Pad | 4 | | • | Added text to Power Save Mode Operation section for clarification. | 11 | | • | Changed text in the Layout Considerations section for clarification | 28 | # **Device Comparison Table** | PART NUMBER | OUTPUT VOLTAGE | POWER GOOD LOGIC LEVEL (EN=Low) | |-------------|----------------|---------------------------------| | TLV62150 | Adjustable | High Impedance | | TLV62150A | Adjustable | Low | # 6 Pin Configuration and Functions ## **Pin Functions** | PIN <sup>(1)</sup> | | 1/0 | DESCRIPTION | | |------------------------|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NAME | NO. | 1/0 | DESCRIPTION | | | AGND | 6 | _ | Analog Ground. Must be connected directly to the Exposed Thermal Pad and common ground plane. | | | AVIN | 10 | - 1 | Supply voltage for control circuitry. Connect to same source as PVIN. | | | DEF | 8 | I | Output Voltage Scaling (Low = nominal, High = nominal + 5%) <sup>(2)</sup> | | | EN | 13 | I | Enable input (High = enabled, Low = disabled) (2) | | | FB | 5 | I | Voltage feedback. Connect resistive voltage divider to this pin. | | | FSW | 7 | I | Switching Frequency Select (Low ≈ 2.5 MHz, High ≈ 1.25 MHz <sup>(3)</sup> for typical operation) <sup>(2)</sup> | | | SW | 1,2,3 | 0 | Switch node, which is connected to the internal MOSFET switches. Connect inductor between SW and butput capacitor. | | | PG | 4 | 0 | Output power good (High = V <sub>OUT</sub> ready, Low = V <sub>OUT</sub> below nominal regulation); open drain (requires pull-up resistor) | | | PGND | 15,16 | _ | Power ground. Must be connected directly to the Exposed Thermal Pad and common ground plane. | | | PVIN | 11,12 | I | Supply voltage for power stage. Connect to same source as AVIN. | | | SS/TR | 9 | I | Soft-Start / Tracking Pin. An external capacitor connected to this pin sets the internal voltage reference rise time. It can be used for tracking and sequencing. | | | VOS | 14 | ı | Output voltage sense pin and connection for the control loop circuitry. | | | Exposed<br>Thermal Pad | _ | _ | Must be connected to AGND (pin 6), PGND (pin 15,16) and common ground plane. See the <i>Layout Example</i> . Must be soldered to achieve appropriate power dissipation and mechanical reliability. | | - For more information about connecting pins, see Detailed Description and Application and Implementation sections. - An internal pull-down resistor keeps logic level low, if pin is floating. Connect FSW to VOUT or PG in this case. # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |--------------------------------|-----------------------|------|----------------------|------| | Pin voltage (2) | AVIN, PVIN | -0.3 | 20 | V | | | EN, SS/TR | -0.3 | V <sub>IN</sub> +0.3 | | | | SW | -0.3 | V <sub>IN</sub> +0.3 | V | | | DEF, FSW, FB, PG, VOS | -0.3 | 7 | V | | Power Good sink current | PG | | 10 | mA | | Operating junction temperature | T <sub>J</sub> | -40 | 125 | °C | | Storage temperature | T <sub>stg</sub> | -65 | 150 | | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 ESD Ratings | | | | VALUE | UNIT | |------------------|-----------------------------|-------------------------------------------------------------------------------|-------|---------------------------------------| | ., | Electrostatic discharge (1) | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, al pins (2) | ±2000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | V <sub>ESD</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (3) | ±500 | V | <sup>(1)</sup> ESD testing is performed according to the respective JESD22 JEDEC standard. ## 7.3 Recommended Operating Conditions | | MIX | MAX | UNIT | |------------------------------------------------|-----|-----|------| | Supply Voltage | 4 | 17 | V | | Temperature Range, T <sub>A</sub> | -40 | 85 | °C | | Operating junction temperature, T <sub>J</sub> | -40 | 125 | | #### 7.4 Thermal Information | | | TLV62150 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RGT [VQFN] | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 45 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 53.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 17.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 17.4 | °C/W | | R <sub>0</sub> JC(bot) | Junction-to-case (bottom) thermal resistance | 4.5 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> All voltages are with respect to network ground terminal. <sup>(2)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. <sup>(3)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 7.5 Electrical Characteristics over operating free-air temperature range ( $T_A = -40^{\circ}\text{C}$ to 85°C), typical values at $V_{IN} = 12 \text{ V}$ and $T_A = 25^{\circ}\text{C}$ (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|----------------------|-----|------| | POWER S | UPPLY | 1 | 1 | | | | | V <sub>IN</sub> | Input Voltage Range <sup>(1)</sup> | | 4 | | 17 | V | | $I_Q$ | Operating Quiescent Current | EN=High, I <sub>OUT</sub> =0 mA, device not switching | | 19 | 27 | μΑ | | I <sub>SD</sub> | Shutdown Current (2) | EN=Low | | 1.5 | 4 | μА | | V <sub>UVLO</sub> | Undervoltage Lockout Threshold | Falling Input Voltage (PWM mode operation) | 2.6 | 2.7 | 2.8 | V | | | | Hysteresis | | 200 | | mV | | T <sub>SD</sub> | Thermal Shutdown Temperature | | | 160 | | °C | | | Thermal Shutdown Hysteresis | | | 20 | | ٠. | | CONTROL | (EN, DEF, FSW, SS/TR, PG) | | | | · | | | V <sub>H</sub> | High Level Input Threshold Voltage (EN, DEF, FSW) | | 0.9 | | | V | | $V_L$ | Low Level Input Threshold Voltage (EN, DEF, FSW) | | | | 0.3 | V | | I <sub>LKG</sub> | Input Leakage Current (EN, DEF, FSW) | EN=V <sub>IN</sub> or GND; DEF, FSW=V <sub>OUT</sub> or GND | | 0.01 | 1 | μΑ | | V <sub>TH_PG</sub> | Power Good Threshold Voltage | Rising (%V <sub>OUT</sub> ) | 92% | 95% | 98% | | | | | Falling (%V <sub>OUT</sub> ) | 87% | 90% | 94% | | | V <sub>OL_PG</sub> | Power Good Output Low | I <sub>PG</sub> =-2 mA | | 0.07 | 0.3 | V | | I <sub>LKG_PG</sub> | Input Leakage Current (PG) | V <sub>PG</sub> =1.8 V | | 1 | 400 | nA | | I <sub>SS/TR</sub> | SS/TR Pin Source Current | | 2.3 | 2.5 | 2.7 | μΑ | | POWER S | WITCH | | | | · | | | R <sub>DS(ON)</sub> | High-Side MOSFET ON-Resistance | V <sub>IN</sub> ≥6 V | | 90 | | mΩ | | | Low-Side MOSFET ON-Resistance | V <sub>IN</sub> ≥6 V | | 40 | | mΩ | | I <sub>LIMF</sub> | High-Side MOSFET Forward Current Limit (3) | V <sub>IN</sub> =12 V, T <sub>A</sub> =25°C | 1.4 | 1.7 | | Α | | OUTPUT | | | | | | | | I <sub>LKG_FB</sub> | Input Leakage Current (FB) | V <sub>FB</sub> =0.8 V | | 1 | 100 | nA | | | Output Voltage Range | V <sub>IN</sub> ≥ V <sub>OUT</sub> | 0.9 | | 5 | V | | | DEF (Output Voltage Programming) | DEF=0 (GND) | | $V_{OUT}$ | | | | V <sub>OUT</sub> | | DEF=1 (V <sub>OUT</sub> ) | | V <sub>OUT</sub> +5% | | | | | Initial Output Voltage Accuracy <sup>(4)</sup> | PWM mode operation, V <sub>IN</sub> ≥ V <sub>OUT</sub> +1 V | 780 | 800 | 820 | mV | | | Load Regulation <sup>(5)</sup> | V <sub>IN</sub> =12 V, V <sub>OUT</sub> =3.3 V, PWM mode operation | | 0.05 | | %/A | | | Line Regulation <sup>(5)</sup> | 4 V $\leq$ V <sub>IN</sub> $\leq$ 17 V, V <sub>OUT</sub> =3.3 V, I <sub>OUT</sub> =<br>1 A, PWM mode operation | | 0.02 | | %/V | <sup>(1)</sup> The device is still functional down to Under Voltage Lockout (see parameter VUVLO). <sup>(2)</sup> Current into AVIN+PVIN pin. <sup>(3)</sup> This is the static current limit. It can be temporarily higher in applications due to internal propagation delay (see *Current Limit and Short Circuit Protection*). <sup>(4)</sup> This is the accuracy provided by the device itself (line and load regulation effects are not included). <sup>(5)</sup> Line and load regulation depend on external component selection and layout (see Figure 20 and Figure 21). ## 7.6 Typical Characteristics ## 8 Detailed Description #### 8.1 Overview The TLV62150 synchronous switched-mode power converters are based on DCS-Control™ (**D**irect **C**ontrol with **S**eamless Transition into Power Save Mode), an advanced regulation topology, that combines the advantages of hysteretic, voltage mode and current mode control including an AC loop directly associated to the output voltage. This control loop takes information about output voltage changes and feeds it directly to a fast comparator stage. It sets the switching frequency, which is constant for steady state operating conditions, and provides immediate response to dynamic load changes. To get accurate DC load regulation, a voltage feedback loop is used. The internally compensated regulation network achieves fast and stable operation with small external components and low ESR capacitors. The DCS-Control™ topology supports Pulse Width Modulation (PWM) mode for medium and heavy load conditions and a Power Save Mode at light loads. During PWM, it operates at its nominal switching frequency in continuous conduction mode. This frequency is typically about 2.5 MHz or 1.25 MHz with a controlled frequency variation depending on the input voltage. If the load current decreases, the converter enters Power Save Mode to sustain high efficiency down to very light loads. In Power Save Mode the switching frequency decreases linearly with the load current. Since DCS-Control™ supports both operation modes within one single building block, the transition from PWM to Power Save Mode is seamless without effects on the output voltage. An internal current limit supports nominal output currents of up to 1 A. The TLV62150 offers both excellent DC voltage and superior load transient regulation, combined with very low output voltage ripple, minimizing interference with RF circuits. ## 8.2 Functional Block Diagram Copyright © 2016, Texas Instruments Incorporated ## 8.3 Feature Description ## 8.3.1 Enable / Shutdown (EN) When Enable (EN) is set High, the device starts operation. Shutdown is forced if EN is pulled Low with a shutdown current of typically 1.5 $\mu$ A. During shutdown, the internal power MOSFETs as well as the entire control circuitry are turned off. The EN signal must be set externally to High or Low. An internal pull-down resistor of about 400 k $\Omega$ is connected and keeps EN logic low, if the pin is floating. It is disconnected if the pin is High. Connecting the EN pin to an appropriate output signal of another power rail provides sequencing of multiple power rails. ## 8.3.2 Soft Start / Tracking (SS/TR) The internal soft start circuitry controls the output voltage slope during startup. This avoids excessive inrush current and ensures a controlled output voltage rise time. It also prevents unwanted voltage drops from high-impedance power sources or batteries. When EN is set to start device operation, the device starts switching after a delay of about 50µs and VOUT rises with a slope controlled by an external capacitor connected to the SS/TR pin. See Figure 32 and Figure 33 for typical startup operation. Using a very small capacitor (or leaving SS/TR pin un-connected) provides fastest startup behavior. There is no theoretical limit for the longest startup time. The TLV62150 can start into a pre-biased output. During monotonic pre-biased startup, the low-side MOSFET is not allowed to turn on until the device's internal ramp sets an output voltage above the pre-bias voltage. If the device is set to shutdown (EN=GND), undervoltage lockout or thermal shutdown, an internal resistor pulls the SS/TR pin down to ensure a proper low level. Returning from those states causes a new startup sequence as set by the SS/TR connection. A voltage supplied to SS/TR can be used for tracking a master voltage. The output voltage will follow this voltage in both directions up and down (see *Application and Implementation*). ## 8.3.3 Power Good (PG) The TLV62150 has a built in power good (PG) function to indicate whether the output voltage has reached its appropriate level or not. The PG signal can be used for startup sequencing of multiple rails. The PG pin is an open-drain output that requires a pull-up resistor (to any voltage below 7 V). It can sink 2 mA of current and maintain it's specified logic low level. With TLV62150 it is high impedance when the device is turned off due to EN, UVLO or thermal shutdown. TLV62150A features PG=Low in this case and can be used to actively discharge Vout (see *Figure 37*). VIN must remain present for the PG pin to stay Low. See SLVA644 for application details. If not used, the PG pin should be connected to GND but may be left floating. Table 1. Power Good Pin Logic Table (TLV62150) | Devic | e State | PG Logic St | atus | |----------------------|--------------------------------------|----------------|-----------| | | | High Impedance | Low | | Enable (EN High) | V <sub>FB</sub> ≥ V <sub>TH_PG</sub> | √ | | | Enable (EN=High) | $V_{FB} \le V_{TH\_PG}$ | | $\sqrt{}$ | | Shutdown (EN=Low) | | √ | | | UVLO | $0.7V < V_{IN} < V_{UVLO}$ | √ | | | Thermal Shutdown | $T_J > T_{SD}$ | $\checkmark$ | | | Power Supply Removal | V <sub>IN</sub> < 0.7V | √ | | #### Table 2. Power Good Pin Logic Table (TLV62150A) | Devic | e State | PG Logic S | tatus | |----------------------|-----------------------------------------------------------------|----------------|--------------| | | | High Impedance | Low | | Enable (EN=High) | V <sub>FB</sub> ≥ V <sub>TH_PG</sub> | V | | | Eliable (EN=High) | V <sub>FB</sub> ≤ V <sub>TH_PG</sub> | | $\checkmark$ | | Shutdown (EN=Low) | | | $\checkmark$ | | UVLO | $0.7 \text{ V} < \text{V}_{\text{IN}} < \text{V}_{\text{UVLO}}$ | | √ | | Thermal Shutdown | $T_J > T_{SD}$ | | V | | Power Supply Removal | V <sub>IN</sub> < 0.7 V | V | | #### 8.3.4 Pin-Selectable Output Voltage (DEF) The output voltage of the TLV62150 can be increased by 5% above the nominal voltage by setting the DEF pin to High $^{(1)}$ . When DEF is Low, the device regulates to the nominal output voltage. Increasing the nominal voltage allows adapting the power supply voltage to the variations of the application hardware. More detailed information on voltage margining using TLV62150 can be found in SLVA489. A pull down resistor of about 400 k $\Omega$ is internally connected to the pin, to ensure a proper logic level if the pin is high impedance or floating after initially set to Low. The resistor is disconnected if the pin is set High. ## 8.3.5 Frequency Selection (FSW) To get high power density with very small solution size, a high switching frequency allows the use of small external components for the output filter. However switching losses increase with the switching frequency. If efficiency is the key parameter, more than solution size, the switching frequency can be set to half (1.25 MHz typical) by pulling FSW to High. It is mandatory to start with FSW=Low to limit inrush current, which can be done by connecting to VOUT or PG. Running with lower frequency a higher efficiency, but also a higher output voltage ripple, is achieved. Pull FSW to Low for high frequency operation (2.5 MHz typical). To get low ripple and full output current at the lower switching frequency, it's recommended to use an inductor of at least 2.2 µH. The switching frequency can be changed during operation, if needed. A pull down resistor of about 400kOhm is internally connected to the pin, acting the same way as at the DEF Pin (see above). ## 8.3.6 Undervoltage Lockout (UVLO) If the input voltage drops, the undervoltage lockout prevents misoperation of the device by switching off both the power FETs. The undervoltage lockout threshold is set typically to 2.7 V. The device is fully operational for voltages above the UVLO threshold and turns off if the input voltage trips the threshold. The converter starts operation again once the input voltage exceeds the threshold by a hysteresis of typically 200 mV. #### 8.3.7 Thermal Shutdown The junction temperature $(T_J)$ of the device is monitored by an internal temperature sensor. If $T_J$ exceeds 160°C (typical), the device goes into thermal shut down. Both the high-side and low-side power FETs are turned off and PG goes high impedance. When $T_J$ decreases below the hysteresis amount, the converter resumes normal operation, beginning with Soft Start. To avoid unstable conditions, a hysteresis of typically 20°C is implemented on the thermal shut down temperature. #### 8.4 Device Functional Modes ## 8.4.1 Pulse Width Modulation (PWM) Operation The TLV62150 operates with pulse width modulation in continuous conduction mode (CCM) with a nominal switching frequency of 2.5 MHz or 1.25 MHz, selectable with the FSW pin. The frequency variation in PWM is controlled and depends on $V_{IN}$ , $V_{OUT}$ and the inductance. The device operates in PWM mode as long the output current is higher than half the inductor's ripple current. To maintain high efficiency at light loads, the device enters Power Save Mode at the boundary to discontinuous conduction mode (DCM). This happens if the output current becomes smaller than half the inductor's ripple current. (1) Maximum allowed voltage is 7 V. Therefore, it's recommended to connect it to VOUT or PG, not VIN. ## **Device Functional Modes (continued)** ## 8.4.2 Power Save Mode Operation The built in Power Save Mode of the TLV62150 is entered seamlessly, if the load current decreases. This secures a high efficiency in light load operation. The device remains in Power Save Mode as long as the inductor current is discontinuous. In Power Save Mode the switching frequency decreases linearly with the load current maintaining high efficiency. The transition into and out of Power Save Mode happens within the entire regulation scheme and is seamless in both directions. TLV62150 includes a fixed on-time circuitry. This on-time, in steady-state operation, can be estimated (for FSW=Low) as: $$t_{ON} = \frac{V_{OUT}}{V_{IN}} \times 400 \text{ ns}$$ (1) For very small output voltages, an absolute minimum on-time of about 80 ns is kept to limit switching losses. The operating frequency is thereby reduced from its nominal value, which keeps efficiency high. Also the off-time can reach its minimum value at high duty cycles. The output voltage remains regulated in such cases. Using $t_{\rm ON}$ , the typical peak inductor current in Power Save Mode can be approximated by: $$I_{LPSM(peak)} = \frac{(V_{IN} - V_{OUT})}{L} \times t_{ON}$$ (2) When $V_{IN}$ decreases to typically 15% above $V_{OUT}$ , the TLV62150 does not enter Power Save Mode, regardless of the load current. The device maintains output regulation in PWM mode. ## 8.4.3 100% Duty-Cycle Operation The duty cycle of the buck converter is given by D=Vout/Vin and increases as the input voltage comes close to the output voltage. In this case, the device starts 100% duty cycle operation turning on the high-side switch 100% of the time. The high-side switch stays turned on as long as the output voltage is below the internal setpoint. This allows the conversion of small input to output voltage differences, for example, for longest operation time of battery-powered applications. In 100% duty cycle mode, the low-side FET is switched off. The minimum input voltage to maintain output voltage regulation, depending on the load current and the output voltage level, can be calculated as: $$V_{IN(min)} = V_{OUT(min)} + I_{OUT}(R_{DS(on)} + R_L)$$ where - I<sub>OUT</sub> is the output current. - $R_{DS(on)}$ is the $R_{DS(on)}$ of the high-side FET. - R<sub>I</sub> is the DC resistance of the inductor used. #### 8.4.4 Current Limit and Short Circuit Protection The TLV62150 devices are protected against heavy load and short circuit events. At heavy loads, the current limit determines the maximum output current. If the current limit is reached, the high-side FET is turned off. Avoiding shoot through current, then the low-side FET switches on to allow the inductor current to decrease. The low-side current limit is typically 1.2 A. The high-side FET turns on again, only if the current in the low-side FET has decreased below the low side current limit threshold. (3) ## **Device Functional Modes (continued)** The output current of the device is limited by the current limit (see *Electrical Characteristics*). Due to internal propagation delay, the actual current can exceed the static current limit during that time. The dynamic current limit can be calculated as follows: $$I_{peak(typ)} = I_{LIMF} + \frac{V_L}{L} \times t_{PD}$$ #### where - I<sub>LIMF</sub> is the static current limit, specified in the *Electrical Characteristics*. - L is the inductor value. - $V_L$ is the voltage across the inductor $(V_{IN}$ $V_{OUT})$ . - t<sub>PD</sub> is the internal propagation delay. (4) The current limit can exceed static values, especially if the input voltage is high and very small inductances are used. The dynamic high side switch the peak current can be calculated as follows: $$I_{peak(typ)} = I_{LIMF} + \frac{(V_{IN} - V_{OUT})}{L} \times 30ns$$ (5) ## 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 9.1 Application Information The TLV62150 is a switched-mode step-down converter, able to convert a 4-V to 17-V input voltage into a 0.9-V to 5-V output voltage, providing up to 1 A. It needs a minimum amount of external components. Apart from the LC output filter and the input capacitor, the TLV62150 (TLV62150A) needs an additional resistive divider to set the output voltage level. ## 9.2 Typical Application Figure 5 shows an application for Point-of-Load Power Supply Using TLV62150. oopyright @ 2010, Texas moraments moorp Figure 5. 1-A Step-Down Converter #### 9.2.1 Design Requirements The following design guideline provides a component selection to operate the device within the recommended operating conditions. Using the FSW pin, the design can be optimized for highest efficiency or smallest solution size and lowest output voltage ripple. For highest efficiency set FSW=High and the device operates at the lower switching frequency. For smallest solution size and lowest output voltage ripple set FSW=Low and the device operates with higher switching frequency. The typical values for all measurements are $V_{IN} = 12 \text{ V}$ , $V_{OUT} = 3.3 \text{ V}$ and $T = 25^{\circ}\text{C}$ , using the external components of Table 3. ## 9.2.2 Detailed Design Procedure The component selection used for measurements is given as follows: Table 3. List of Components | REFERENCE | DESCRIPTION | MANUFACTURER <sup>(1)</sup> | |-----------|-------------------------------------|--------------------------------| | IC | 17-V, 1-A Step-Down Converter, VQFN | TLV62150RGT, Texas Instruments | | L1 | 2.2 μH, 0.165 × 0.165 in | XFL4020-222MEB, Coilcraft | | C1 | 10 μF, 25 V, Ceramic | Standard | #### (1) See Third-Party Products Disclaimer ## **Typical Application (continued)** Table 3. List of Components (continued) | REFERENCE | DESCRIPTION | MANUFACTURER (1) | |-----------|--------------------------------|------------------| | C3 | 22 μF, 6.3 V, Ceramic | Standard | | C5 | 3300 pF, 25 V, Ceramic | | | R1 | depending on Vout | | | R2 | depending on Vout | | | R3 | 100 kΩ, Chip, 0603, 1/16 W, 1% | Standard | #### 9.2.2.1 Programming the Output Voltage The output voltage of the TLV62150 (TLV62150A) is adjustable. It can be programmed for output voltages from 0.9 V to 5 V by using a resistive divider from VOUT to AGND. The voltage at the FB pin is regulated to 800 mV. The value of the output voltage is set by the selection of the resistive divider from Equation 6. It is recommended to choose resistor values which allow a current of at least 2 $\mu$ A, meaning the value of R2 should not exceed 400 k $\Omega$ . Lower resistor values are recommended for highest accuracy and most robust design. $$R_1 = R_2 \left( \frac{V_{OUT}}{V_{REF}} - 1 \right)$$ (6) In case the FB pin gets opened, the device clamps the output voltage at the VOS pin internally to about 7.4 V. #### 9.2.2.2 External Component Selection The external components have to fulfill the needs of the application, but also the stability criteria of the devices control loop. The TLV62150 is optimized to work within a range of external components. The LC output filter's inductance and capacitance have to be considered in conjunction, creating a double pole, responsible for the corner frequency of the converter (see *Output Filter and Loop Stability* section). Table 4 can be used to simplify the output filter component selection. Checked cells represent combinations that are proven for stability by simulation and lab test. Further combinations should be checked for each individual application. See SLVA463 for details. Table 4. L-C Output Filter Combinations<sup>(1)</sup> | | 4.7 µF | 10 μF | 22 μF | 47 μF | 100 μF | 200 μF | 400 μF | |---------|--------|-------|-------|-------|--------|--------|--------| | 0.47 µH | | | | | | | | | 1 μH | | | √ | √ | √ | √ | | | 2.2 µH | | √ | √(2) | √ | √ | √ | | | 3.3 µH | | √ | √ | √ | √ | | | | 4.7 µH | | | | | | | | - (1) The values in the table are nominal values. The effective capacitance was considered to vary by +20% and -50%. - (2) This LC combination is the standard value and recommended for most applications. The TLV62150 can be run with an inductor as low as 1 $\mu$ H or 2.2 $\mu$ H. FSW should be set Low in this case. However, for applications running with the low frequency setting (FSW=High) or with low input voltages, 3.3 $\mu$ H is recommended. #### 9.2.2.2.1 Inductor Selection The inductor selection is affected by several effects like inductor ripple current, output ripple voltage, PWM-to-PSM transition point and efficiency. In addition, the inductor selected has to be rated for appropriate saturation current and DC resistance (DCR). Equation 7 and Equation 8 calculate the maximum inductor current under static load conditions. $$I_{L(max)} = I_{OUT(max)} + \frac{\Delta I_{L(max)}}{2}$$ (7) (8) $$\Delta I_{L(max)} = V_{OUT} \times \left( \frac{1 - \frac{V_{OUT}}{V_{IN(max)}}}{L_{(min)} \times f_{SW}} \right)$$ #### where - I<sub>1</sub> (max) is the maximum inductor current. - ΔI<sub>1</sub> is the Peak to Peak Inductor Ripple Current. - L(min) is the minimum effective inductor value. - f<sub>SW</sub> is the actual PWM Switching Frequency. Calculating the maximum inductor current using the actual operating conditions gives the minimum saturation current of the inductor needed. A margin of about 20% is recommended to add. A larger inductor value is also useful to get lower ripple current, but increases the transient response time and size as well. The following inductors have been used with the TLV62150 and are recommended for use: Table 5. List of Inductors | Туре | Inductance [µH] | Saturation Current [A] <sup>(1)</sup> | Dimensions [L x B x<br>H] mm | MANUFACTURER (2) | |--------------------|-----------------|---------------------------------------|------------------------------|------------------| | XFL4020-222ME_ | 2.2 μH, ±20% | 3.5 | 4 × 4 × 2.1 | Coilcraft | | XFL3012-222MEC | 2.2 μH, ±20% | 1.6 | 3 × 3 × 1.2 | Coilcraft | | XFL3012-332MEC | 3.3 μH, ±20% | 1.4 | 3 × 3 × 1.2 | Coilcraft | | VLS252012T-2R2M1R3 | 2.2 μH, ±20% | 1.3 | 2.5 × 2 × 1.2 | TDK | | LPS3015-332 | 3.3 μH, ±20% | 1.4 | 3 × 3 × 1.4 | Coilcraft | | 744025003 | 3.3 μH, ±20% | 1.5 | 2.8 × 2.8 × 2.8 | Wuerth | | PSI25201B-2R2MS | 2.2 μH, ±20% | 1.3 | 2 × 2.5 × 1.2 | Cyntec | | NR3015T-2R2M | 2.2 μH, ±20% | 1.5 | 3 × 3 × 1.5 | Taiyo Yuden | <sup>(1)</sup> SLVSB7156869Lower of I<sub>RMS</sub> at 40°C rise or I<sub>SAT</sub> at 30% drop. The inductor value also determines the load current at which Power Save Mode is entered: $$I_{load(PSM)} = \frac{1}{2} \Delta I_{L}$$ (9) Using Equation 8, this current level can be adjusted by changing the inductor value. #### 9.2.2.2.2 Capacitor Selection #### 9.2.2.2.2.1 Output Capacitor The recommended value for the output capacitor is $22 \,\mu\text{F}$ . The architecture of the TLV62150 allows the use of tiny ceramic output capacitors which have low equivalent series resistance (ESR). These capacitors provide low output voltage ripple and are recommended. To keep its low resistance up to high frequencies and to get narrow capacitance variation with temperature, it's recommended to use X7R or X5R dielectric. Using a higher value can have some advantages like smaller voltage ripple and a tighter DC output accuracy in Power Save Mode (see SLVA463). Note: In power save mode, the output voltage ripple depends on the output capacitance, Its ESR and the peak inductor current. Using ceramic capacitors provides small ESR and low ripple. <sup>(2)</sup> See Third-Party Products Disclaimer #### 9.2.2.2.2 Input Capacitor For most applications, 10 µF will be sufficient and is recommended, though a larger value reduces input current ripple further. The input capacitor buffers the input voltage for transient events and also decouples the converter from the supply. A low ESR multilayer ceramic capacitor is recommended for best filtering and should be placed between PVIN and PGND as close as possible to those pins. Even though AVIN and PVIN must be supplied from the same input source, it's recommended to place a capacitance of 0.1 uF from AVIN to AGND, to avoid potential noise coupling. An RC, low-pass filter from PVIN to AVIN may be used but is not required. #### 9.2.2.2.3 Soft-Start Capacitor A capacitance connected between SS/TR pin and AGND allows a user programmable start-up slope of the output voltage. A constant current source supports 2.5 $\mu$ A to charge the external capacitance. The capacitor required for a given soft-start ramp time for the output voltage is given by: $$C_{SS} = t_{SS} \times \frac{2.5 \mu A}{1.25 V} \left[ F \right]$$ #### where - C<sub>SS</sub> is the capacitance (F) required at the SS/TR pin. - t<sub>SS</sub> is the desired soft-start ramp time (s). (10) #### **NOTE** **DC Bias effect:** High capacitance ceramic capacitors have a DC Bias effect, which will have a strong influence on the final effective capacitance. Therefore the right capacitor value has to be chosen carefully. Package size and voltage rating in combination with dielectric material are responsible for differences between the rated capacitor value and the effective capacitance. #### 9.2.2.3 Tracking Function If a tracking function is desired, the SS/TR pin can be used for this purpose by connecting it to an external tracking voltage. The output voltage tracks that voltage. If the tracking voltage is between 50 mV and 1.2 V, the FB pin will track the SS/TR pin voltage as described in Equation 11 and shown in Figure 6. $$V_{FB} \approx 0.64 \times V_{SS/TR}$$ (11) Figure 6. Voltage Tracking Relationship Once the SS/TR pin voltage reaches about 1.2 V, the internal voltage is clamped to the internal feedback voltage and device goes to normal regulation. This works for rising and falling tracking voltages with the same behavior, as long as the input voltage is inside the recommended operating conditions. For decreasing SS/TR pin voltage, the device does not sink current from the output. So, the resulting decrease of the output voltage may be slower than the SS/TR pin voltage if the load is light. When driving the SS/TR pin with an external voltage, do not exceed the voltage rating of the SS/TR pin which is $V_{IN}$ +0.3 V. If the input voltage drops into undervoltage lockout or even down to zero, the output voltage will go to zero, independent of the tracking voltage. Figure 7 shows how to connect devices to get ratiometric and simultaneous sequencing by using the tracking function. Figure 7. Sequence for Ratiometric and Simultaneous Startup The resistive divider of R1 and R2 can be used to change the ramp rate of VOUT2 faster, slower or the same as VOUT1. A sequential startup is achieved by connecting the PG pin of VOUT1 to the EN pin of VOUT2. Ratiometric start up sequence happens if both supplies are sharing the same soft start capacitor. Equation 10 calculates the soft start time, though the SS/TR current has to be doubled. Details about these and other tracking and sequencing circuits are found in SLVA470. Note: If the voltage at the FB pin is below its typical value of 0.8 V, the output voltage accuracy may have a wider tolerance than specified. ## 9.2.2.4 Output Filter and Loop Stability The TLV62150 is internally compensated to be stable with L-C filter combinations corresponding to a corner frequency to be calculated with Equation 12: $$f_{LC} = \frac{1}{2\pi\sqrt{L \times C}} \tag{12}$$ Proven nominal values for inductance and ceramic capacitance are given in Table 4 and are recommended for use. Different values may work, but care has to be taken on the loop stability which will be affected. More information including a detailed L-C stability matrix can be found in SLVA463. The TLV62150 includes an internal 25 pF feedforward capacitor, connected between the VOS and FB pins. This capacitor impacts the frequency behavior and sets a pole and zero in the control loop with the resistors of the feedback divider, per equation 13 and Equation 14: $$f_{zero} = \frac{1}{2\pi \times R_1 \times 25pF} \tag{13}$$ $$f_{pole} = \frac{1}{2\pi \times 25pF} \times \left(\frac{1}{R_1} + \frac{1}{R_2}\right)$$ (14) Though the TLV62150 is stable without the pole and zero being in a particular location, adjusting their location to the specific needs of the application can provide better performance in Power Save mode and/or improved transient response. An external feedforward capacitor can also be added. A more detailed discussion on the optimization for stability versus transient response can be found in SLVA289 and SLVA466. ## 9.2.3 Application Curves $V_{IN}$ = 12 V, $V_{OUT}$ = 3.3 V, $T_A$ = 25°C, (unless otherwise noted) $V_{IN} = 12 \text{ V}, V_{OUT} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}, \text{ (unless otherwise noted)}$ V<sub>IN</sub> = 12 V, V<sub>OUT</sub> = 3.3 V, T<sub>A</sub> = 25°C, (unless otherwise noted) #### 9.3 System Examples #### 9.3.1 LED Power Supply The TLV62150x can be used as a power supply for power LEDs. The FB pin can be easily set down to lower values than nominal by using the SS/TR pin. With that, the voltage drop on the sense resistor is low to avoid excessive power loss. Since this pin provides 2.5 $\mu$ A, the FB pin voltage can be adjusted by an external resistor per Equation 15. This drop, proportional to the LED current, is used to regulate the output voltage (anode voltage) to a proper level to drive the LED. Both analog and PWM dimming are supported with the TLV62150. Figure 36 shows an application circuit, tested with analog dimming: Copyright © 2016, Texas Instruments Incorporated Figure 36. 1-A Single LED Power Supply The resistor at SS/TR sets the FB voltage to a level of about 300 mV and is calculated from Equation 15. $$V_{FB} = 0.64 \times 2.5 \mu A \times R_{SS/TR}$$ (15) The device now supplies a constant current, set by the resistor at the FB pin, by regulating the output voltage accordingly. The minimum input voltage has to be rated according the forward voltage needed by the LED used. More information is available in the Application Note SLVA451. #### 9.3.2 Active Output Discharge The TLV62150A pulls the PG pin Low, when the device is shut down by EN, UVLO or thermal shutdown. Connecting PG to Vout through a resistor can be used to discharge Vout in those cases (see Figure 37). The discharge rate can be adjusted by R3, which is also used to pull up the PG pin in normal operation. For reliability, keep the maximum current into the PG pin less than 10 mA. Figure 37. Discharge Vout Through PG Pin with TLV62150A ## 9.3.3 Inverting Power Supply The TLV62150 can be used as inverting power supply by rearranging external circuitry as shown in Figure 38. As the former GND node now represents a voltage level below system ground, the voltage difference between VIN and VOUT has to be limited for operation to the maximum supply voltage of 17 V (see Equation 16). $$V_{IN} + |V_{OUT}| \le V_{IN\,max} \tag{16}$$ Figure 38. -5-V Inverting Power Supply The transfer function of the inverting power supply configuration differs from the buck mode transfer function, incorporating a Right Half Plane Zero additionally. The loop stability has to be adapted and an output capacitance of at least $22 \, \mu F$ is recommended. A detailed design example is given in SLVA469. ## 9.3.4 Various Output Voltages The following example circuits show how to configure the external circuitry to furnish different output voltages at 1 A. Figure 39. 5-V/1-A Power Supply Figure 40. 3.3-V/1-A Power Supply Figure 41. 2.5-V/1-A Power Supply Figure 42. 1.8-V/1-A Power Supply Figure 43. 1.5-V/1-A Power Supply Figure 44. 1.2-V/1-A Power Supply Figure 45. 1-V/1-A Power Supply # 10 Power Supply Recommendations The TLV6215X are designed to operate from a 4-V to 17-V input voltage supply. The input power supply's output current needs to be rated according to the output voltage and the output current of the power rail application. ## 11 Layout ## 11.1 Layout Guidelines A proper layout is critical for the operation of a switched mode power supply, even more at high switching frequencies. Therefore the PCB layout of the TLV62150 demands careful attention to ensure operation and to get the performance specified. A poor layout can lead to issues like poor regulation (both line and load), stability and accuracy weaknesses, increased EMI radiation and noise sensitivity. See Figure 46 for the recommended layout of the TLV62150, which is designed for common external ground connections. Therefore both AGND and PGND pins are directly connected to the Exposed Thermal Pad. On the PCB, the direct common ground connection of AGND and PGND to the Exposed Thermal Pad and the system ground (ground plane) is mandatory. Also connect the VOS pin in the shortest way to VOUT at the output capacitor. To avoid noise coupling into the VOS line, this connection should be separated from the VOUT power line/plane as shown in *Layout Example*. Provide low inductive and resistive paths for loops with high di/dt. Therefore paths conducting the switched load current should be as short and wide as possible. Provide low capacitive paths (with respect to all other nodes) for wires with high dv/dt. Therefore the input and output capacitance should be placed as close as possible to the IC pins and parallel wiring over long distances as well as narrow traces should be avoided. Loops which conduct an alternating current should outline an area as small as possible, as this area is proportional to the energy radiated. Sensitive nodes like FB and VOS need to be connected with short wires and not nearby high dv/dt signals (e.g. SW). As they carry information about the output voltage, they should be connected as close as possible to the actual output voltage (at the output capacitor). The capacitor on the SS/TR pin and on AVIN as well as the FB resistors, R1 and R2, should be kept close to the IC and connect directly to those pins and the system ground plane. The Exposed Thermal Pad must be soldered to the circuit board for mechanical reliability and to achieve appropriate power dissipation. The recommended layout is implemented on the EVM and shown in its Users Guide, SLAU416. Additionally, the EVM Gerber data are available for download here, SLVC394. ## 11.2 Layout Example Figure 46. Layout Example Recommendation #### 11.3 Thermal Considerations Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component. Three basic approaches for enhancing thermal performance are listed below: - Improving the power dissipation capability of the PCB design - Improving the thermal coupling of the component to the PCB by soldering the Exposed Thermal Pad - Introducing airflow in the system For more details on how to use the thermal parameters, see the application notes: thermal characteristics application note (SZZA017), and (SPRA953). The TLV62150 is designed for a maximum operating junction temperature (T<sub>j</sub>) of 125°C. Therefore the maximum output power is limited by the power losses that can be dissipated over the actual thermal resistance, given by the package and the surrounding PCB structures. Since the thermal resistance of the package is fixed, increasing the size of the surrounding copper area and improving the thermal connection to the IC can reduce the thermal resistance. To get an improved thermal behavior, it's recommended to use top layer metal to connect the device with wide and thick metal lines. Internal ground layers can connect to vias directly under the IC for improved thermal performance. If short circuit or overload conditions are present, the device is protected by limiting internal power dissipation. ## 12 デバイスおよびドキュメントのサポート #### 12.1 デバイス・サポート ## 12.1.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 12.2 関連リンク 次の表に、クイック・アクセス・リンクを示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフトウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。 ## 表 6. 関連リンク | 製品 | プロダクト・フォルダ | サンプルとご購入 | 技術資料 | ツールとソフトウェア | サポートとコミュニティ | |-----------|------------|----------|---------|------------|-------------| | TLV62150 | ここをクリック | ここをクリック | ここをクリック | ここをクリック | ここをクリック | | TLV62150A | ここをクリック | ここをクリック | ここをクリック | ここをクリック | ここをクリック | ## 12.3 ドキュメントのサポート ## 12.3.1 関連資料 関連資料については、以下を参照してください。 - 『TLV62130EVM-505およびTLV62150EVM-505評価モジュール』、SLAU416 - EVM Gerberデータ、SLVC394 - 『JEDEC PCB設計を使用するリニアおよびロジック・パッケージの熱特性』、SZZA017 - 『半導体およびICパッケージの熱指標』、SPRA953 ## 12.4 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 ## 12.5 コミュニティ・リソース The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.6 商標 DCS-Control, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. ## 12.7 静電気放電に関する注意事項 これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。 ## 12.8 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. # 13 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。これらの情報は、指定のデバイスに対して提供されている最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 # **RGT0016C** ## PACKAGE OUTLINE VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. # **EXAMPLE BOARD LAYOUT** # **RGT0016C** ## VQFN - 1 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). ## **EXAMPLE STENCIL DESIGN** # **RGT0016C** # **VQFN - 1 mm max height** PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 17-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | TLV62150ARGTR | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUOI | | TLV62150ARGTR.A | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUOI | | TLV62150ARGTR.B | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUOI | | TLV62150ARGTRG4 | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUOI | | TLV62150ARGTRG4.A | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUOI | | TLV62150ARGTRG4.B | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUOI | | TLV62150ARGTT | Active | Production | VQFN (RGT) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | VUOI | | TLV62150ARGTT.A | Active | Production | VQFN (RGT) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | VUOI | | TLV62150ARGTT.B | Active | Production | VQFN (RGT) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | VUOI | | TLV62150RGTR | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUCI | | TLV62150RGTR.A | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUCI | | TLV62150RGTR.B | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUCI | | TLV62150RGTRG4 | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | VUCI | | TLV62150RGTRG4.A | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | VUCI | | TLV62150RGTRG4.B | Active | Production | VQFN (RGT) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | VUCI | | TLV62150RGTT | Active | Production | VQFN (RGT) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUCI | | TLV62150RGTT.A | Active | Production | VQFN (RGT) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUCI | | TLV62150RGTT.B | Active | Production | VQFN (RGT) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | VUCI | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 17-Jun-2025 (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV62150ARGTR | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV62150ARGTRG4 | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV62150ARGTT | VQFN | RGT | 16 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV62150RGTR | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV62150RGTRG4 | VQFN | RGT | 16 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | TLV62150RGTT | VQFN | RGT | 16 | 250 | 180.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | www.ti.com 18-Jun-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TLV62150ARGTR | VQFN | RGT | 16 | 3000 | 346.0 | 346.0 | 33.0 | | TLV62150ARGTRG4 | VQFN | RGT | 16 | 3000 | 346.0 | 346.0 | 33.0 | | TLV62150ARGTT | VQFN | RGT | 16 | 250 | 182.0 | 182.0 | 20.0 | | TLV62150RGTR | VQFN | RGT | 16 | 3000 | 552.0 | 346.0 | 36.0 | | TLV62150RGTRG4 | VQFN | RGT | 16 | 3000 | 552.0 | 346.0 | 36.0 | | TLV62150RGTT | VQFN | RGT | 16 | 250 | 552.0 | 182.0 | 36.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |------------------|--------------|--------------|------|------|--------|--------|--------|--------| | TLV62150RGTR | RGT | VQFN | 16 | 3000 | 381 | 4.83 | 2286 | 0 | | TLV62150RGTR.A | RGT | VQFN | 16 | 3000 | 381 | 4.83 | 2286 | 0 | | TLV62150RGTR.B | RGT | VQFN | 16 | 3000 | 381 | 4.83 | 2286 | 0 | | TLV62150RGTRG4 | RGT | VQFN | 16 | 3000 | 381 | 4.83 | 2286 | 0 | | TLV62150RGTRG4.A | RGT | VQFN | 16 | 3000 | 381 | 4.83 | 2286 | 0 | | TLV62150RGTRG4.B | RGT | VQFN | 16 | 3000 | 381 | 4.83 | 2286 | 0 | | TLV62150RGTT | RGT | VQFN | 16 | 250 | 381 | 4.83 | 2286 | 0 | | TLV62150RGTT.A | RGT | VQFN | 16 | 250 | 381 | 4.83 | 2286 | 0 | | TLV62150RGTT.B | RGT | VQFN | 16 | 250 | 381 | 4.83 | 2286 | 0 | ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated