**TLV61047** # TLV61047 20V<sub>IN</sub>、28V<sub>OUT</sub>、2.2A 非同期整流昇圧コンバータ ## 1 特長 - 入力電圧範囲:2.6V~20V - 出力電圧範囲:4.5V~28V - 内蔵ローサイド FET:200mΩ - 高効率 - V<sub>IN</sub> = 5V、V<sub>OUT</sub> = 12V、I<sub>OUT</sub> = 0.2A で最大 91.2% の効率 - V<sub>IN</sub> = 12V、V<sub>OUT</sub> = 28V、I<sub>OUT</sub> = 0.3A で最大 91.7% の効率 - 2.2A のピークスイッチ電流制限 - スイッチング周波数 - TLV61047:1.6MHz - TLV610471:0.6MHz - 基準電圧精度:±2.0% - 静止電流:25µA (標準値) - シャットダウン電流:0.4µA (標準値) - 超軽負荷で、または Ton 最小値がトリガされたときに PFM 動作モード - 内部補償 - 2.5ms の内部ソフトスタート時間 - サイクル単位の電流制限 - サーマルシャットダウン保護機能 - SOT-23-5 DDC パッケージ ## 2 アプリケーション - LED の電源 - デジタルカメラ - GPS デバイス - 携帯電話 - OLED パネル用電源 - USB 給電機器 ## 3 概要 TLV61047 は、200mΩ ローサイド パワー スイッチを内蔵 した高電圧の非同期昇圧コンバータで、使いやすい小型 サイズの電源ソリューションを提供します。TLV61047 は、 入力電圧範囲が 2.6V~20V と広く、出力電圧は最大 28V に対応し、2.2A のスイッチ電流能力を備えていま す。 TLV61047 は、適応型一定オフ時間ピーク電流制御トポ ロジを使用して、出力電圧をレギュレートします。 TLV61047 は、重~軽負荷の状況では、TON 最小値ま たは最小ピーク電流 (通常は 20mA) をトリガするまで、パ ルス幅変調 (PWM) モードで動作します。非常に軽い負 荷の状況では、パルス周波数変調 (PFM) モードで動作し て効率およびリップル性能を高めます。 擬似 定スイッチング 周波 数 は内部で 1.6MHz (TLV61047) または 0.6MHz (TLV610471) に設定されて おり、超小型の表面実装インダクタとコンデンサが使用で きます。TLV61047 は、2.5ms のソフト スタート機能を搭 載しています。これにより、スタートアップ時の突入電流が 最小化されます。追加機能として、内部補償、サイクル単 位の電流制限、サーマルシャットダウンを備えています。 TLV61047 は、SOT-23-5 DOC パッケージで供給されま す。 #### 製品情報(1) | 部品番号 | パッケージ | 本体サイズ (公称) | | |----------|------------|-----------------|--| | TLV61047 | SOT-23 (5) | 2.90mm × 1.60mm | | 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|---| | 2 アプリケーション | 1 | | 3 概要 | | | 4 Device Comparison Table | | | 5 Pin Configuration and Functions | | | Pin Functions | | | 6 Specifications | | | 6.1 Absolute Maximum Ratings | 4 | | 6.2 ESD Ratings | 4 | | 6.3 Recommended Operating Conditions | 4 | | 6.4 Thermal Information | 4 | | 6.5 Electrical Characteristics | 5 | | 6.6 Typical Characteristics | 6 | | 7 Detailed Description | 8 | | 7.1 Overview | 8 | | 7.2 Functional Block Diagram | 8 | | 7.3 Feature Description | | | 7.4 Device Functional Modes | 10 | |-----------------------------------------------------|----| | 8 Application and Implementation | 11 | | 8.1 Application Information | | | 8.2 Typical Applications | | | 8.3 Power Supply Recommendations | | | 8.4 Layout | 17 | | 9 Device and Documentation Support | | | 9.1 Device Support | | | 9.2 Receiving Notification of Documentation Updates | | | 9.3 サポート・リソース | 19 | | 9.4 Trademarks | | | 9.5 静電気放電に関する注意事項 | 19 | | 9.6 用語集 | | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 19 | | | | # **4 Device Comparison Table** | PART NUMBER | FREQUENCY | |-------------|-----------| | TLV61047 | 1.6MHz | | TLV610471 | 0.6MHz | # **5 Pin Configuration and Functions** 図 5-1. DDC Package 5-Pin SOT-23 Top View ## **Pin Functions** | PIN | | | DESCRIPTION | | |------|---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------|--| | NAME | DDC NO. | - ITPE("/ | DESCRIPTION | | | SW | 1 | PWR | The switch pin of the converter. It is connected to the drain of the internal power MOSFET. | | | GND | 2 | G | Ground. | | | FB | 3 | I | Voltage feedback of output voltage. Connected to the center tap of a resistor divider to program the output voltage. | | | EN | 4 | ı | Enable logic input. Logic high voltage enables the device. Logic low voltage disables the device and turns it into shutdown mode. | | | VIN | 5 | I | IC power supply input. | | (1) I = Input, G = Ground, PWR = Power English Data Sheet: SLVSHD5 ## 6 Specifications ### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | MIN | MAX | UNIT | |------------------------------------------------------|--------|------|------|------| | | VIN,EN | -0.3 | 20.5 | V | | Voltage range at terminals (2) | SW | -0.3 | 32 | V | | | FB | -0.3 | 6 | V | | Operating junction temperature range, T <sub>J</sub> | | -40 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values are with respect to network ground terminal. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V (1) Flacture | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(2)</sup> | | V | | V <sub>(ESD)</sub> (1) Electrostatic discharge | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(3)</sup> | ±500 | V | - (1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges in to the device. - (2) Level listed above is the passing level per ANSI, ESDA, and JEDEC JS-001. JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions. - (3) Level listed above is the passing level per EIA-JEDEC JESD22-C101. JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions. ## **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) 資料に関するフィードバック(ご意見やお問い合わせ)を送信 | | | MIN | TYP | MAX | UNIT | |------------------|------------------------------------|-----|-----|-----|------| | V <sub>IN</sub> | Input voltage range | 2.6 | | 20 | V | | V <sub>OUT</sub> | Output voltage range | 4.5 | | 28 | V | | L | Inductance range | 2.2 | 4.7 | 22 | μH | | C <sub>IN</sub> | Effective input capacitance range | 1 | 10 | | μF | | C <sub>OUT</sub> | Effective output capacitance range | 1 | 10 | | μF | | TJ | Operating junction temperature | -40 | | 125 | °C | ### 6.4 Thermal Information | | | TLV61047 | | |-----------------------|----------------------------------------------|-------------|--------| | | THERMAL METRIC(1) | DDC (SOT23) | UNIT | | | | 5 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 145.8 | | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 77.6 | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 56.5 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 28.5 | - C/vv | | ΨЈВ | Junction-to-board characterization parameter | 54.9 | | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | NA | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report. Product Folder Links: TLV61047 ## **6.5 Electrical Characteristics** $T_J$ = -40°C to 125°C, $V_{IN}$ = 5.0V. Typical values are at $T_J$ = 25°C, unless otherwise noted. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------|-------|-------|-------|------| | POWER S | UPPLY | | | | | | | V <sub>IN</sub> | Input voltage range | | 2.6 | | 20 | V | | \/ | Linday voltage legicust threehold | V <sub>IN_UVLO</sub> rising | | 2.42 | 2.55 | V | | $V_{IN\_UVLO}$ | Under voltage lockout threshold | $V_{\text{IN\_UVLO}}$ falling | 2.1 | 2.26 | | V | | V <sub>IN_HYS</sub> | V <sub>IN_UVLO</sub> hysteresis | | | 160 | | mV | | I <sub>Q_VIN</sub> | Quiescent current into VIN pin | IC enabled, no load, no switching ,V <sub>IN</sub> = 2.6V to 20V, FB=1.4V,T <sub>J</sub> =-40°C to 125°C | | 25 | 50 | μA | | I <sub>SD</sub> | Shutdown current into VIN pin | IC disabled, V <sub>IN</sub> = 2.6V to 20V, T <sub>J</sub> = up to 85°C | | 0.4 | 1.5 | μΑ | | I <sub>FB_LKG</sub> | Leakage current into FB pin | T <sub>J</sub> =-40°C to 125°C | | | 50 | nA | | I <sub>SW_LKG</sub> | Leakage current into SW pin | IC disabled, SW = 28V,T <sub>J</sub> =-40°C to 125°C | | | 500 | nA | | OUTPUT | | | | | | | | V <sub>OUT</sub> | Output voltage range | | 4.5 | | 28 | V | | $V_{REF}$ | Reference Voltage at FB pin | PWM and PFM mode, T <sub>J</sub> =-40°C to 125°C | 1.209 | 1.233 | 1.258 | V | | POWER S | WITCH | | | | ' | | | R <sub>DS(on)</sub> | Low-side MOSFET on resistance | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 12V | | 200 | | mΩ | | F <sub>SW</sub> | TLV61047 Switching frequency | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 12V | 1.2 | 1.6 | 2.0 | MHz | | F <sub>SW</sub> | TLV610471 Switching frequency | V <sub>IN</sub> = 5V, V <sub>OUT</sub> = 12V | 0.4 | 0.6 | 0.8 | MHz | | t <sub>ON_min</sub> | Minimum on time | | | 45 | 150 | ns | | I <sub>LIM_SW</sub> | Peak switch current limit | V <sub>IN</sub> = 5V | 1.9 | 2.2 | 2.5 | Α | | t <sub>STARTUP</sub> | Soft startup time | Internal SS ramp time, from 0V to V <sub>REF</sub> | | 2.5 | | ms | | LOGIC IN | TERFACE | | | | | | | V <sub>EN_H</sub> | EN Logic high threshold | | | | 1.2 | V | | V <sub>EN_L</sub> | EN Logic low threshold | | 0.4 | | | V | | R <sub>EN</sub> | EN Pull Down Resistor | | | 1 | | МΩ | | PROTECT | ION | | • | | ' | | | T <sub>SD</sub> | Thermal shutdown threshold | T <sub>J</sub> rising | | 170 | | °C | | T <sub>SD HYS</sub> | Thermal shutdown hysteresis | T <sub>J</sub> falling below T <sub>SD</sub> | | 20 | | °C | ## **6.6 Typical Characteristics** TLV61047, switching frequency = 1.6MHz (typ), T<sub>A</sub> = 25°C, unless otherwise noted 1 Product Folder Links: TLV61047 ## 7 Detailed Description ## 7.1 Overview The TLV61047 is a high voltage non-synchronous boost converter integrates a $200m\Omega$ low side power switch to provide a easy use and small size power solution. The TLV61047 has a wide input voltage range from 2.6V to 20V and output voltage covers up to 28V with 2.2A switch current capability. The TLV61047 uses adaptive constant off-time peak current control topology to regulate the output voltage. At heavy to light load condition, the TLV61047 works in pulse width modulation (PWM) mode until trigger the Ton min or minimum peak current(around 20mA). At ultra light load condition, the devices work in pulse frequency modulation (PFM) mode to improve the efficiency and ripple performance. The quasi-constant switching frequency is internally set to either 1.6MHz (TLV61047) or 0.6MHz (TLV610471), allowing the use of extremely small surface mount inductor and chip capacitors. The TLV61047 have built in 2.5ms soft start to minimize the inrush current during start up. Additional features include internal compensation, cycle by cycle current limit and thermal shutdown. The TLV61047 is available in a SOT-23-5 DDC package. ## 7.2 Functional Block Diagram Product Folder Links: TLV61047 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 7.3 Feature Description ### 7.3.1 Undervoltage Lockout An undervoltage lockout (UVLO) circuit stops the operation of the converter when the input voltage drops below the typical UVLO falling threshold of 2.26V. A hysteresis of 160mV is added so that the device cannot be enabled again until the input voltage goes up to typical UVLO rising threshold of 2.42V. This function is implemented in order to prevent malfunctioning of the device when the input voltage is between 2.24V and 2.42V. #### 7.3.2 Enable and Disable When the input voltage is above typical UVLO rising threshold of 2.42V and the EN pin is pulled high, the TLV61047 is enabled. When the EN pin is pulled low, the TLV61047 stops the PWM switch and turns off the low side switch. The EN pin has an internal pull-down resistance of $1M\Omega$ , the device is disabled when the EN pin is floating. In shutdown mode, less than $0.4\mu A$ (typical) input current is consumed. #### 7.3.3 Soft Start The soft-start feature helps the regulator to gradually reach the steady state operating point, thus reducing start-up stresses and surge. When the input voltage is applied, the output capacitor is charged to VIN through the inductor and high side rectifier diode. After reaching the 2.42V (typical) UVLO rising threshold and EN logic high, the internal soft-start control circuit initiates to ramp the reference voltage with slew rate from 0V to 1.233V within 2.5ms (typical). #### 7.3.4 Thermal Shutdown A thermal shutdown is implemented to prevent the damage due to the excessive heat and power dissipation. Typically, the thermal shutdown occurs at the junction temperature exceeding 170°C (typical). When the thermal shutdown is triggered, the device stops switching and recovers when the junction temperature falls below 150°C (typical). Product Folder Links: TLV61047 資料に関するフィードバック(ご意見やお問い合わせ)を送信 9 ### 7.4 Device Functional Modes The TLV61047 operates at a quasi-constant frequency pulse width modulation (PWM) under heavy to light load conditions. As the load current decreases, the output of the internal error amplifier also decreases to lower the inductor peak current and delivers less power. The PWM mode can be divided into CCM-PWM mode and DCM-PWM mode based on the load conditions. - The device operates in CCM-PWM mode with a heavy to moderate load. During this phase, the inductor current valley is always above zero. - The device operates in DCM-PWM mode as the load continues to decrease from moderate to light. As the name DCM (Discontinuous Current Mode) suggests, an obvious characteristic of this mode is that the inductor current remains at zero for one period in each cycle. During this phase, the inductor peak current can still be reduced by the output of the internal error amplifier to maintain the balance between input and output power. This allows a suitable off-time of the low-side FET to be worked out internally to keep the switching frequency quasi-constant without pulse skipping. This phase ends when the inductor peak current decreases to I<sub>CALMP LOW</sub>, which is typically 20mA. After the peak inductor current reaches the I<sub>CLAMP\_LOW</sub> and the load decreases to ultra-light or even no load, the peak inductor current can't be smaller. To balance the input and output energy, the low-side FET is turned off for a prolonged period. The duration of the "zero inductor current" is much longer than in the DCM-PWM phase. This phase is called DCM-PFM mode for features of discontinuous inductor current and significantly reduced frequency. The three phases of CCM-PWM, DCM-PWM and DCM-PFM are shown in the $\boxtimes$ 7-1. In work conditions where the $V_{IN}$ is very close to the $V_{OUT}$ , the $V_{IN}$ $V_{OUT}$ ratio decided turn on time may be less than the minimum turn on time, the device also enters into the DCM-PFM mode. At light load, when $T_{ON}$ min is triggered the device also enters DCM-PFM mode even if the inductor peak current is greater than $I_{CALMP\_LOW}$ . When the low-side FET is turned on, it remains on for a minimum time, called $T_{ON}$ min. The inductor is energised for at least $T_{ON}$ min time when the low-side FET is on. If the $T_{ON}$ min is greater than the ideal time required to maintain the quasi-constant frequency, the device has to extend the off time to balance the input and output energy. So the device is in DCM-PFM mode. Under normal work conditions, the $T_{ON}$ min triggered DCM-PFM mode is much more common than that triggered by $I_{CALMP\_LOW}$ , unless an inductor with extremely large inductance is used. 図 7-1. TLV61047 Functional Modes 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2025 Texas Instruments Incorporated ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information TLV61047 is a boost DC/DC converter integrating a power switch and loop compensation circuits. The device has input range from 2.6V to 20V, with output voltage covers up to 28V. The TLV61047 adopts the current-mode control with adaptive constant off-time. The switching frequency is quasi-constant and internally set to either 1.6MHz (TLV61047) or 0.6MHz (TLV610471) allowing the use of extremely small surface mount inductor and capacitors. The following design procedure can be used to select component values for the TLV61047. ## 8.2 Typical Applications ### 8.2.1 12V Output Boost Converter In this design example, TLV61047 V<sub>OUT</sub> is configured as 12V with a input source from 2.6V to 9V. 図 8-1. Typical 12V Application #### 8.2.1.1 Design Requirements For this design example, the parameters are shown in 表 8-1: 表 8-1. Design Requirements | PARAMETERS | VALUE | |----------------|----------------------------------------| | Input voltage | 2.6V to 9V | | Output voltage | 12V | | Frequency | 1.6MHz | | Output current | 0 - 600mA (When V <sub>IN</sub> >= 5V) | #### 8.2.1.2 Detailed Design Procedure ## 8.2.1.2.1 Programming the Output Voltage Output voltage is programmed via external resistor divider. By selecting the external resistor divider R<sub>FRT</sub> and R<sub>FBB</sub>, as shown in 🗵 8-1, the output voltage is programmed to the desired value. When the output voltage is regulated, the typical voltage at the FB pin is V<sub>REF</sub> of 1.233V. Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 $$R_{FBT} = \left(\frac{V_{OUT}}{V_{REF}} - 1\right) \times R_{FBB} \tag{1}$$ where - V<sub>OUT</sub> is the desired output voltage - V<sub>RFF</sub> is the internal reference voltage at the FB pin For best accuracy, $R_{FBB}$ should be kept smaller than $150 k\Omega$ to ensure the current flowing through $R_{FBB}$ is at least 100 times larger than the FB pin leakage current. Changing $R_{FBB}$ towards a lower value increases the immunity against noise injection. Changing the $R_{FBB}$ towards a higher value reduces the quiescent current for achieving higher efficiency at low load currents. #### 8.2.1.2.2 Inductor Selection Because the selection of the inductor affects steady state operation, transient behavior, and loop stability, the inductor is the most important component in power regulator design. There are three important inductor specifications, inductor value, saturation current, and DC resistance (DCR). The TLV61047 is designed to work with inductor values between $2.2\mu H$ and $10\mu H$ . Use $\pm 2$ to $\pm 4$ to calculate the peak current of the application inductor. To calculate the current in the worst case, use the minimum input voltage, maximum output voltage, and maximum load current of the application. To have enough design margin, choose the inductor value with -30% tolerance, and a low power-conversion efficiency for the calculation. In a boost regulator, the inductor dc current can be calculated with $\pm 2$ . $$I_{L(DC)} = \frac{V_{OUT} \times I_{OUT}}{V_{IN} \times \eta} \tag{2}$$ where - V<sub>OUT</sub> = output voltage - I<sub>OUT</sub> = output current - V<sub>IN</sub> = input voltage - η = power conversion efficiency, use 80% for most applications The inductor ripple current is calculated with the with the equation below for an asynchronous boost converter in continuous conduction mode (CCM). $$\Delta I_{L(P-P)} = \frac{V_{IN} \times (V_{OUT} + V_D - V_{IN})}{L \times f_{SW} \times (V_{OUT} + V_D)}$$ (3) where - ΔI<sub>L(P-P)</sub> = inductor ripple current - L = inductor value - f<sub>SW</sub> = switching frequency - V<sub>OUT</sub> = output voltage - V<sub>IN</sub> = input voltage - V<sub>D</sub> = the forward voltage of the Schottky diode Therefore, the inductor peak current is calculated with the below equation. $$I_{L(P)} = I_{L(DC)} + \frac{\Delta I_{L(P-P)}}{2} \tag{4}$$ Normally, it is advisable to work with an inductor peak-to-peak current of less than 40% of the average inductor current for maximum output current. A smaller ripple from a larger valued inductor reduces the magnetic hysteresis losses in the inductor and EMI. However, in the same way, load transient response time is increased. 表 8-2 lists the recommended inductor for the TLV61047 in the 1.6MHz configuration. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2025 Texas Instruments Incorporated 表 8-2. Recommended Inductors for the TLV61047 at 1.6MHz Configuration | 24.0 | 2 0 2. Rossinionasa maastore for the 12ve for at nomine comingulation | | | | | | | |----------------|-----------------------------------------------------------------------|--------------|-----------------------------------|-------------------|-----------------------|--|--| | PART NUMBER | L (µH) | DCR MAX (mΩ) | SATURATION CURRENT<br>TYPICAL (A) | SIZE (L×W×H) (mm) | VENDOR <sup>(1)</sup> | | | | SWPA5040S4R7NT | 4.7 | 39 | 3.9 | 5 × 5 × 4 | Sunlord | | | | XAL4030-472ME | 4.7 | 44.1 | 4.5 | 4 × 4 × 3 | Coilcraft | | | | SWPA5040S100MT | 10 | 83 | 2.9 | 5 × 5 × 4 | Sunlord | | | | XAL4040-103ME | 10 | 92.4 | 3 | 4 × 4 × 4 | Coilcraft | | | #### (1) See Third-party Products Disclaimer #### 8.2.1.2.3 Input and Output Capacitor Selection The output capacitor is mainly selected to meet the requirements for output ripple and loop stability. This ripple voltage is related to the capacitor's capacitance and its equivalent series resistance (ESR). Assuming a ceramic capacitor with zero ESR, the minimum capacitance needed for a given ripple can be calculated by 式 5: $$C_{OUT} = \frac{I_{OUT} \times D_{MAX}}{f_{SW} \times V_{RIPPLE}} \tag{5}$$ #### where - D<sub>MAX</sub> = maximum switching duty cycle - V<sub>RIPPLE</sub> = peak to peak output voltage ripple The ESR impact on the output ripple must be considered if tantalum or aluminum electrolytic capacitors are used. Take care when evaluating the derating of a ceramic capacitor under DC bias, aging, and AC signal. For example, the DC bias can significantly reduce capacitance. A ceramic capacitor can lose more than 50% of its capacitance at its rated voltage. Therefore, always leave margin on the voltage rating to ensure adequate capacitance at the required output voltage. TI recommends using the output capacitor with effective capacitance $10\mu F$ , which covers the major applications. TI also recommends placing a small $1\mu F$ capacitor right across the rectifier diode cathode to the GND pin of the TLV61047 to reduce the high RMS current loop's inductance. The output capacitor affects the small signal control loop stability of the boost regulator. If the output capacitor is below the range, the boost regulator can potentially become unstable. Increasing the output capacitor makes the output voltage ripple smaller in PWM mode. $\frac{1}{8}$ 8-3 lists the recommended capacitor for the TLV61047. 表 8-3. Recommended Output Capacitors for the TLV61047 | PART NUMBER | C <sub>OUT</sub> (µF) | RATING | PACKAGE | VENDOR <sup>(1)</sup> | |----------------------|-----------------------|-----------|---------|-----------------------| | TMK316BLD106KL | 10 | 25 V, X5R | 1206 | Taiyo Yuden | | CC1206KKX5R8BB106 | 10 | 25 V, X5R | 1206 | Yageo | | CGA5L1X7R1H106K160AC | 10 | 50V, X7R | 1206 | TDK | #### (1) See Third-party Products Disclaimer. The ceramic capacitors are an excellent choice for the input decoupling of the step-up converter since they have extremely low ESR and are available in small footprints. Input capacitors must be located as close as possible to the device. While a 10µF input capacitor or equivalent is sufficient for the most applications, larger values can be used to reduce input current ripple. Take care when using only ceramic input capacitors. When a ceramic capacitor is used at the input and the power is being supplied through long wires, such as from a wall adapter, a load step at the output can induce ringing at the VIN pin. This ringing can couple to the output and be mistaken as loop instability or can even damage the device. Additional "bulk" capacitor (electrolytic or tantalum) in this circumstance, must be placed between $C_{\text{IN}}$ and the power source lead to reduce ringing that can occur between the inductance of the power source leads and $C_{\text{IN}}$ . Product Folder Links: TLV61047 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 13 #### 8.2.1.2.4 Diode Rectifier Selection A Schottky diode is the preferred type due to its low forward voltage drop and small reverse recovery charge. Low reverse leakage current is important parameter when selecting the Schottky diode. The diode must be rated to handle the maximum output voltage plus any switching node ringing. Also, it must be able to handle the average output current. #### 8.2.1.3 Application Curves ## 8.2.2 28V Output Boost Converter In this design example, TLV61047 $V_{OUT}$ is configured as 28V with a input source from 9V to 20V. The principles of the components selection, including the inductor, input and output capacitors diode are the same with those in the example of 12V Output Boost Converter. 図 8-10. Typical 28V Application ## 8.2.2.1 Design Requirements 表 8-4. Design Requirements | PARAMETER | VALUE | | | | | | | | | |----------------|------------------------------------------|--|--|--|--|--|--|--|--| | Input voltage | 9V to 20V | | | | | | | | | | Output voltage | 28V | | | | | | | | | | Frequency | 1.6MHz | | | | | | | | | | Output current | 0 to 600mA (When V <sub>IN</sub> >= 12V) | | | | | | | | | #### 8.2.2.2 Application Curves English Data Sheet: SLVSHD5 ## 8.3 Power Supply Recommendations The device is designed to operate from an input voltage supply range between 2.6V to 20V. This input supply must be well regulated. If the input supply is located more than a few inches from the converter, additional bulk capacitance may be required in addition to the ceramic bypass capacitors. A typical choice is an electrolytic or tantalum capacitor with a value of 47µF. Output current of the input power supply must be rated according to the supply voltage, output voltage and output current of the TLV61047. ## 8.4 Layout ## 8.4.1 Layout Guidelines As for all switching power supplies, especially those running at high switching frequency and high currents, layout is an important design step. If the layout is not carefully done, the regulator could suffer from instability and noise problems. To maximize efficiency, switch rise and fall time are very fast. To prevent radiation of high frequency noise (for example, EMI), proper layout of the high-frequency switching path is essential. Minimize the length and area of all traces connected to the SW pin, and always use a ground plane under the switching regulator to minimize interplane coupling. The input capacitor must not only to be close to the VIN pin, but also to the GND pin in order to reduce input supply ripple. The most critical current path for all boost converters is from the switching FET, through the rectifier diode, then the output capacitors, and back to ground of the switching FET. This high current path contains nanosecond rise and fall time and must be kept as short as possible. Therefore, the output capacitor must not only to be close to the GND pin, but also to the cathode of the high side rectifier to reduce the overshoot at the SW pin. ## 8.4.2 Layout Example 図 8-19. TLV61047 Layout ## 9 Device and Documentation Support ## 9.1 Device Support ## 9.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメン ツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サ ード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ## 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパ ートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要 な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕 様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツ ルメンツの使用条件を参照してください。 #### 9.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。 テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うこと を推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずか に変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | hanges from Revision * (July 2019) to Revision A (January 2025) | Page | |---|-----------------------------------------------------------------|------| | • | 量産データのリリースを代表的特性曲線で変更。 | 1 | | • | Updated Max 22 to 20.5 | 4 | | DATE | REVISION | NOTES | | | |---------------|----------|-----------------|--|--| | November 2024 | * | Initial release | | | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: TLV61047 Copyright © 2025 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated www.ti.com 26-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|---------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | TLV61047DDCR | Active | Production | SOT-23-<br>THIN (DDC) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 047 | | TLV61047DDCR.A | Active | Production | SOT-23-<br>THIN (DDC) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 047 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 28-Jan-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | | | | | | |-----------------------------------------------------------|-----------------------------------------------------------|--|--|--|--|--| | B0 Dimension designed to accommodate the component length | | | | | | | | K0 | Dimension designed to accommodate the component thickness | | | | | | | W | Overall width of the carrier tape | | | | | | | P1 | Pitch between successive cavity centers | | | | | | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TLV61047DDCR | SOT-23-<br>THIN | DDC | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | # PACKAGE MATERIALS INFORMATION www.ti.com 28-Jan-2025 ## \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | TLV61047DDCR | SOT-23-THIN | DDC | 5 | 3000 | 210.0 | 185.0 | 35.0 | SMALL OUTLINE TRANSISTOR ## NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Reference JEDEC MO-193. - 4. Support pin may differ or may not be present. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE TRANSISTOR NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 7. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated