JAJSVZ7 - DECEMBER 2024

## TLV192x 2.5V 電圧リファレンスを内蔵した 65V コンパレータ ファミリ

## 1 特長

- 幅広い電源電圧範囲:3.3V~65V
- 最大 65V のフェイルセーフ入力
- 最大 65V のオープンドレイン出力
- 2.5V、1.5%、100ppm 最大電圧リファレンス
- リファレンス出力は最大 1mA を供給できます
- 3mV 入力オフセット電圧
- 伝搬遅延時間:900ns
- 既知の起動条件を提供するパワーオンリセット
- 低い消費電流:チャネルあたり 8uA
- ピン間隔は IPC2221A の沿面距離要件 (SOIC) を満 たしています。
- 温度範囲:-40°C~+125°C

## 2 アプリケーション

- モータードライブ
- 電化製品
- グリッド インフラ
- ファクトリオートメーション/制御
- トラクション インバータ

## 3 概要

TLV1921 および TLV1922 はシングルおよびデュアル 65V コンパレータのファミリで、外部からアクセスできる 2.5V のリファレンスを内蔵しています。入力は、電源電圧 にかかわらず、最高 65V までフェイルセーフで許容されま す。このため、このコンパレータは、動作電圧が 65V に準 拠することが求められる 12V および 24V の産業用システ ムに最適です。同様に、フェイルセーフ入力により、電源 シーケンシングの懸念を排除できます。

シングルおよびデュアル チャネル オプションでは、外部 で利用可能な 2.5V リファレンス出力と非専用コンパレー タ入力があるため、反転および非反転構成が可能です。 デュアル チャネルは、外部から入手可能な 2.5V リファレ ンス出力も備えており、1番目のコンパレータの非反転入 力に内部接続されています。デュアル構成により、ウィンド ウ コンパレータ アプリケーションまたはデュアル チャネル 過電圧検出が可能になります。

すべてのデバイスにパワーオン リセット (POR) 機能が搭 載され、出力が入力に応答し、最小電源電圧に達するま での間、出力が既知の状態に設定されるため、システムの 電源オンおよび電源オフ時に誤った出力が発生されるの を防止できます。

ファミリのコンパレータには、65V 準拠のオープンドレイン 出力段があります。

#### 製品情報

| 部品番号    | パッケージ <sup>(1)</sup> | 本体サイズ (公称) <sup>(2)</sup> |
|---------|----------------------|---------------------------|
| TLV1921 | SOIC (8) (プレビュー)     | 3.91mm × 4.90mm           |
|         | SC-70 (6) (プレビュー)    | 2.00mm × 1.25mm           |
| TLV1922 | SOIC (8) (プレビュー)     | 3.91mm × 4.90mm           |
|         | WSON (8)             | 2.00mm × 2.00mm           |

- (1) 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。
- パッケージ サイズ (長さ×幅) は公称値で、該当する場合はピンも 含まれます。



概略ブロック図



## **Table of Contents**

| 1 特長                                 | 1              |
|--------------------------------------|----------------|
| 2アプリケーション                            |                |
| 3 概要                                 |                |
| 4 Pin Configuration and Functions    |                |
| Pin Configuration: TLV1921           |                |
| Pin Configurations: TLV1922          |                |
| 5 Specifications                     |                |
| 5.1 Absolute Maximum Ratings         |                |
| 5.2 ESD Ratings                      |                |
| 5.3 Thermal Information - Single     |                |
| 5.4 Thermal Information - Dual       | 6              |
| 5.5 Recommended Operating Conditions |                |
| 5.6 Electrical Characteristics       | <mark>7</mark> |
| 5.7 Switching Characteristics        | 8              |
| 5.8 Typical Characteristics          | 9              |
| 6 Detailed Description               | 12             |
| 6.1 Overview                         | 12             |
| 6.2 Functional Block Diagrams        | 12             |

| 7.4 Layout                              |    |
|-----------------------------------------|----|
| 8 Device and Documentation Support      |    |
| 8.1 Documentation Support               | 20 |
| 8.2ドキュメントの更新通知を受け取る方法                   |    |
| 8.3 サポート・リソース                           |    |
| 8.4 Trademarks                          |    |
| 8.5 静電気放電に関する注意事項                       | 20 |
| 8.6 用語集                                 |    |
| 9 Revision History                      |    |
| 10 Mechanical, Packaging, and Orderable |    |
|                                         |    |
| Information                             | 21 |

# 4 Pin Configuration and Functions

## Pin Configuration: TLV1921





表 4-1. Pin Functions: TLV1921

| NAME    | PINS  |      | 1/0 | DESCRIPTION             |  |  |  |
|---------|-------|------|-----|-------------------------|--|--|--|
| NAME    | SC-70 | SOIC | 1/0 | DESCRIPTION             |  |  |  |
| V+      | 1     | 1    | _   | Positive Supply Voltage |  |  |  |
| NC      | _     | 2    | _   | No Connect              |  |  |  |
| IN-     | 2     | 3    | I   | Inverting (–) input     |  |  |  |
| IN+     | 3     | 4    | I   | Non-Inverting (+) Input |  |  |  |
| REF_OUT | 4     | 5    | 0   | Reference Output        |  |  |  |
| OUT     | 5     | 6    | 0   | Comparator Output       |  |  |  |
| NC      | _     | 7    | _   | No Connect              |  |  |  |
| GND     | 6     | 8    | _   | Negative Supply Voltage |  |  |  |

3

Product Folder Links: TLV1921 TLV1922



## **Pin Configurations: TLV1922**



表 4-2. Pin Functions: TLV1922

| F       | PIN | I/O | DESCRIPTION                            |  |
|---------|-----|-----|----------------------------------------|--|
| NAME    | NO. | 1/0 |                                        |  |
| V+      | 1   | _   | Positive Supply Voltage                |  |
| IN1-    | 2   | I   | Inverting input pin of comparator 1    |  |
| IN2-    | 3   | I   | Inverting input pin of comparator 2    |  |
| IN2+    | 4   | I   | Noninverting input pin of comparator 2 |  |
| REF_OUT | 5   | 0   | Reference Output                       |  |
| OUT2    | 6   | 0   | Output pin of comparator 2             |  |
| OUT1    | 7   | 0   | Output pin of comparator 1             |  |
| GND     | 8   | _   | Negative supply voltage                |  |

## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                          | MIN  | MAX | UNIT |
|----------------------------------------------------------|------|-----|------|
| Supply voltage: V <sub>S</sub> = (V+) – GND              | -0.3 | 70  | V    |
| Input pins: (IN+, IN–) from GND <sup>(2)</sup>           | -0.3 | 65  | V    |
| Current into Input pins: (IN+, IN-) <sup>(2)</sup>       | -10  | 10  | mA   |
| Comparator output voltage: (OUT) from GND <sup>(3)</sup> | -0.3 | 65  | V    |
| Comparator output short circuit current <sup>(4)</sup>   |      | 10  | mA   |
| Junction temperature, T <sub>J</sub>                     |      | 150 | °C   |
| Storage temperature, T <sub>stg</sub>                    | -65  | 150 | °C   |

- (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.
- (2) Input pins are diode-clamped to GND. Inputs (IN+, IN-) can be greater than (V+) as long as within the -0.3V to 65V range. Inputs below -0.3V must be current-limited to less than -10mA, while inputs beyond +65V must be externally voltage clamped.
- 3) Output (OUT) for open drain can be greater than (V+) and inputs (IN+, IN-) as long as it is within the -0.3V to 65V range
- (4) Short-circuit to +5V. Continuous output short circuits can result in excessive heating eventually exceeding the maximum allowed junction temperature, leading to eventual device destruction.

### 5.2 ESD Ratings

|                    |               |                                                                       | VALUE | UNIT |
|--------------------|---------------|-----------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | v    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

### 5.3 Thermal Information - Single

|                       |                                              | TLV    |                |      |
|-----------------------|----------------------------------------------|--------|----------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                |        | DCK<br>(SC-70) | UNIT |
|                       |                                              | 8 PINS | 6 PINS         |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | _      | _              | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | _      | _              | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | _      | -              | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | _      | _              | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | _      | _              | °C/W |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -      | -              | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics report.

English Data Sheet: SNOSDG9



### 5.4 Thermal Information - Dual

|                       |                                              | TLV    |                 |      |
|-----------------------|----------------------------------------------|--------|-----------------|------|
|                       | THERMAL METRIC(1)                            |        | DSG<br>(WSON-8) | UNIT |
|                       |                                              | 8 PINS | 8 PINS          |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | _      | 78.0            | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | _      | 99.8            | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | _      | 44.4            | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | _      | 5.0             | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | _      | 44.4            | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | -      | 19.5            | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics report.

## **5.5 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted)

|                                             | MIN  | MAX | UNIT |
|---------------------------------------------|------|-----|------|
| Supply voltage: V <sub>S</sub> = (V+) – GND | 3.3  | 65  | V    |
| Input voltage range from GND                | -0.2 | 65  | V    |
| Output voltage range from GND               | -0.2 | 65  | V    |
| Ambient temperature, T <sub>A</sub>         | -40  | 125 | °C   |



### 5.6 Electrical Characteristics

For  $V_S$  (TOTAL SUPPLY VOLTAGE) = (V+) - (V-) = 24V,  $V_{CM}$  = 2.5V at  $T_A$  = 25°C (Unless otherwise noted)

| PA                                        | RAMETER                                   | TEST CONDITIONS                                                                                            | MIN        | TYP   | MAX        | UNIT      |
|-------------------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------|------------|-------|------------|-----------|
| OFFSET VC                                 | LTAGE                                     |                                                                                                            |            |       |            |           |
| V <sub>OS</sub>                           | Input offset voltage                      |                                                                                                            | -3         | ±0.5  | 3          | mV        |
| Vos                                       | Input offset voltage                      | T <sub>A</sub> = -40°C to +125°C                                                                           | -4         |       | 4          | mV        |
| dV <sub>IO</sub> /dT                      | Input offset voltage drift                | V <sub>CM</sub> = 2.5V<br>T <sub>A</sub> = -40°C to +125°C                                                 |            | ±1.2  |            | μV/°C     |
| V <sub>HYS</sub>                          | Input hysteresis voltage                  |                                                                                                            | 1.2        | 3     | 5          | mV        |
| V <sub>HYS</sub>                          | Input hysteresis voltage                  | T <sub>A</sub> = -40°C to +125°C                                                                           | 1          |       | 6          | mV        |
| INPUT COM                                 | IMON MODE RANG                            | E                                                                                                          |            |       | <u> </u>   |           |
| V <sub>CM-Range</sub>                     | Common-mode voltage range                 | V <sub>S</sub> = 3.3V to 65V                                                                               | (V-) - 0.2 |       | (V+) - 1.5 | V         |
| V <sub>CM-Range</sub>                     | Common-mode voltage range                 | V <sub>S</sub> = 3.3V to 65V<br>T <sub>A</sub> = -40°C to +125°C                                           | (V-) - 0.2 |       | (V+) - 2   | V         |
| C <sub>IC</sub>                           | Input Common<br>Mode Capacitance          |                                                                                                            |            | 2     |            | pF        |
| VOLTAGE F                                 | REFERENCE                                 |                                                                                                            | ·          |       |            |           |
| V <sub>OUT</sub>                          | Reference Voltage                         |                                                                                                            | 2.462      | 2.5   | 2.538      | V         |
|                                           | Accuracy                                  |                                                                                                            |            | ±0.2% | ±1.5%      |           |
|                                           | Accuracy                                  | T <sub>A</sub> = -40°C to +125°C                                                                           |            |       | ±1.75%     |           |
| dV <sub>OUT</sub> /d <sub>T</sub>         | Temperature Drift                         | T <sub>A</sub> = -40°C to +125°C                                                                           |            | 40    | 100        | ppm/°C    |
| dV <sub>OUT</sub> /<br>dl <sub>LOAD</sub> | Load Regulation,<br>Sourcing              | 0mA < I <sub>SOURCE</sub> ≤ 0.5mA                                                                          |            | 4     |            | mV/mA     |
|                                           | Load Regulation,<br>Sinking               | 0mA < I <sub>SINK</sub> ≤ 0.5mA                                                                            |            | 4     |            | mV/mA     |
| ILOAD                                     | Output Current                            |                                                                                                            |            | 1     |            | mA        |
| dV <sub>OUT</sub> /dV <sub>S</sub>        | Line Regulation                           | 3.3V ≤ V <sub>S</sub> ≤ 65V                                                                                |            | 10    | 100        | μV/V      |
| V <sub>noise</sub>                        | Noise                                     | f = 0.1Hz to 10Hz                                                                                          |            | 0.2   |            | $mV_{PP}$ |
| INPUT BIAS                                | CURRENT                                   |                                                                                                            |            |       |            |           |
| l <sub>B</sub>                            | Input bias current                        |                                                                                                            |            | ±2    |            | рА        |
| I <sub>B</sub>                            | Input bias current                        | T <sub>A</sub> = -40°C to +125°C                                                                           | -1.2       |       | 1.2        | nA        |
| los                                       | Input offset current                      |                                                                                                            |            | ±20   |            | pА        |
| INPUT IMPE                                | DANCE                                     |                                                                                                            |            |       | •          |           |
| C <sub>ID</sub>                           | Input Differential<br>Mode<br>Capacitance |                                                                                                            |            | 8     |            | pF        |
| OUTPUT                                    | <u>.</u>                                  |                                                                                                            |            |       |            |           |
| V <sub>OL</sub>                           | Voltage swing from (V–)                   | V <sub>PU</sub> = 5V, R <sub>PU</sub> = 10k<br>I <sub>SINK</sub> = 5mA<br>T <sub>A</sub> = -40°C to +125°C |            | 150   | 300        | mV        |
| I <sub>OL</sub>                           | Short-circuit current                     | Sinking @5V<br>T <sub>A</sub> = -40°C to +125°C                                                            |            | 35    |            | mA        |
| POWER SU                                  | PPLY                                      | 1                                                                                                          |            |       |            |           |
| IQ                                        | Quiescent current per comparator          | Output is logic high, V <sub>PU</sub> = 5V, R <sub>PU</sub> = 10k                                          |            | 8     | 11         | μA        |
| IQ                                        | Quiescent current per comparator          | Output is logic high, V <sub>PU</sub> = 5V, R <sub>PU</sub> = 10k<br>T <sub>A</sub> = -40°C to +125°C      |            |       | 13         | μА        |

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

1



## 5.6 Electrical Characteristics (続き)

For  $V_S$  (TOTAL SUPPLY VOLTAGE) = (V+) - (V-) = 24V,  $V_{CM}$  = 2.5V at  $T_A$  = 25 $^{\circ}$ C (Unless otherwise noted)

| PA               | RAMETER                   | TEST CONDITIONS | MIN | TYP  | MAX | UNIT |
|------------------|---------------------------|-----------------|-----|------|-----|------|
| V <sub>POR</sub> | Power On Reset<br>Voltage |                 |     | 2.45 |     | V    |
| t <sub>ON</sub>  | Power-up time             |                 |     | 2    |     | ms   |

## **5.7 Switching Characteristics**

For  $V_S$  (TOTAL SUPPLY VOLTAGE) = (V+) – (V–) = 24V and  $V_{PU}$  = 3.3V,  $V_{CM}$  = 2.5V at  $T_A$  = 25°C (Unless otherwise noted)

| . e. vg (10 m = 20.1 = 1.10 = m = |                                         |                                                                                                                          |     |     |     |      |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PARAMETER                               | TEST CONDITIONS                                                                                                          | MIN | TYP | MAX | UNIT |  |
| OUTPUT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                         |                                                                                                                          |     |     |     |      |  |
| T <sub>PD-LH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Propagation delay time, low-to-<br>high | V <sub>OD</sub> = 100mV, V <sub>UD</sub> = 100mV C <sub>L</sub> = 15pF, T <sub>A</sub><br>= 25°C, VCM = V <sub>REF</sub> |     | 1.2 |     | μs   |  |
| T <sub>PD-HL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Propagation delay time, high-to-low     | V <sub>OD</sub> = 100mV, V <sub>UD</sub> = 100mV C <sub>L</sub> = 15pF, T <sub>A</sub><br>= 25°C, VCM = V <sub>REF</sub> |     | 0.9 |     | μs   |  |
| T <sub>FALL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                         | $C_L = 15 \text{ pF}, V_{OD} = 100 \text{mV}, V_{UD} = 100 \text{mV},$<br>$R_{PU} = 5.1 \text{k}$                        |     | 10  |     | ns   |  |

Product Folder Links: TLV1921 TLV1922



## **5.8 Typical Characteristics**

At  $T_A$  = 25°C,  $V_S$  = 24V, VCM = 2.5V,  $R_P$  = 5.1k $\Omega$ ,  $C_L$  = 15pF,  $V_{OVERDRIVE}$  = 100mV unless otherwise noted.



## 5.8 Typical Characteristics (continued)



## **5.8 Typical Characteristics (continued)**



☑ 5-13. Reference Voltage vs. Reference Output Sinking Current



図 5-14. Propagation Delay, High to Low, 24V

## **6 Detailed Description**

#### 6.1 Overview

The TLV192x is a family of comparators with a wide supply range of 3.3V to 65V with an intergrated 2.5V that is externally available and capable of sinking and sourcing up to 1mA.

The single has a independant reference output and undedicated comparator inputs.

The dual has a reference output which is also internally connected to the non-inverting input of the first comaprator. The second comaprator has undedicated inputs that can be connected to the reference output or external references, to allow for maximum configuration flexibility.

The inputs are fail-safe capable up to 65V. This makes the comparators well suited for high voltage systems without causing damage during faults or transients. The unique pinout seprates the high-voltage input and supply pins from the low voltage output and GND pins to ease layout for creepage requirements.

The family also includes a Power-On Reset (POR) feature that makes sure the output is in a known state until the minimum supply voltage has been reached before the output responds to the inputs, thus preventing false outputs during system power-up and power-down.

The output is an open-drain output capable of being pulled-up to 65V, independant of the comparator supply...

### **6.2 Functional Block Diagrams**



図 6-1. Block Diagram

### **6.3 Feature Description**

The TLV192x is a family of 65 Volt comparators with a 3.3V to 65V supply voltage range, a 2.5V reference that is externally available, Power-On Reset (POR), Fail-safe inputs up to 65V, and a open-drain output capable of being pulled-up to 65V, independent of the comparator supply. The features are described in detail in the following sections.

#### 6.4 Device Functional Modes

#### 6.4.1 Inputs

## **6.4.1.1 Input Voltage and Common Mode Voltage Ranges**

The TLV192x has an input voltgae range of -0.2V to 65V and a common mode (switching threshold) range of -0.2V to (V+) - 2V. The common mode voltage (referred to as the switching threshold) is the point where the comparator transistions from one output state to the other.

The TLV192x has a "feature" where if one of the input pins remains within the common mode voltage range (-0.2V to (V+) - 2V), and the supply voltage is valid and not in POR, the output state is correct.

Copyright © 2025 Texas Instruments Incorporated

The following is a summary of input voltage range conditions and the outcomes:

- 1. When both IN- and IN+ are within the common mode voltage range:
  - a. If IN- is greater than IN+ and the offset voltage, the output is low.
  - b. If IN- is less than IN+ and the offset voltage, the output is high.
  - c. If IN- is equal to IN+, the output state is technically indeterminite and output state is determined by the random polarity of the internal offset votlage.
- 2. When IN- is higher than the common mode voltage range and IN+ is within the common mode voltage range, the output is low.
- 3. When IN+ is higher than the common mode voltage range and IN- is within the specified input voltage range, the output is high
- 4. When IN- and IN+ are both outside the common mode voltage range, the output is low, regardless of which input is greater.

Operating outside the common mode range causes changes in specifications such as propagation delay and input bias current. Likewise, there is a recovery time when re-entering the common mode voltage range.

### 6.4.1.2 Fail-Safe Inputs

Fail-safe is defined as maintaining the same high input impedance when V+ is unpowered or within the recommended operating ranges and is not damaged. The TLV192x inputs are fault tolerant up to 65V independent of V+.

The fail-safe input voltage is any value between 0V and 65V from GND, even while V+ is zero or ramping up or down. This feature avoids power sequencing issues as long as the input voltage range and supply voltage are within the specified range.

The fail-safe inputs have snapback ESD protection from each pin to GND which allows these pins to exceed the supply voltage (V+) up to 65V. If input voltages exceed 65V, an external clamp is required. Likewise, negative voltages on the inputs are ESD clamped to GND and need to be limited to less than -0.2V.

If the inputs are to be connected to a low impedance source, such as a power supply or buffered reference line, add a current-limiting resistor in series with the input to limit any transient currents the clamps conduct. The current needs to be limited to 10mA or less. This series resistance can be part of any resistive input dividers or networks.

#### 6.4.1.3 Unused Inputs

If a channel is not used, DO NOT tie the inputs together. Due to the high equivalent bandwidth and low offset voltage, tying the inputs directly together causes high frequency oscillations as the device triggers on it's own internal wideband noise. Instead, the inputs are to be tied to any available voltage that resides within the specified input voltage range and provides a minimum of 50mV differential voltage. For example, one input is grounded and the other input connected to a reference voltage, or even (V+).

#### 6.4.2 Open-Drain Output

The TLV192x features a open-drain (also commonly called open collector) sinking-only output stage enabling the output logic levels to be pulled-up to an external voltage from 0 V up to 65V, independent of the comparator supply voltage (V+). The open-drain output also allows logical OR'ing of multiple open drain outputs and logic level translation. TI recommends setting the pull-up resistor current to less than 100 uA to optimize  $V_{OL}$  logic levels. Lower pull-up resistor values help increase the risetime, but at the expense of increasing  $V_{OL}$  and higher power dissipation. The risetime is dependent on the time constant of the total pull-up resistance and total load capacitance. Large value pull-up resistors (>1 M $\Omega$ ) create an exponential rising edge due to the output RC time constant and increase the risetime.

Directly shorting the output to the pull-up voltage results in thermal runaway and eventual device destruction at high (>65V) pull-up voltages. If output shorts are possible, a series current limiting resistor is recommended to limit the power dissipation. Shorting the output to V+ can eventually destroy the device.

Product Folder Links: TLV1921 TLV1922

Unused open drain outputs can be left floating, or tied to the GND pin if floating pins are not desired.

Copyright © 2025 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

13



The open-drain output ESD protection consists of a snapback ESD clamp between the output and GND.

#### 6.4.3 Reference Output

The integrated 2.5V voltage reference offers low 100ppm/°C (maximum) drift provided on a separate output pin that allows use of external dividers or to provide a reference voltage for other external circuitry. The reference is stable with up to a 10nF capacitive load and can sink or source up to 500µA (typical) of output current.

#### 6.4.4 Power-On Reset (POR)

The TLV192x has an internal Power-on-Reset (POR) circuit for known start-up or power-down conditions. While the power supply (V+) is ramping up or ramping down, the POR circuitry activates for up to 4ms after the minimum supply voltage threshold ( $V_{POR}$ ) crossed **and** the reference output is stable. The output goes high-Z immediately when the supply voltage drops below  $V_{POR}$ . When the supply voltage is equal to or greater than the minimum supply voltage, and after the delay period, the comparator output reflects the state of the differential input ( $V_{ID}$ ).

The POR circuit keeps the output high impedance (HI-Z) during the POR period (ton).



図 6-2. Power-On Reset Timing Diagram

#### 6.4.5 Internal Hysteresis

The TLV192x contains up to 5mV of internal hysteresis. Information on hysteresis and how to increase the system hystereis by adding external hysteresis can be found in the Hysteresis section.

資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 20

Product Folder Links: TLV1921 TLV1922

## 7 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 7.1 Application Information

#### 7.1.1 Basic Comparator Definitions

#### 7.1.1.1 Operation

The basic comparator compares the input voltage  $(V_{IN})$  on one input to a reference voltage  $(V_{REF})$  on the other input. In the  $\boxtimes$  7-1 example below, if  $V_{IN}$  is less than  $V_{REF}$ , the output voltage  $(V_O)$  is logic low  $(V_{OL})$ . If  $V_{IN}$  is greater than  $V_{REF}$ , the output voltage  $(V_O)$  is at logic high  $(V_{OH})$ . 表 7-1 summarizes the output conditions. The output logic can be inverted by simply swapping the input pins.

If IN- is equal to IN+, the output state is technically indeterminite and output state is determined by the random polarity of the internal offset votlage. This condition is commonly seen when wiring the inputs directly across a low value shunt resistor at zero shunt load current.

表 7-1. Output Conditions

| Inputs Condition | Output                                    |  |  |
|------------------|-------------------------------------------|--|--|
| IN+ > IN-        | HIGH (V <sub>OH</sub> )                   |  |  |
| IN+ = IN-        | Indeterminate (chatters - see Hysteresis) |  |  |
| IN+ < IN-        | LOW (V <sub>OL</sub> )                    |  |  |

#### 7.1.1.2 Propagation Delay

There is a delay between from when the input crosses the reference voltage and the output responds. This is called the Propagation Delay. Propagation delay can be different between high-to low and low-to-high input transitions. This is shown as  $t_{\text{pLH}}$  and  $t_{\text{pHL}}$  in  $\boxtimes$  7-1 and is measured from the mid-point of the input to the midpoint of the output.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

English Data Sheet: SNOSDG9





図 7-1. Comparator Timing Diagram

#### 7.1.1.3 Overdrive Voltage

The overdrive voltage,  $V_{OD}$ , is the amount of input voltage beyond the reference voltage (and not the total input peak-to-peak voltage). The overdrive voltage is 100mV as shown in the  $\boxtimes$  7-1 example. The overdrive voltage can influence the propagation delay ( $t_p$ ). The smaller the overdrive voltage, the longer the propagation delay, particularly when <100mV. If the fastest speeds are desired,TI recommends applying the highest amount of overdrive possible.

The risetime  $(t_r)$  and falltime  $(t_f)$  is the time from the 20% and 80% points of the output waveform.

### 7.1.2 Hysteresis

The basic comparator configuration can produce a noisy "chatter" output if the applied differential input voltage is near the comparator's offset voltage. This usually occurs when the input signal is moving very slowly across the switching threshold of the comparator. This problem can be prevented by adding external hysteresis to the comparator.

Since the TLV192x devices only have a minimal amount of internal hysteresis of 5mV, external hysteresis can be applied in the form of a positive feedback loop that adjusts the trip point of the comparator depending on the current output state.

The Hysteresis Transfer Curve is shown in  $\boxtimes$  7-2 below. This curve is a function of three components:  $V_{TH}$ ,  $V_{OS}$ , and  $V_{HYST}$ :

- V<sub>TH</sub> is the actual set voltage or threshold trip voltage.
- V<sub>OS</sub> is the internal offset voltage between V<sub>IN+</sub> and V<sub>IN-</sub>. This voltage is added to V<sub>TH</sub> to form the actual trip
  point at which the comparator must respond to change output states.
- V<sub>HYST</sub> is the hysteresis (or trip window) that is designed to reduce comparator sensitivity to noise.



図 7-2. Hysteresis Transfer Curve

For more information, please see Comparator with and without hysteresis circuit - SBOA219

### 7.1.2.1 Inverting and Non-Inverting Hysteresis using Open-Drain Output

TLV192x output pull-up resistor must also be taken into account in the calculations. The pull-up resistor is seen in series with the feedback resistor when the output is high. Thus, the feedback resistor is actually seen as  $R2 + R_{PULLUP}$ . TI recommends that the pull-up resistor be at least 10 times less than the feedback resistor value.

## 7.2 Typical Applications

### 7.2.1 Window Comparator

Window comparators are commonly used to detect undervoltage and overvoltage conditions. The figure below shows a simple window comparator circuit monitoring a 24V PLC power supply. Window comparators require open drain outputs if the outputs are directly connected together.



図 7-3. Window Comparator

#### 7.2.1.1 Design Requirements

For this design, follow these design requirements:

- ALERT BAR (logic low output) when the 24V suply is less than 19.2V
- ALERT BAR (logic low output) when the 24V suply is greater than 30V
- Current dissipated in the resistor string is 30uA

資料に関するフィードバック(ご意見やお問い合わせ) を送信

17



Comparator operates from the 24V supply that is being monitored

### 7.2.1.2 Detailed Design Procedure

Configure the circuit as shown in the circuit above where the 2.5V REF from the TLV192x is used as the reference voltage and the resistor string of R1, R2, and R3 define the upper and lower threshold voltages for the 24V PLC power supply. When the comparator detects that the 24V supply has exceeded the maximum voltage of 30V or has drooped below the minimum voltage of 19.2V, ALERT\_BAR is pulled to a logic LOW state.

The first step is to determine the sum total resistance of the resistor string (R1, R2, R3) using the dissipation limit of 30uA. With a maximum operating voltage of 30V, the resistor string draws 30uA if the total resistance of R1+R2+R3 is 1Mohm.

The second step is to set the value of R3 such that the lower comparator changes output state from HIGH to LOW when the 24V supply reaches 30V. This is achieved when the voltage at the junction of R2 and R3 is equal to the reference voltage of 2.5V. Since 30uA is passing through the resistor string at 30V, R3 can be calculated from 2.5V / 30uA which is approximately 83.3kohms.

The third step is to set the value of R2 such that the upper comparator changes output state from HIGH to LOW when the 24V supply reaches 19.2V. This is achieved when the voltage at the junction of R1 and R2 is equal to the reference voltage of 2.5V. Since 19.2uA passes through the resistor string at 19.2V, R2 can be calculated from (2.5V /19.2uA) - R3 which is approximately 46.9kohms.

Lastly, the value of R1 is calculated from 1Mohm - (R2 + R3) which is approximately 870kohms. Please note that standard 1% resistor values were selected for the circuit.

The respective comparator outputs (ALERT\_BAR) are LOW when the 24V PLC power supply is less than 19.2V or greater than 30V. Likewise, the respective comparator outputs are HIGH when the 24V supply is within the range of 19.2V to 30V (within the "window"), as shown below.

#### 7.2.1.3 Application Curve



図 7-4. Window Comparator Results

For more information, please see Application note SBOA221 "Window comparator circuit".

## 7.3 Power Supply Recommendations

For minimum operating voltage of 3.3V, using the internal 2.5V reference directly causes the input common mode voltage range ((V+) - 2V) to be violated. If operation at 3.3V is desired, the 2.5V reference needs to be divided down externally so the voltage is less than (V+) - 2V (or 1.3V in this example). For the dual comparator where the 2.5V reference is internally connected, the output still operates in a known operating state but does not reflect the differential input condition when both inputs are outside the common mode range.

Furthermore, due to the fast output edge rates, bypass capacitors on the supply pin are critical to prevent supply ringing and false triggers and oscillations. Bypass the supply directly at *each* device with a low ESR 0.1µF ceramic bypass capacitor directly between the (V+) pin and ground pins. Narrow peak currents are drawn during the output transition time, particularly for the push-pull output device. These narrow pulses can cause unbypassed supply lines and poor grounds to ring, possibly causing variation that can eat into the input voltage range and create an inaccurate comparison or even oscillations.

The device can be powered from both "split" supplies ((V+) &(V-)), or "single" supplies ((V+) and GND), with GND applied to the (V-) pin. Input signals must stay within the recommended input range for either type. Note that with a "split" supply the output can swing "low" ( $V_{OL}$ ) to (V-) potential and not GND.

## 7.4 Layout

### 7.4.1 Layout Guidelines

For accurate comparator applications it is important maintain a stable power supply with minimized noise and glitches. Output rise and fall times are in the tens of nanoseconds, and need to be treated as high speed logic devices. The bypass capacitor needs to be as close to the supply pin as possible and connected to a solid ground plane, directly between the (V+) and GND pins.

Minimize coupling between outputs and inputs to prevent output oscillations. Do not run output and input traces in parallel unless there is a (V+) or GND trace between output to reduce coupling. When series resistance is added to inputs, place resistor close to the device. A low value (<100 ohms) resistor is added in series with the output to dampen any ringing or reflections on long, non-impedance controlled traces. For best edge shapes, controlled impedance traces with back-terminations are used when routing long distances.

#### 7.4.2 Layout Example



図 7-5. Dual Layout Example



## 8 Device and Documentation Support

### **8.1 Documentation Support**

#### 8.1.1 Related Documentation

Analog Engineers Circuit Cookbook: Amplifiers (See Comparators section) - SLYY137

Precision Design. Comparator with Hysteresis Reference Design— TIDU020

Window comparator circuit - SBOA221

Reference Design, Window Comparator Reference Design— TIPD178

Comparator with and without hysteresis circuit - SBOA219

Inverting comparator with hysteresis circuit - SNOA997

Non-Inverting Comparator With Hysteresis Circuit - SBOA313

### 8.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

#### 8.3 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

#### 8.4 Trademarks

テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。

### 8.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

#### 8.6 用語集

テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。

### 9 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

資料に関するフィードバック(ご意見やお問い合わせ)を送信

| DATE          | REVISION | NOTES           |  |  |  |
|---------------|----------|-----------------|--|--|--|
| December 2024 | *        | Initial Release |  |  |  |

Product Folder Links: TLV1921 TLV1922



## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Product Folder Links: TLV1921 TLV1922

21

www.ti.com 7-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| TLV1922DSGR           | Active | Production    | WSON (DSG)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1922             |
| TLV1922DSGR.A         | Active | Production    | WSON (DSG)   8 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1922             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

2 x 2, 0.5 mm pitch

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月