参考資料 **THVD8000** JAJSJ05A - MAY 2020 - REVISED MARCH 2021 # THVD8000 OOK 変調付き RS-485 電力線通信用トランシーバ # 1 特長 - 3V~5.5V の電源電圧 - 半二重通信 - 最大 500kbps のデータ・レート (f<sub>0</sub> / bps = 10) - f<sub>0</sub> / bps < 10 の場合、より高いデータ・レートも可能 - オン / オフ・キーイング (OOK) 変調による RS-485 電 気信号伝達 - ピンで選択可能なキャリア周波数:125kHz~5MHz - 拡散スペクトラム・クロック処理による優れた EMI 性能 - 無極性 - スタック・バス条件を回避するための **TX** タイムアウト - 動作同相範囲:-7V~12V - バス I/O 保護 - ±18V の DC フォルト保護 - ±16kV HBM ESD - ±8kV IEC 61000-4-2 接触放電 - ±15kV IEC 61000-4-2 エアギャップ 放電 - ±4kV IEC 61000-4-4 高速過渡バースト - 拡張温度範囲:-40℃~125℃ - スペースに制約のあるアプリケーションに適した8ピン SOT-23 パッケージ # 2 アプリケーション - HVAC システム - ビル・オートメーション - ファクトリ・オートメーション / 制御 - 家電製品 - ライティング - グリッド・インフラストラクチャ - **PD** (パワー・デリバリー) # 3 概要 THVD8000 は、オン / オフ・キーイング (OOK) 変調およ び復調機能を備えた RS-485 電力線通信用トランシーバ です。既存の電力線上でデータを変調することで、電力伝 送とデータ通信が共通の 1 対の配線を共有できるため、 システム・コストを大幅に低減できます。 ピンで設定可能なインターフェイスを採用しているため、シ ステム設計が簡単です。キャリア周波数は、F\_SET ピンの 外付け抵抗を変更することで調整できます。キャリア周波 数の可変範囲が広いため、システム設計者は外付けのイ ンダクタとコンデンサを柔軟に選択できます。また、OOK 変調はデータの極性に影響されないで動作するため、シ ステムの設置が簡単です。 ### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |----------|----------------------|-----------------| | THVD8000 | SOT-23 (8) | 2.90mm × 1.60mm | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 概略回路図 ## **Table of Contents** | 1 特長 | 1 | 8.2 Functional Block Diagrams | 14 | |---------------------------------------|---|--------------------------------------|------------------| | 2アプリケーション | | 8.3 Feature Description | 14 | | 3 概要 | | 8.4 Device Functional Modes | 16 | | 4 Revision History | | 9 Application Information Disclaimer | 17 | | 5 Pin Configuration and Functions | | 9.1 Application information | | | 6 Specifications | | 9.2 Typical application (OOK mode) | 17 | | 6.1 Absolute Maximum Ratings | | 10 Power supply recommendations | 19 | | 6.2 ESD Ratings | | 11 Layout | <mark>20</mark> | | 6.3 ESD Ratings - IEC Specifications | | 11.1 Layout guidelines | 20 | | 6.4 Recommended Operating Conditions | | 11.2 Layout Example | 20 | | 6.5 Thermal Information | | 12 Device and Documentation Support | <mark>2</mark> 1 | | 6.6 Electrical Characteristics | 5 | 12.1 Device Support | <mark>2</mark> 1 | | 6.7 Power Dissipation Characteristics | | 12.2ドキュメントの更新通知を受け取る方法 | 21 | | 6.8 Switching Characteristics | | 12.3 サポート・リソース | 21 | | 6.9 Typical Characteristics | | 12.4 Trademarks | <mark>2</mark> 1 | | 7 Parameter Measurement Information | | 12.5 静電気放電に関する注意事項 | 21 | | 8 Detailed Description | | 12.6 用語集 | | | 8.1 Overview | | - / | | | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 # Changes from Revision \* (May 2020) to Revision A (March 2021) **Page** # **5 Pin Configuration and Functions** 図 5-1. DRL Package, 8-Pin SOT-23, Top View 表 5-1. Pin Functions | ı | PIN | I/O | DESCRIPTION | |-----------------|-----|------------------|----------------------------------------------------------------------------------------------------------| | NAME | NO. | _ 1/0 | DESCRIPTION | | R | 1 | Digital output | Receive data output | | MODE | 2 | Digital input | Transmit/receive mode selection. Low = receive mode; High = transmit mode. 2-M $\Omega$ pull-down to GND | | F_SET | 3 | Analog input | Carrier frequency selection. Use a resistor to GND to select a frequency. | | D | 4 | Digital input | Driver data input, 2-M $\Omega$ pull-up to V $_{CC}$ | | GND | 5 | Ground | Device ground | | Α | 6 | Bus input/output | Bus I/O port A (complementary to B) | | В | 7 | Bus input/output | Bus I/O port B (complementary to A) | | V <sub>CC</sub> | 8 | Power | 3.3-V to 5-V device supply | # **6 Specifications** # **6.1 Absolute Maximum Ratings** See (1) | | | MIN | MAX | UNIT | |---------------------------------|----------------------------------------------------------------|------|-----|------| | V <sub>CC</sub> | Supply voltage | -0.5 | 7 | V | | V <sub>L</sub> | Input voltage at any logic pin (D, MODE or F_SET) | -0.3 | 5.7 | V | | V <sub>A</sub> , V <sub>B</sub> | Voltage at A or B inputs (differential or with respect to GND) | -18 | 18 | V | | Io | Receiver output current | -24 | 24 | mA | | TJ | Junction temperature | | 170 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under セクション 6.4 is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|---------------------|------------------------------|--------------| | | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | A and B pins to GND | ±16,000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Truman body model (Fibin), per ANGI/EGDA/JEDEC 33-00107 | All pins | 3 pins to GND ±16,000 ±4,000 | <sub>v</sub> | | (ESD) | | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | All pins | | - | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ## 6.3 ESD Ratings - IEC Specifications | | | | VALUE | UNIT | |--------------------|----------------------------------------------------------|--------------------------------------------------------------|---------|------| | | IEC 61000-4-2 ESD contact discharge, A and B pins to GND | ±8,000 | | | | V <sub>(ESD)</sub> | Electrostatic discharge | IEC 61000-4-2 ESD air gap discharge, A and B pins to GND | ±15,000 | V | | | | IEC 61000-4-4 electrical fast transient, A and B pins to GND | ±4,000 | | # **6.4 Recommended Operating Conditions** | | | | | MIN | NOM MAX | UNIT | |---------------------|-----------------------------------------|--------------------------------|--|-----|---------------------|------| | V <sub>CC</sub> | Supply voltage | | | 3 | 5.5 | V | | V <sub>ID</sub> | Input differential voltage (A and B pir | ns) | | -7 | 12 | V | | V <sub>CM</sub> | Operational common mode voltage ( | A and B pins) | | -7 | 12 | V | | V <sub>IH</sub> | High-level input voltage (D and MOD | | | 2 | V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage (D and MOD | E pins) | | 0 | 0.8 | V | | | Output ourrent | Driver | | -60 | 60 | A | | IO | Output current | Receiver | | -4 | 4 | mA | | R <sub>F_SET</sub> | Carrier frequency selection resistor | | | 1.5 | 80 | kΩ | | $\Delta R_{F\_SET}$ | Carrier frequency selection resistor t | olerance | | -2 | 2 | % | | 1/t <sub>UI</sub> | Data rate | Modulation mode <sup>(1)</sup> | | | f <sub>0</sub> / 10 | bps | | C <sub>F_SET</sub> | Recommended load capacitance on | F_SET pin | | | 100 | pF | | T <sub>A</sub> | Operating ambient temperature | | | -40 | 125 | °C | Product Folder Links: THVD8000 (1) f<sub>0</sub> is the carrier frequency (in Hz) set by the external resistor between F\_SET and GND pins. Submit Document Feedback ## 6.5 Thermal Information | | | THVD8000 | | |------------------------|--------------------------------------------|----------|------| | | THERMAL METRIC <sup>(1)</sup> | | UNIT | | | | 8 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 106.6 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 38.4 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 29.9 | °C/W | | Ψлт | Junction-to-top characterization parameter | 29.5 | °C/W | | ΨЈВ | Junction-to-top characterization parameter | 29.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermalmetrics, see the Semiconductor and ICPackage Thermal Metrics application report. ### 6.6 Electrical Characteristics Over operating free-air temperature range (unless otherwise noted). All typical values are measured at $25^{\circ}$ C and supply voltage of $V_{CC} = 5 \text{ V}$ . | | PARAMETER | TEST CONDITION | NS | MIN | TYP | MAX | UNIT | |---------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------|--------------|------|---------------------|-------|------| | Driver | | | | | | | | | | | $R_L$ = 60 Ω, -7 V ≤ $V_{test}$ ≤ 12 V,<br>Measured at 2nd pulse | See 🗵 7-1 | 1.5 | 3.5 | | | | V <sub>OD</sub> | Driver differential output voltage magnitude | $R_L$ = 100 $\Omega$ , $C_L$ = 50 pF, Measured at 2nd pulse | See ⊠ 7-1 | 2 | 4 | | ٧ | | | | $R_L$ = 54 $\Omega$ , $C_L$ = 50 pF, Measured at 2nd pulse | See 🗵 7-1 | 1.5 | 3.5 | | | | V <sub>OC</sub> | Steady state common-mode output voltage | R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 50 pF | See 図 7-2 | 1 | V <sub>CC</sub> / 2 | 3 | V | | ΔV <sub>OC</sub> | Change in differential driver common-mode output voltage | R <sub>L</sub> = 60 Ω, C <sub>L</sub> = 50 pF | See 図 7-2 | -160 | | 160 | mV | | V <sub>OC(PP)</sub> | Peak-to-peak driver common-<br>mode output voltage | $R_L$ = 60 $\Omega$ , $C_L$ = 50 pF, $V_{CC}$ = 3.3 V and $V_{CC}$ = 5V | See 図 7-2 | | 425 | | mV | | Ios | Driver short-circuit output current | MODE = $V_{CC}$ , $-7 \text{ V} \leq [V_A \text{ or } V_B] \leq 1$ | | | 250 | mA | | | | Minimum carrier frequency <sup>(1)</sup> | $R_{F\_SET}$ = 77 k $\Omega$ | 0 70 | | 125 | | kHz | | f <sub>0</sub> | Maximum carrier frequency <sup>(1)</sup> | $R_{F\_SET}$ = 1.5 k $\Omega$ | See 🗵 7-3 | | 5 | 3 160 | MHz | | DCD <sub>f0</sub> | Carrier frequency duty cycle distortion | Measured over the full range of f <sub>0</sub> | 1 | -2 | | 2 | % | | $\Delta f_0$ | Carrier frequency tolerance | Measured with a ±2% tolerant R <sub>F_S</sub> | ET | -25 | | 25 | % | | $\Delta f_{SSC}$ | Variation of the carrier frequency for spread spectrum clocking | Measured across the full carrier free | quency range | | ±5 | | % | | f <sub>SSC</sub> | Spread spectrum clock rate | 1 | | | 30 | | kHz | Over operating free-air temperature range (unless otherwise noted). All typical values are measured at 25°C and supply voltage of $V_{CC}$ = 5 V. | | PARAMETER | TEST CONDITIO | NS | MIN | TYP | MAX | UNIT | |-----------------------|----------------------------------------------------------|---------------------------------------------------------|----------------------------------------------------------------------------------------|-----------------------|-----------------------|-----|------| | Receiver | | | ' | | | | | | | Bus input current in receive | MODE - OND \/ - 0\/ 5.5\/ | V <sub>I</sub> = 12 V | | 75 | 125 | | | l <sub>l</sub> | mode | MODE = GND, $V_{CC} = 0 \text{ V or } 5.5 \text{ V}$ | V <sub>I</sub> = -7 V | -97 | -70 | | μA | | | OOK signal differential swing | | 125 kHz | | | 225 | | | V <sub>MAG_ZERO</sub> | (magnitude) to detect a zero at | | 1 MHz | | | 150 | mV | | | the R output | | 5 MHz | | | 115 | | | | OOK signal differential swing | | 125 kHz | 20 | | | | | V <sub>MAG_ONE</sub> | (magnitude) to detect a one at | MODE = GND, over full common mode range | 1 MHz | 10 | | | mV | | | the R output | | 5 MHz | 10 | | | | | | | | 125 kHz | 40 | | | | | V <sub>MAG_HYS</sub> | Receiver differential input voltage threshold hysteresis | | 1 MHz | 20 | | | mV | | | ,g,, | | 5 MHz | 20 | | | | | Logic / Contr | ol Pins | | | | | | | | I <sub>IN</sub> | Input current (D, MODE) | V <sub>O</sub> = 0 V or V <sub>CC</sub> | | <b>-</b> 5 | | 5 | μA | | I <sub>IN</sub> | Input current (F_SET) | V <sub>O</sub> = V <sub>CC</sub> | $V_O = V_{CC}$ | | | 55 | μA | | | Output voltage (F_SET) | $I_O = 0 \text{ mA}$ | | | 1.4 | | V | | v <sub>O</sub> | Output voltage (F_3E1) | $1.5 \text{ k}\Omega \le R_{PD} \le 78 \text{ k}\Omega$ | | | 785 | | mV | | V <sub>OH</sub> | Receiver high-level output voltage | I <sub>OH</sub> = -4 mA | | V <sub>CC</sub> - 0.4 | V <sub>CC</sub> - 0.2 | | V | | V <sub>OL</sub> | Receiver low-level output voltage | I <sub>OL</sub> = 4 mA | | | 0.2 | 0.4 | V | | I <sub>OZ</sub> | Receiver high-impedance output current | V <sub>O</sub> = 0 V or V <sub>CC</sub> , MODE = 0 | | -1 | | 1 | μΑ | | Device | | | | | | | | | | Cumbin surrent (quiescert) | Transmit mode | D = V <sub>CC</sub> , MODE = V <sub>CC</sub> , resistor between F_SET and GND, no load | | 3.1 | 5 | A | | Icc | Supply current (quiescent) | Receive mode | D = V <sub>CC</sub> , MODE =<br>GND, resistor<br>between F_SET<br>and GND, no load | | 4 | 6 | mA | | T <sub>SD</sub> | Thermal shutdown temperature | | | 160 | 170 | 185 | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | | | | 11 | 15 | °C | <sup>(1)</sup> See OOK modulation section for the complete carrier frequency range Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # **6.7 Power Dissipation Characteristics** Over operating free-air temperature range (unless otherwise noted). All typical values are measured at $25^{\circ}$ C and supply voltage of $V_{CC} = 5 \text{ V}$ . | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------|------------------------|--------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------| | DD. | Chip power dissipation | MODE = $V_{CC}$ , $R_L$ = 60 $\Omega$ , no $C_L$ , see | f <sub>0</sub> = 125 kHz, 12.5 kHz<br>(25 kbps) clock pattern<br>as data | | 60 | 80 | mW | | PD <sub>OOK</sub> | Crip power dissipation | Figure 2 | f <sub>0</sub> = 5 MHz, 500 kHz<br>(1Mbps) clock pattern as<br>data | | 90 | 125 | mW | # **6.8 Switching Characteristics** Over operating free-air temperature range (unless otherwise noted). All typical values are measured at $25^{\circ}$ C and supply voltage of $V_{CO} = 5$ V | | PARAMETER | AMETER TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-------------------------------------|-----------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------|-----|-----|-----|--------| | Driver | | • | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Driver differential output rise and fall times | 3 | | | 10 | 30 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Driver propagation delay | | $R_L$ = 60 Ω, $C_L$ = 50 pF,<br>See $\boxtimes$ 7-4 | | 1.2 | 2.5 | Clocks | | t <sub>SK(P)</sub> | Driver pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | | | 0.3 | 2.5 | Clocks | | Receiver | | | | | | ' | | | t <sub>r</sub> , t <sub>f</sub> | Receiver output rise and fall times | | | | 1.5 | 16 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Receiver propagation delay time | | C <sub>L</sub> = 15 pF, See ⊠ 7-5 | | 4 | 6.5 | Clocks | | t <sub>SK(P)</sub> | Receiver pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | | | 1.1 | 3 | CIOCKS | | Device | | | | | | | | | t <sub>TX-RX_OOK</sub> | Transmit to receive mode change delay, OOK mode | For all R <sub>FSET</sub> | Worst case of $t_{TX}$ . RX_OOK_ZERO and $t_{TX}$ . RX_OOK_ONE. See $\boxtimes$ 7-6 and $\boxtimes$ 7-7 | | | 14 | clocks | | t <sub>RX-TX_OOK</sub> | Receive to transmit mode change delay, OOK mode | For all R <sub>FSET</sub> | See ⊠ 7-8 | | | 12 | clocks | | t <sub>TX_TIMEOUT</sub> | Transmit timeout delay | • | | 60 | 110 | | s | # **6.9 Typical Characteristics** # 7 Parameter Measurement Information 図 7-1. Measurement of Driver Differential Output Voltage With Common-Mode Load 図 7-2. Measurement of Driver Differential and Common-Mode Outputs 図 7-3. Measurement of Carrier Frequency 図 7-4. Measurement of Driver Switching Characteristics 図 7-5. Measurement of Receiver Characteristics 図 7-6. Transmit to Receive Mode Change with Low Output 図 7-7. Transmit to Receive Mode Change with High Output 図 7-8. Receive to Transmit Mode Change # 8 Detailed Description ### 8.1 Overview THVD8000 enables power line communication using RS-485 physical layer signaling. An integrated OOK modulator enables RS-485 data to be directly coupled onto existing power cables via series capacitors without any updates to the MCU or the controller. The THVD8000 receiver extracts the data from the power cables through series capacitors by using a precise bandpass filter and a demodulator. # 8.2 Functional Block Diagrams ### 8.3 Feature Description #### 8.3.1 OOK Modulation with F SET pin Data at the D input is modulated with the carrier frequency ( $f_0$ ) via the F\_SET pin. $\boxtimes$ 8-1 illustrates the modulation scheme. A high level at the D input is driven to the mid-level with zero differential voltage ( $V_{OD}$ ). A low level at the D input is modulated at the carrier frequency. It is recommended to use a carrier frequency that is 10x higher than the data rate. Higher data rates are possible at the expense of increased pulse width distortion with the use of lower ratios. 図 8-1. OOK Modulation Scheme $f_0$ is programmable by changing the external resistor ( $R_{F\_SET}$ ) value connected to ground. $\frac{1}{2}$ 8-1 shows the carrier frequency for the each recommended resistor value. 表 8-1. OOK f<sub>0</sub> versus R<sub>F\_SET</sub> | $R_{F\_SET}$ (k $\Omega$ ) | OOK f <sub>0</sub> (kHz) | |----------------------------|--------------------------| | 77 | 125 | | 50 | 187.5 | | 19 | 500 | Submit Document Feedback 表 8-1. OOK f<sub>0</sub> versus R<sub>F\_SET</sub> (continued) | R <sub>F_SET</sub> (kΩ) | OOK f <sub>0</sub> (kHz) | |-------------------------|--------------------------| | 12.5 | 750 | | 9.3 | 1000 | | 4.4 | 2000 | | 1.5 | 5000 | The oscillator used to generate the carrier frequency features spread spectrum clocking to reduce emissions. #### 8.3.2 OOK Demodulation The OOK signal received at the A and B inputs go through a bandpass filter and a peak detector to regenerate the original data stream. $\boxtimes$ 8-2 shows the OOK input and the R output waveforms. The bandpass filter characteristics will adapt to optimal settings automatically based on the carrier frequency, set via $R_{F \ SET}$ . 図 8-2. OOK Demodulation #### 8.3.3 Transmitter Timeout The driver path incorporates a timeout feature to prevent a faulty node from occupying the bus indefinitely in a multi-drop application. The driver stops transmitting and the outputs will go high impedance if the D input doesn't detect an edge (either rising or falling) for longer than $t_{TX\_TIMEOUT}$ . One of the following events brings the device back to normal operation. - Any edge at D input - · Toggle MODE pin The transmit path resumes operation within t<sub>MODE</sub>. ### 8.3.4 Polarity Free Operation THVD8000 is immune to A and B polarity at the receiver input in OOK mode. The receiver data comparator only checks for the receive input signal magnitude, ignoring the polarity, to determine its logic level. Note that reversing the polarity does result in degraded pulse width distortion. #### 8.3.5 Glitch Free Mode Change The device incorporates a delay of up to $t_{MODE}$ when changing the state of the MODE pin. This feature ensures that there are no glitches at the A, B and R outputs when transitioning between transmit and receive modes. #### 8.3.6 Integrated IEC ESD and EFT Protection Internal ESD protection circuits protect the transceiver against electrostatic discharges (ESD) according to IEC 61000-4-2 of up to ±8 kV contact and against electrical fast transients (EFT) according to IEC 61000-4-4 of up to ±4 kV. This integrated protection eliminates the need of external components reducing the system BOM. ### 8.4 Device Functional Modes #### 表 8-2. THVD8000 Functional Modes | F_SET Configuration | Device Functional Mode | |------------------------------------------|-----------------------------------------------| | R <sub>F_SET</sub> between F_SET and GND | OOK mode, $f_0$ set by the $R_{F\_SET}$ value | | F_SET at high impedance | | | F_SET at V <sub>CC</sub> | Invalid, not recommended for normal operation | | F_SET short to GND | | #### 8.4.1 OOK Mode Data at the D input is modulated with the carrier frequency set by the $R_{F\_SET}$ value when the device is transmitting (MODE = $V_{CC}$ ). See $\forall \not \supset \not \supset \lor 1$ 8.3.1 section for more details. In receiving (MODE = GND), the device expects an OOK modulated signal at the A and B inputs. The data is demodulated and sent out via R pin. See $\forall \not \supset \lor 1$ 8.3.2 section for more details. 表 8-3. Driver function table for OOK mode | | INPUTS | | OUT | FUNCTION | | |--------------------------------|--------|--------|-------------------------|-------------------------|---------------------------------------------------------| | F_SET | MODE | D | Α | В | | | R <sub>F_SET</sub> (See 表 8-1) | Н | H or Z | Bias to V <sub>CM</sub> | Bias to V <sub>CM</sub> | Driver is actively biased to V <sub>CM</sub> on the bus | | | Н | L | Oscillating | Oscillating | Bus actively driven at carrier frequency | | | L or Z | X | Z | Z | Driver disabled, device in receive mode | 表 8-4. Receiver function table for OOK mode | | INPUTS | | OUTPUT | FUNCTION | | | | | | | |--------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------|--------|--------------------------------------------|--|--|--|--|--|--| | F_SET | MODE | Input | R | | | | | | | | | R <sub>F_SET</sub> (See 表 8-1) | L or Z | Oscillating at F_SET and V <sub>ID</sub> > V <sub>MAG_ZERO</sub> | L | Receive valid bus low | | | | | | | | | L or Z | Oscillating at F_SET and V <sub>MAG_ONE</sub> < V <sub>ID</sub> < V <sub>MAG_ZERO</sub> | ? | Receive invalid bus, output indeterminate | | | | | | | | | L or Z Oscillating at F_SET and V <sub>IE</sub> V <sub>MAG_ONE</sub> | Oscillating at F_SET and V <sub>ID</sub> < V <sub>MAG_ONE</sub> | Н | Receive valid bus high | | | | | | | | | L or Z | Z / not oscillating | Н | Receive valid bus high | | | | | | | | L or Z | | OPEN, SHORT, IDLE (V <sub>ID</sub> = 0 V) | Н | Failsafe high output | | | | | | | | | Н | Х | Z | Receiver disabled, device in transmit mode | | | | | | | ### 8.4.2 Thermal shutdown (TSD) The THVD8000 has a protection feature called thermal shutdown. When the junction temperature reaches $T_{SD}$ , the device enters thermal shutdown protection mode. This mode disables the driver and receiver outputs, which will halt all communication through the device. Normal operation resume once the junction temperature drops out of thermal shutdown, which is typically $T_{SD}$ - $T_{HYS}$ . Product Folder Links: THVD8000 # 9 Application Information Disclaimer #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 9.1 Application information The THVD8000 is able to transmit data over an AC coupled power line pair using On-Off Keying (OOK). ### 9.2 Typical application (OOK mode) In order to combine data and power over a single pair of wires, capacitors and inductors are used in a bias-tee configuration. High-frequency differential data is AC-coupled onto the bus lines via series capacitances while power is DC-coupled via series inductances. The values of these components will depend on the carrier frequency, number of nodes on the bus, and the power delivery requirements (i.e., voltage and total current sourced or consumed by a given node). The transmitted differential communication signal is AC-coupled onto the power bus as shown below. This configuration provides the advantage that the power transmitted on the bus has little impact on the differential data, allowing for a wide range of voltage and current scenarios. Typical applications are realized with the THVD8000 transmitting over a power bus of 24VDC or 24VAC with currents from 100mA to 1A, but due to the AC-coupling the THVD8000 does not directly see these voltages. For more information, please refer for the THVD8000 design guide. In 🗵 9-1, there is an optional rectifier network pictured on the bus lines. This network of diodes can ensure that the node is receives power correctly from the bus wires, even if the lines get swapped. A termination resistance, $R_T$ , is not required for device functionality but can be useful in improving signal integrity in some applications by reducing reflections that can occur at cable ends. 図 9-1. Typical power line network with 2 nodes #### 9.2.1 Design requirements The main requirements are the values of the bus capacitors and the power inductors. Both of these values are dependant upon the carrier frequency selected. #### 9.2.1.1 Carrier frequency This device uses on-off-keying to transmit binary data on the bus. Please read セクション 8.3.1 for detailed information. The modulation and demodulation of the data can result in pulse width distortion due to asymmetries in low-to-high and high-to-low transition times. These asymmetries are due to factors like synchronization of the data to the internal carrier oscillator in the transmit path and the response time of the band-pass filter in the receive path. The impact of these factors can be minimized by choosing a carrier frequency much higher than the data rate required. A frequency ratio of at least 10:1 is recommended. ### 9.2.2 Detailed design procedure #### 9.2.2.1 Inductor value selection It is important to note that the inductor selected must also take power consumption into consideration. The inductor should be sized to handle the maximum anticipated current in addition to the inductance value. The parallel aggregate impedance should be selected so that the total equivalent impedance at the carrier frequency is $Z \ge 375~\Omega$ . This assumes RS-485 loading with 60 $\Omega$ termination. If no termination is used in the application, then the total equivalent impedance at the carrier frequency could be reduced to $Z \ge 60~\Omega$ . These examples assume that termination is used. $\not \equiv 1$ shows the parallel aggregate impedance equation for inductors $L_1$ to $L_n$ . Since the inductance value for each node should be the same, it's simple to determine that each node's impedance should be n times the total equivalent impedance. For example, if there are 4 nodes connected to the bus and the equivalent impedance is 375 $\Omega$ , then each node impedance should be 1,500 $\Omega$ . $$Z = Z_1 ||Z_2|| ... ||Z_n$$ (1) To determine the suggested inductance value, $\not \equiv 2$ can be rearranged to determine $L_n$ , as shown in $\not \equiv 3$ . $$Z_n = 2\pi f_0 L_n \tag{2}$$ $$L_n = \frac{Z_n}{2\pi f_0} \tag{3}$$ $f_0$ is the carrier frequency (OOK frequency) used. If the previous 1.5 k $\Omega$ impedance per node is assumed with a carrier frequency of 1 MHz, the resulting inductance limit is ~240 $\mu$ H per node. Be aware that this is the minimum suggested value per node. Refer to $\boxtimes$ 9-2 as a quick reference on the minimum inductance value to achieve 375 $\Omega$ of total aggregate impedance. This value can be multiplied by the number of nodes on the bus to get the minimum inductance per node. Referring to the previous example, if there are 4 nodes and a carrier frequency of 1 MHz, then the minimum aggregate inductance is about 60 $\mu$ H, which is 240 $\mu$ H when multiplied by 4. #### 9.2.2.2 Capacitor value selection Capacitor selection is easier than inductor selection, primarily because capacitance impedance is important to allow higher frequency signals through. However, the capacitor ratings for voltage must be carefully selected to meet the application requirements. Special considerations for hot plug nodes should be made to ensure that voltage transients during hot plugging do not exceed the absolute maximum values. See セクション 6.1. The number of nodes on the bus does not play into the capacitance calculation. The impedance of a capacitor is shown in $\pm 4$ . $$Z = \frac{1}{2\pi f_0 C} \tag{4}$$ Maintaining $Z \le 5$ Ω keeps the impedance low enough at the carrier frequency to allow data to pass through. If the equation is rearranged to calculate C, the result is shown in $\pm 5$ . $$C = \frac{1}{2\pi f_0 Z} \tag{5}$$ If the previous example of a 1 MHz carrier frequency is used, then a minimum capacitance value of about 32 nF. For a quick reference, refer to $\boxtimes$ 9-3. ### 9.2.3 Application Curves # 10 Power supply recommendations To ensure reliable operation at all data rates and supply voltages, the supply should be decoupled with a 100 nF to 220 nF ceramic capacitor and a 1 $\mu$ F capacitor (for ESD sensitive designs) located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes. ### 11 Layout ## 11.1 Layout guidelines Robust and reliable bus node design often requires the use of external transient protection devices in order to protect against surge transients that may occur in industrial environments. Since these transients have a wide frequency bandwidth (from approximately 3 MHz to 300 MHz), high-frequency layout techniques should be applied during PCB design. - 1. Place the protection circuitry close to the bus connector to prevent noise transients from propagating across the board. - 2. Use V<sub>CC</sub> and ground planes to provide low inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance. - 3. Place F\_SET components near the pin to keep capacitance load below recommended value - 4. Use a pull up or down resistor on mode to set a default state - 5. Apply 100-nF to 220-nF decoupling capacitors as close as possible to the V<sub>CC</sub> pins of transceiver, UART and/or controller ICs on the board. - 6. Use at least two vias for V<sub>CC</sub> and ground connections of decoupling capacitors and protection devices to minimize effective via inductance. - 7. Use 1-k $\Omega$ to 10-k $\Omega$ pull-up and pull-down resistors for enable lines to limit noise currents in theses lines during transient events. - 8. Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up. - 9. While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA. ### 11.2 Layout Example 図 11-1. Layout Example (OOK) # 12 Device and Documentation Support # 12.1 Device Support ## 12.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、ti.com のデバイス製品フォルダを開いてください。「更新の通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。 #### 12.3 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい ESD 対策をとらないと、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.6 用語集 TI 用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | THVD8000DDFR | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 8000 | | THVD8000DDFR.A | Active | Production | SOT-23-THIN (DDF) 8 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 8000 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Mar-2021 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | THVD8000DDFR | SOT-<br>23-THIN | DDF | 8 | 3000 | 180.0 | 9.5 | 3.17 | 3.1 | 1.1 | 4.0 | 8.0 | Q3 | www.ti.com 13-Mar-2021 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | THVD8000DDFR | SOT-23-THIN | DDF | 8 | 3000 | 184.0 | 184.0 | 19.0 | PLASTIC SMALL OUTLINE ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. PLASTIC SMALL OUTLINE NOTES: (continued) - 4. Publication IPC-7351 may have alternate designs. - 5. Solder mask tolerances between and around signal pads can vary based on board fabrication site. PLASTIC SMALL OUTLINE NOTES: (continued) - 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 7. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated