**THVD2410V, THVD2412V THVD2450V, THVD2452V** JAJSMO1B - DECEMBER 2022 - REVISED MARCH 2024 # THVD24xxV 柔軟な I/O 電源に対応した、IEC ESD 対応、±70V 故障保護機能搭 載、3V~5.5V RS-485 トランシーバ ### 1 特長 - TIA/EIA-485A および TIA/EIA-422B 規格の要件に 適合またはそれを上回る性能 - 3V~5.5V の入力電源電圧 - 5V 電源で 2.1V を超える差動出力により PROFIBUS - ロジック信号インターフェイス用の 1.65V~5.5V 電源 - SLR ピンで選択可能なデータレート: - THVD2410V、THVD2412V:250kbps、1Mbps - THVD2450V、THVD2452V:20Mbps、50Mbps - バス I/O 保護 - DC ±70V バスフォルト - ±16kV HBM ESD - 半二重デバイス:±15kV IEC 61000-4-2 接触およ び気中放電 - 全二重デバイス:±8kV IEC 61000-4-2 接触および 気中放電 - ±4kV IEC 61000-4-4 高速過渡バースト - 2 つの速度グレードに対応する半二重および全二重 デバイス - 拡張周囲温度範囲:-40℃~125℃ - 広い動作同相範囲:**±25**V - レシーバのヒステリシスを大きくすることでノイズ耐性を - 低消費電力 - 小さいシャットダウン時消費電流:< 5µA - 動作中の静止電流:<5.3mA</li> - グリッチなしの電源オン / オフによるホット プラグイン機 - 開放、短絡、アイドルバスのフェイルセーフ - サーマル シャットダウン - -7V~12V の同相範囲で 1/8 ユニット負荷 (最大 256 のバス ノード) - 基板面積を削減できる小型 3mm x 3mm VSON パッ ケージ、またはドロップイン互換の 14-SOIC パッケー # 2 アプリケーション - モーター・ドライブ - ファクトリ・オートメーション / 制御 - HVAC システム - ビル・オートメーション - グリッド・インフラストラクチャ - 電気メーター - プロセス分析 - ビデオ監視 ### 3 概要 THVD24xxV は、1.65V~5.5V のロジック信号インターフ ェイス用電源と 3V~5.5V のバス側電源を使用する、 ±70V 障害保護機能付き半二重および全二重 RS-422/ RS-485 トランシーバです。これらのデバイスはスルーレー ト選択機能を備えています。このスルーレート選択機能を 使うと、SLR ピンの設定に基づいて 2 つの最大速度でこ れらのデバイスを使うことができます。 IEC ESD 保護機能を内蔵しているため、システムレベル の外部保護部品は不要です。入力同相範囲が ±25V と 広いため、長いケーブルを使用する場合やグランドルー プ電圧が大きい場合でもデータ通信の信頼性を高めるこ とができます。250mV の大きなレシーバ ヒステリシスによ り、高いノイズ除去性能を実現します。また、レシーバのフ エイルセーフ機能により、入力が開放または短絡した場 合、出力が確実に論理 High に固定されます。 ### パッケージ情報 | 部品番 <del>号</del> | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | |------------------------|----------------------|--------------------------| | THVD2450V<br>THVD2410V | VSON (10) | 3mm × 3mm | | THVD2412V<br>THVD2452V | SOIC (14) | 8.65mm × 3.91mm | - (1) 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 表 3-1. 製品情報 | 24 - 24 - 110 104 | | | | | | | |--------------------|----|--------------------|--|--|--|--| | 部品番号 二重 最大データレート | | | | | | | | THVD2410V | | SLR = High、250kbps | | | | | | THVD2412V | フル | SLR = Low、1Mbps | | | | | | THVD2450V | 半 | SLR = High、20Mbps | | | | | | THVD2452V | フル | SLR = Low、50Mbps | | | | | 概略回路図 # **Table of Contents** | 1 特長 1 | 7.1 Overview | 19 | |------------------------------------------|-----------------------------------------|-----------------| | 2 アプリケーション1 | 7.2 Functional Block Diagrams | 19 | | 3 概要1 | 7.3 Feature Description | 19 | | 4 Pin Configuration and Functions3 | 7.4 Device Functional Modes | <mark>20</mark> | | 5 Specifications5 | 8 Application and Implementation | 22 | | 5.1 Absolute Maximum Ratings5 | 8.1 Application Information | <mark>22</mark> | | 5.2 ESD Ratings5 | 8.2 Typical Application | | | 5.3 ESD Ratings [IEC]5 | 8.3 Power Supply Recommendations | 28 | | 5.4 Recommended Operating Conditions6 | 8.4 Layout | 28 | | 5.5 Thermal Information6 | 9 Device and Documentation Support | <mark>29</mark> | | 5.6 Power Dissipation7 | 9.1 Device Support | <mark>29</mark> | | 5.7 Electrical Characteristics8 | 9.2ドキュメントの更新通知を受け取る方法 | 29 | | 5.8 Switching Characteristics 250 kbps10 | 9.3 サポート・リソース | 29 | | 5.9 Switching Characteristics 1 Mbps11 | 9.4 商標 | 29 | | 5.10 Switching Characteristics 20 Mbps12 | 9.5 静電気放電に関する注意事項 | | | 5.11 Switching Characteristics_50 Mbps13 | 9.6 用語集 | | | 5.12 Typical Characteristics14 | 10 Revision History | | | 6 Parameter Measurement Information17 | 11 Mechanical, Packaging, and Orderable | | | 7 Detailed Description19 | Information | 29 | | • | | | # **4 Pin Configuration and Functions** 図 4-1. THVD2410V, THVD2450V 10-Pin DRC Package (VSON) Top View 表 4-1. Pin Functions | NO. | NAME | TYPE | DESCRIPTION | |-----|-----------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>IO</sub> | Logic Supply | Supply for logic I/O signals (R, RE, D, DE, and SLR) | | 2 | R | Digital Output | Receive data output | | 3 | DE | Digital Input | Driver enable input; integrated pull-down | | 4 | RE | Digital Input | Receiver enable input; integrated pull-up | | 5 | D | Digital Input | Transmission data input; integrated pull-up | | 6 | GND | Reference<br>Potential | Local device ground | | 7 | SLR | Digital Input | Slew rate select. For THVD2410V: Low = 1 Mbps, High = 250 kbps. Defaults to 1 Mbps if SLR is left floating. For THVD2450V: Low = 50 Mbps, High = 20 Mbps. Defaults to 50 Mbps if left floating. | | 8 | A | Bus I/O | RS 485 bus I/O, A | | 9 | В | Bus I/O | RS 485 bus I/O, B | | 10 | V <sub>CC</sub> | Bus Supply | Bus supply | | | Thermal Pad | | Connect to GND for optimal thermal performance | 図 4-2. THVD2412V, THVD2452V 14-Pin SOIC Package (D) Top View 表 4-2. Pin functions | NO. | NAME | TYPE | DESCRIPTION | |-----|-----------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | V <sub>IO</sub> | Logic supply | 1.65 V to 5.5 V supply for logic I/O signals (R, $\overline{\text{RE}}$ , D, DE and SLR) | | 2 | R | Digital output | Receive data output | | 3 | RE | Digital input | Receiver enable input; integrated pull-up | | 4 | DE | Digital input | Driver enable input; integrated pull-down | | 5 | D | Digital input | Transmission data input; integrated pull-up | | 6 | GND | Reference potential | Local device ground | | 7 | NC | No connect | Not connected internally | | 8 | SLR | Digital input | Slew rate select. For THVD2412V: Low = 1 Mbps, High = 250 kbps. Defaults to 1 Mbps if SLR is left floating. For THVD2452V: Low = 50 Mbps, High = 20 Mbps. Defaults to 50 Mbps if left floating. | | 9 | Y | Bus output | RS 485 driver non-inverting output | | 10 | Z | Bus output | RS 485 driver inverting output | | 11 | В | Bus input | RS 485 receiver inverting input | | 12 | A | Bus input | RS 485 receiver non-inverting input | | 13 | NC | No connect | Not connected internally | | 14 | V <sub>CC</sub> | Bus supply | 3 V to 5.5 V bus supply | ### **5 Specifications** ### 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1)(2) | | | MIN | MAX | UNIT | |-------------------------|-------------------------------------------------------------------------|------|-----------------------|------| | Logic supply voltage | V <sub>IO</sub> | -0.5 | V <sub>CC</sub> + 0.2 | V | | Bus supply voltage | Vcc | -0.5 | 6.5 | V | | Bus voltage | Range at any bus pin as differential or common-mode with respect to GND | -70 | 70 | V | | Input voltage | Range at any logic pin (D, DE, SLR or RE) | -0.3 | V <sub>IO</sub> + 0.2 | V | | Receiver output current | Io | -24 | 24 | mA | | Storage temperature | T <sub>stg</sub> | -65 | 170 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. (2) All voltage values, except differential I/O bus voltages, are with respect to ground terminal. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-----------------------------------------------|---------------------------------------|---------|------| | | Human-body model (HBM), per ANSI/ESDA/ | Bus terminals and GND | ±16,000 | V | | V <sub>(ESD)</sub> | JEDEC JS-001 <sup>(1)</sup> | All pins except bus terminals and GND | ±4,000 | V | | | Charged-device model (CDM), per JEDEC specifi | cation JESD22-C101 <sup>(2)</sup> | ±1,500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. # 5.3 ESD Ratings [IEC] | | | | | VALUE | UNIT | |-------------------------------|----------------------------------------|--------------------------------------|-----------------------|---------|------| | Electrostatic discharge, Half | | Contact discharge, per IEC 61000-4-2 | Bus terminals and GND | ±15,000 | .,, | | V <sub>(ESD)</sub> | duplex devices THVD2410V/<br>2450V (1) | Air-gap discharge, per IEC 61000-4-2 | Bus terminals and GND | ±15,000 | V | | ., | Electrostatic discharge, Full | Contact discharge, per IEC 61000-4-2 | Bus terminals and GND | ±8,000 | ., | | V <sub>(ESD)</sub> | duplex devices THVD2412V/<br>2452V | Air-gap discharge, per IEC 61000-4-2 | Bus terminals and GND | ±8,000 | V | | V <sub>(EFT)</sub> | Electrical fast transient | Per IEC 61000-4-4 | Bus terminals | ±4,000 | V | (1) For optimised IEC ESD performance, it is recommended to have series resistor (≥ 50 Ω) on all logic inputs to minimize transient currents going into or out of the logic pins. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # 5.4 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-------------------|-----------------------------------------|-------------------------------------------------|------|-----|---------------------|------| | V <sub>CC</sub> | Supply voltage | | 3 | | 5.5 | V | | V <sub>IO</sub> | I/O supply voltage | | 1.65 | | V <sub>CC</sub> | V | | VI | Input voltage at any bus termi | nal (separately or common mode) <sup>(1)</sup> | -25 | | 25 | V | | V <sub>IH</sub> | High-level input voltage (drive inputs) | | | | V <sub>IO</sub> | V | | V <sub>IL</sub> | Low-level input voltage (driver inputs) | • | | | 0.3*V <sub>IO</sub> | V | | V <sub>ID</sub> | Differential input voltage bus p | pins | -25 | | 25 | V | | Io | Output current, driver | | -60 | | 60 | mA | | I <sub>OR</sub> | Output current, receiver | V <sub>IO</sub> = 1.8 V or 2.5 V | -4 | | 4 | mA | | I <sub>OR</sub> | Output current, receiver | V <sub>IO</sub> = 3.3 V or 5 V | -8 | | 8 | mA | | R <sub>L</sub> | Differential load resistance | | 54 | 60 | | Ω | | | | THVD2410V, THVD2412V with SLR = V <sub>IO</sub> | | | 250 | kbps | | 1/4 | Cianalina vata | THVD2410V, THVD2412V with SLR = GND or floating | | | 1 | Mbps | | 1/t <sub>UI</sub> | Signaling rate | THVD2450V, THVD2452V with SLR = V <sub>IO</sub> | | | 20 | Mbps | | | | THVD2450V, THVD2452V with SLR = GND or floating | | | 50 | Mbps | | T <sub>A</sub> | Operating ambient temperatur | re | -40 | '' | 125 | °C | | T <sub>J</sub> | Junction temperature | | -40 | , | 150 | °C | <sup>1)</sup> The algebraic convention, in which the least positive (most negative) limit is designated as minimum is used in this data sheet. ### 5.5 Thermal Information | | | THVD2410V<br>THVD2450V | THVD2412V<br>THVD2452V | | |-----------------------|----------------------------------------------|------------------------|------------------------|------| | | THERMAL METRIC <sup>(1)</sup> | DRC<br>(VSON) | D<br>(SOIC) | UNIT | | | | 10 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 46.7 | 87.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 47.7 | 41.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 19.1 | 43.7 | °C/W | | Ψлт | Junction-to-top characterization parameter | 0.7 | 8.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 19.1 | 43.3 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.6 | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 5.6 Power Dissipation | PARAMETER | | TEST CONDITION | NS | | VALUE | UNIT | |----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------------------------|----------|-------|-------| | | | | THVD2410V,<br>THVD2412V | 250 kbps | 160 | | | | | Unterminated | THVD2410V,<br>THVD2412V | 1Mbps | 250 | mW | | | | $R_L$ = 300 Ω, $C_L$ = 50 pF (driver) | THVD2450V,<br>THVD2452V | 20Mbps | 310 | TIIVV | | | | | THVD2450V,<br>THVD2452V | 50 Mbps | 630 | | | | Driver and receiver enabled, loopback for full duplex devices (A connected to Y, B connected to Z) V <sub>CC</sub> = 5.5 V, T <sub>A</sub> = 125 °C, square wave at 50% duty cycle | RS-422 load R <sub>L</sub> = 100 $\Omega$ , C <sub>L</sub> = 50 pF (driver) | THVD2410V,<br>THVD2412V | 250 kbps | 170 | - mW | | | | | THVD2410V,<br>THVD2412V | 1Mbps | 250 | | | P <sub>D</sub> | | | THVD2450V,<br>THVD2452V | 20Mbps | 290 | | | | | | THVD2450V,<br>THVD2452V | 50 Mbps | 570 | | | | | | THVD2410V,<br>THVD2412V | 250 kbps | 220 | | | | | RS-485 load | THVD2410V,<br>THVD2412V | 1Mbps | 280 | \^/ | | | | $R_L = 54 \Omega$ , $C_L = 50 pF (driver)$ | THVD2450V,<br>THVD2452V | 20Mbps | 325 | mW | | | | | THVD2450V,<br>THVD2452V | 50 Mbps | 560 | | #### 5.7 Electrical Characteristics over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V , unless otherwise noted. (1) | | PARAMETER | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |---------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|-----------------------|-----------------------|------------------------------------------------------------------------------------------------|------| | Driver | | | | | | | | | | | $R_L$ = 60 Ω, -25 V ≤ $V_{test}$ ≤ 25 V (See $\boxtimes$ 6-1) | | 1.5 | 3.3 | | V | | | Driver differential output | $R_L = 60 \Omega, -25 V \le V_{test} \le 25 V, 4.5 V \le V_{CC} \le 5.$ | 5 V (See 図 6-1 ) | 2.1 | 3.3 | | V | | V <sub>OD</sub> | voltage magnitude | R <sub>I</sub> = 100 Ω (See 🗵 6-2 ) | | 2 | 4 | | V | | | | R <sub>I</sub> = 54 Ω (See ⊠ 6-2 ) | | 1.5 | 3.5 | 50<br>3<br>50<br>250<br>250<br>200<br>-40<br>200<br>-20<br>40<br>20<br>0.4<br>1 | V | | | Change in differential | | | | | | | | Δ V <sub>OD</sub> | output voltage | $R_L$ = 54 $\Omega$ or 100 $\Omega$ (See $\boxtimes$ 6-2 ) | | -50 | | 50 | mV | | V <sub>OC</sub> | Common-mode output voltage | $R_L$ = 54 $\Omega$ or 100 $\Omega$ (See $\boxtimes$ 6-2) | | 1 | V <sub>CC</sub> /2 | 3 | V | | $\Delta V_{OC(SS)}$ | Change in steady-state common-mode output voltage | R <sub>L</sub> = 54 Ω or 100 Ω (See 🗵 6-2 ) | | -50 | | 50 | mV | | los | Short-circuit output current | $E = V_{IO}$ , -70 $V \le (V_A \text{ or } V_B) \le 70 \text{ V}$ , or A shorted to B (A,B are driver erminals for half duplex, Y/Z are for full duplex) | | -250 | | 250 | mA | | Receiver | | | | | | | | | | | | V <sub>I</sub> = 12 V | | 90 | 125 | μA | | | Puo input ourrant | DE = 0.V.V. and V. = 0.V.az 5.5.V. | V <sub>I</sub> = 25 V | | 200 | 250 | μΑ | | l <sub>l</sub> | Bus input current | DE = 0 V, $V_{CC}$ and $V_{IO}$ = 0 V or 5.5 V | V <sub>I</sub> = -7 V | -100 | -80 | 50 3 50 250 250 200 -40 200 -20 40 20 40 20 50 40 50 50 60 60 60 60 60 60 60 60 60 60 60 60 60 | μA | | | | | V <sub>I</sub> = -25 V | -350 | -220 | | μA | | V <sub>TH+</sub> | Positive-going input threshold voltage (2) | Over common-mode range of ± 25 V | THVD2410V,<br>THVD2450V | 40 | 125 | 200 | mV | | V <sub>TH-</sub> | Negative-going input threshold voltage (2) | Over common-mode range of ± 25 V | THVD2410V,<br>THVD2450V | -200 | -125 | -40 | mV | | V <sub>TH+</sub> | Positive-going input threshold voltage (2) | Over common-mode range of ± 25 V | THVD2412V,<br>THVD2452V | 20 | 125 | 200 | mV | | V <sub>TH-</sub> | Negative-going input threshold voltage (2) | Over common-mode range of ± 25 V | THVD2412V,<br>THVD2452V | -200 | -125 | -20 | mV | | V <sub>HYS</sub> | Input hysteresis | Over common-mode range of ± 25 V | | | 250 | | mV | | V <sub>TH_FSH</sub> | Input fail-safe threshold | Over common-mode range of ± 25 V | THVD2410V,<br>THVD2450V | -40 | | 40 | mV | | V <sub>TH_FSH</sub> | Input fail-safe threshold | Over common-mode range of ± 25 V | THVD2412V,<br>THVD2452V | -20 | | 20 | mV | | C <sub>A,B</sub> | Input differential capacitance | Measured between A and B, f = 1 MHz | , | | 50 | | pF | | V <sub>OH</sub> | Output high voltage | $I_{OH} = -8$ mA, $V_{IO} = 3$ to 3.6 V or 4.5 V to 5.5 V | | V <sub>IO</sub> - 0.4 | V <sub>IO</sub> – 0.2 | | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 8 mA, V <sub>IO</sub> = 3 to 3.6 V or 4.5 V to 5.5 V | | | 0.2 | 0.4 | V | | V <sub>OH</sub> | Output high voltage | I <sub>OH</sub> = -4 mA, V <sub>IO</sub> = 1.65 to 1.95 V or 2.25 V to 2. | .75 V | V <sub>IO</sub> - 0.4 | V <sub>IO</sub> – 0.2 | | V | | V <sub>OL</sub> | Output low voltage | I <sub>OL</sub> = 4 mA, V <sub>IO</sub> = 1.65 to 1.95 V or 2.25 V to 2.7 | 5 V | | 0.2 | 0.4 | V | | I <sub>OZ</sub> | Output high-impedance current, R pin | $V_O = 0 \text{ V or } V_{IO}, \overline{RE} = V_{IO}$ | | -1 | | 1 | μА | | Logic | -1 | 1 | | 1 | | | | | I <sub>IN</sub> | Input current (DE , SLR) | $1.65 \text{ V} \le \text{V}_{\text{IO}} \le 5.5 \text{ V}, 0 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{IO}}$ | | | | 5 | μA | | I <sub>IN</sub> | Input current (D, RE) | $1.65 \text{ V} \le \text{V}_{\text{IO}} \le 5.5 \text{ V}, 0 \text{ V} \le \text{V}_{\text{IN}} \le \text{V}_{\text{IO}}$ | | -5 | | | μA | | Thermal F | Protection | 1 | | | | | | | T <sub>SHDN</sub> | Thermal shutdown threshold | Temperature rising | | 150 | 180 | | °C | | T <sub>HYS</sub> | Thermal shutdown hysteresis | | | | 10 | | °C | | Supply | 1 | ı | | | | | | | UV <sub>VCC</sub> | Rising under-voltage | | | | 2.2 | 2.6 | V | | (rising) | threshold on V <sub>CC</sub> | | | | 2.3 | 2.0 | ٧ | # 5.7 Electrical Characteristics (続き) over operating free-air temperature range (unless otherwise noted). All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V , unless otherwise noted. (1) | PARAMETER | | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |--------------------------------|----------------------------------------------------|-----------------------------------------------------------|----------------------------------------------------------|------|-----|-----|------| | UV <sub>VCC</sub> | Falling under-voltage threshold on V <sub>CC</sub> | | | 1.95 | 2.2 | | V | | UV <sub>VCC(hys)</sub> | Hysteresis on under-voltage of V <sub>CC</sub> | | | | 170 | | mV | | UV <sub>VIO</sub> (rising) | Rising under-voltage threshold on V <sub>IO</sub> | | | | 1.4 | 1.6 | V | | UV <sub>VIO</sub><br>(falling) | Falling under-voltage threshold on V <sub>IO</sub> | | | 1.2 | 1.3 | | V | | UV <sub>VIO(hys)</sub> | Hysteresis on under-voltage of V <sub>IO</sub> | | | | 120 | | mV | | | | Driver and receiver enabled | RE = 0 V, DE = V <sub>IO</sub> ,<br>No load | | 3.5 | 5.3 | mA | | | Supply current (quiescent), | Driver enabled, receiver disabled | RE = V <sub>IO</sub> , DE = V <sub>IO</sub> ,<br>No load | | 2.5 | 4.2 | mA | | | V <sub>CC</sub> = 4.5 V to 5.5 V | Driver disabled, receiver enabled | RE = 0 V, DE = 0 V,<br>No load | | 1.8 | 2.4 | mA | | | | Driver and receiver disabled | RE = V <sub>IO</sub> , DE = 0 V,<br>D = open, No load | | 0.1 | 1.2 | μА | | | | Driver and receiver enabled | RE = 0 V, DE = V <sub>IO</sub> ,<br>No load | | 3 | 4.1 | mA | | | Supply current (quiescent), | Driver enabled, receiver disabled | RE = V <sub>IO</sub> , DE = V <sub>IO</sub> ,<br>No load | | 2 | 3 | mA | | I <sub>CC</sub> | V <sub>CC</sub> = 3 V to 3.6 V | Driver disabled, receiver enabled | RE = 0 V, DE = 0 V,<br>No load | | 1.6 | 2.2 | mA | | | | Driver and receiver disabled | RE = V <sub>IO</sub> , DE = 0 V,<br>D = open, No load | | 0.1 | 1 | μА | | | | Driver disabled, Receiver enabled, SLR = GND | DE = 0 V, RE = 0 V,<br>No load | | 4.5 | 8.4 | μА | | | Logic supply current | Driver disabled, Receiver enabled, SLR = V <sub>IO</sub> | DE = 0 V, RE = 0 V,<br>No load | | 3.3 | 8.4 | μΑ | | I <sub>IO</sub> | (quiescent), V <sub>IO</sub> = 3 to 3.6 V | Driver disabled, Receiver disabled, SLR = GND | DE = 0 V, RE = V <sub>IO</sub> ,<br>No load | | 0.1 | 1 | μA | | | | Driver disabled, Receiver disabled, SLR = V <sub>IO</sub> | DE = 0 V, RE = V <sub>IO</sub> ,<br>No load | | 1.8 | 4 | μA | A, B are driver output and receiver input terminals for Half duplex devices; A/B are Receiver input, Y/Z are driver output terminals for Full duplex devices <sup>(2)</sup> Under any specific conditions, $V_{TH+}$ is specified to be at least $V_{HYS}$ higher than $V_{TH-}$ # 5.8 Switching Characteristics\_250 kbps 250-kbps (THVD2410V, THVD2412V with SLR = $V_{IO}$ ) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V , $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | PARAMETER | | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |---------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------|---------------------------------------------------|-----|-----|------|------| | Driver | | 1 | <u>'</u> | | | | | | + +. | Differential automotivation (6-1) | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | 450 | 560 | 1200 | ns | | t <sub>r</sub> , t <sub>f</sub> | Differential output rise/fall time | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 500 | 625 | 1200 | ns | | | Dramagation delay | $R_L = 54 \Omega, C_L = 50 pF$ | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | | 500 | 720 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | See 図 6-3 | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 540 | 770 | ns | | <b>.</b> | Pulso skow It tl | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3V | | 10 | 70 | ns | | t <sub>SK(P)</sub> Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 10 | 70 | ns | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | RE = X | | | 40 | 75 | ns | | | H, t <sub>P7I</sub> Enable time | RE = 0 V | See 図 6-4 and 図 6-5 | | 70 | 280 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> Enable | Enable time | RE = V <sub>IO</sub> | | | 2.5 | 4.5 | μs | | t <sub>SHDN</sub> | Time to shutdown | RE = V <sub>IO</sub> | | 50 | | 500 | ns | | Receiver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time | | | | 7 | 20 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | C <sub>L</sub> = 15 pF | See 図 6-6 | | 800 | 1270 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | | | 5 | 45 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | DE = X | | | 30 | 40 | ns | | | | V <sub>IO</sub> = 3 V to 3.6 V; DE = V <sub>IO</sub> | | | 90 | 120 | ns | | t <sub>PZH(1)</sub> | Enable time | V <sub>IO</sub> = 1.65 V to 1.95 V, DE = V <sub>IO</sub> | 0 9 0 7 | | 100 | 130 | ns | | | Enable time | V <sub>IO</sub> = 3 V to 3.6 V; DE = V <sub>IO</sub> | - See 図 6-7 | | 900 | 1320 | ns | | t <sub>PZL(1)</sub> | | V <sub>IO</sub> = 1.65 V to 1.95 V; DE = V <sub>IO</sub> | | | 900 | 1320 | ns | | t <sub>PZH(2)</sub> ,<br>t <sub>PZL(2)</sub> | Enable time | DE = 0 V | See ⊠ 6-8 | | 3.3 | 5.4 | μs | | t <sub>D(OFS)</sub> | Delay to enter fail-safe operation | - C <sub>1</sub> = 15 pF | See 図 6-9 | 7 | 11 | 18 | μs | | t <sub>D(FSO)</sub> | Delay to exit fail-safe operation | - OL - 10 ht | See ⋈ 0-8 | 540 | 800 | 1260 | ns | | t <sub>SHDN</sub> | Time to shutdown | DE = 0 V | See 図 6-8 | 50 | | 500 | ns | A, B are driver output and receiver input terminals for Half duplex devices; A/B are Receiver input, Y/Z are driver output terminals for Full duplex device # 5.9 Switching Characteristics\_1 Mbps 1Mbps (THVD2410V, THVD2412V with SLR = 0) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V , $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | PARAMETER | | TEST CONDI | | MIN | TYP | MAX | UNIT | |----------------------------------------------|--------------------------------------------------|----------------------------------------------------------|---------------------------------------------------|-----|-----|------|------| | Driver | | | | | | | | | | Differential output rise/fall time | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 125 | 150 | 300 | ns | | t <sub>r</sub> , t <sub>f</sub> | Dinerential output rise/fail time | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 130 | 160 | 300 | ns | | t t | Propagation delay | $R_L = 54 \Omega, C_L = 50 pF$ | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | | 160 | 240 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PLH</sub> Propagation delay | See ☑ 6-3 | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 185 | 280 | ns | | + | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | | 2 | 20 | ns | | t <sub>SK(P)</sub> | ruise skew, [tpHL — tpLH] | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 2 | 15 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | RE = X | | | 40 | 95 | ns | | | ZH, t <sub>PZL</sub> Enable time | RE = 0 V | See 図 6-4 and 図 6-5 | | 90 | 275 | ns | | <sup>L</sup> PZH, <sup>L</sup> PZL | | RE = V <sub>IO</sub> | | | 3 | 4.6 | μs | | t <sub>SHDN</sub> | Time to shutdown | RE = V <sub>IO</sub> | | 50 | | 500 | ns | | Receiver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time | | | | 7 | 15 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | C <sub>L</sub> = 15 pF | See 図 6-6 | | 50 | 85 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | | | 4 | 12.5 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | DE = X | | | 30 | 40 | ns | | t <sub>PZH(1)</sub> , | Enable time | $V_{IO}$ = 3 V to 3.6 V; DE = $V_{IO}$ | 0 | | 90 | 120 | ns | | t <sub>PZL(1)</sub> | Enable time | V <sub>IO</sub> = 1.65 V to 1.95 V; DE = V <sub>IO</sub> | - See 図 6-7 | | 90 | 130 | ns | | t <sub>PZH(2)</sub> ,<br>t <sub>PZL(2)</sub> | Enable time | DE = 0 V | See ⊠ 6-8 | | 3 | 4.5 | μs | | t <sub>D(OFS)</sub> | Delay to enter fail-safe operation | C = 15 pE | See W 6.0 | 7 | 10 | 18 | μs | | t <sub>D(FSO)</sub> | Delay to exit fail-safe operation | - C <sub>L</sub> = 15 pF | See 図 6-9 | 27 | 40 | 60 | ns | | t <sub>SHDN</sub> | Time to shutdown | DE = 0 V | See 図 6-8 | 50 | | 500 | ns | <sup>(1)</sup> A, B are driver output and receiver input terminals for Half duplex devices; A/B are Receiver input, Y/Z are driver output terminals for Full duplex device # 5.10 Switching Characteristics\_20 Mbps 20-Mbps (THVD2450V, THVD2452V with SLR = $V_{IO}$ ) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | PARAMETER | | TEST CO | ONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|--------------------------------------------------|------------------------------------|---------------------------------------------------|-----|-----|----------|------| | Driver | | | | | | <u>'</u> | | | | Differential output via offall time | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 4 | 8 | 15 | ns | | t <sub>r</sub> , t <sub>f</sub> | Differential output rise/fall time | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 4 | 7 | 15 | ns | | t t | Propagation delay | $R_L = 54 \Omega, C_L = 50 pF$ | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 6 | 12 | 30 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | гторадацоп четау | See ☑ 6-3 | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 4 | 9 | 26 | ns | | + | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | | 1 | 3 | ns | | t <sub>SK(P)</sub> | ruise skew, IpHL – pLHI | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 1 | 3 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | RE = X | | | 17 | 35 | ns | | | PZH, t <sub>PZL</sub> Enable time | RE = 0 V | 0 504 1505 | | 14 | 39 | ns | | <sup>L</sup> PZH, <sup>L</sup> PZL | | RE = V <sub>IO</sub> | See 図 6-4 and 図 6-5 | | 3 | 4.5 | μs | | t <sub>SHDN</sub> | Time to shutdown | RE = V <sub>IO</sub> | | 50 | | 500 | ns | | Receiver | | | | | | ' | | | t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time | C <sub>L</sub> = 15 pF | | | 1.5 | 6 | ns | | | Dan a matical dalam | V <sub>IO</sub> = 3 V to 3.6 V | 0 5 0 0 | 25 | 33 | 58 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | V <sub>IO</sub> = 1.65 V to 1.95 V | See 図 6-6 | 25 | 35 | 60 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | C <sub>L</sub> = 15 pF | | | 0.5 | 5 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | DE = X | | | 12 | 25 | ns | | t <sub>PZH(1)</sub> ,<br>t <sub>PZL(1)</sub> | Enable time | DE = V <sub>IO</sub> | See ⊠ 6-7 | | 50 | 82 | ns | | t <sub>PZH(2)</sub> ,<br>t <sub>PZL(2)</sub> | Enable time | DE = 0 V | See ⊠ 6-8 | | 2.8 | 5 | μs | | t <sub>D(OFS)</sub> | Delay to enter fail-safe operation | - C <sub>L</sub> = 15 pF | See 図 6-9 | 7 | 10 | 18 | μs | | t <sub>D(FSO)</sub> | Delay to exit fail-safe operation | - OL - 19 bt | See ⊠ p-A | 19 | 32 | 50 | ns | | t <sub>SHDN</sub> | Time to shutdown | DE = 0 V | See 図 6-8 | 50 | | 500 | ns | | | | 1 | | | | | | <sup>(1)</sup> A, B are driver output and receiver input terminals for Half duplex devices; A/B are Receiver input, Y/Z are driver output terminals for Full duplex device # 5.11 Switching Characteristics\_50 Mbps 50-Mbps (THVD2450V, THVD2452V with SLR = 0) over recommended operating conditions. All typical values are at 25°C and supply voltage of $V_{CC}$ = 5 V, $V_{IO}$ = 3.3 V, unless otherwise noted. (1) | PARAMETER | | TEST CONDI | TIONS | MIN | TYP | MAX | UNIT | |----------------------------------------------|--------------------------------------------------|-------------------------------------------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|------| | Driver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Differential output rise/fall time | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 1 | 5 | 7 | ns | | ч, ч | Billerential output rise/iail time | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | 1 | 5 | 6 | ns | | | | | V <sub>IO</sub> = 3 V to 3.6 V, V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | 5 | 11 | 19 | ns | | | Propagation delay | R <sub>L</sub> = 54 Ω, C <sub>L</sub> = 50 pF | V <sub>IO</sub> = 1.65 V to 1.95 V,<br>V <sub>CC</sub> = 3 to 3.6 V, Typical<br>at 3.3 V | 7 | 12 | 22 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | See ⊠ 6-3 | V <sub>IO</sub> = 3 V to 3.6 V, V <sub>CC</sub> = 4.5 to 5.5 V, Typical at 5 V | 4 | 8 | 15 | ns | | | | | $V_{IO}$ = 1.65 V to 1.95 V,<br>$V_{CC}$ = 4.5 to 5.5 V,<br>Typical at 5 V | 6 | 10 | 19 | ns | | t | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | | V <sub>CC</sub> = 3 to 3.6 V, Typical at 3.3 V | | 1 | 3 | ns | | t <sub>SK(P)</sub> | т изе экем, јфнг – фгнј | | V <sub>CC</sub> = 4.5 to 5.5 V,<br>Typical at 5 V | | 1 | 3 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | RE = X | | | 14 | 30 | ns | | | | RE = 0 V; V <sub>IO</sub> = 1.65 V to 1.95 V,<br>2.25 V to 2.75 V | ] | | 20 | 35 | ns | | t <sub>PZH</sub> , t <sub>PZL</sub> | Enable time | RE = 0 V; V <sub>IO</sub> = 3 V to V <sub>CC</sub> V | See 図 6-4 and 図 6-5 | | 15 | 32 | ns | | | | RE = V <sub>IO</sub> | | | 2.5 | 4.5 | μs | | t <sub>SHDN</sub> | Time to shutdown | RE = V <sub>IO</sub> | | 50 | | 500 | ns | | Receiver | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Output rise/fall time | | See 図 6-6 | | 1.5 | 6 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | C <sub>L</sub> = 15 pF | V <sub>IO</sub> = 3 V to 3.6 V, See ⊠<br>6-6 | 25 | 33 | 58 | ns | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | | V <sub>IO</sub> = 1.65 V to 1.95 V,<br>See ⊠ 6-6 | 25 | 35 | 60 | ns | | t <sub>SK(P)</sub> | Pulse skew, t <sub>PHL</sub> - t <sub>PLH</sub> | C <sub>L</sub> = 15 pF | See 図 6-6 | | 0.5 | 5 | ns | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Disable time | DE = X | | | 12 | 25 | ns | | t <sub>PZH(1)</sub> , | Enable time | DE - V | V <sub>IO</sub> = 1.65 V to 1.95 V,<br>See ⊠ 6-7 | | 50 | 82 | ns | | t <sub>PZL(1)</sub> | Litable unie | DE = V <sub>IO</sub> | V <sub>IO</sub> = 3 V to 3.6 V, See ⊠<br>6-7 | | 50 | 75 | ns | | t <sub>PZH(2)</sub> ,<br>t <sub>PZL(2)</sub> | Enable time | DE = 0 V | See 図 6-8 | | 2.8 | 5 | μs | | t <sub>D(OFS)</sub> | Delay to enter fail-safe operation | - C <sub>L</sub> = 15 pF | See 図 6-9 | 7 | 10 | 18 | μs | | t <sub>D(FSO)</sub> | Delay to exit fail-safe operation | - о <sub>L</sub> – 13 рі | GCC ⊠ 0-8 | 19 | 32 | 50 | ns | | t <sub>SHDN</sub> | Time to shutdown | DE = 0 V | See 図 6-8 | 50 | | 500 | ns | <sup>(1)</sup> A, B are driver output and receiver input terminals for Half duplex devices; A/B are Receiver input, Y/Z are driver output terminals for Full duplex device # **5.12 Typical Characteristics** ### **5.12 Typical Characteristics (continued)** ### 5.12 Typical Characteristics (continued) ### **6 Parameter Measurement Information** ### 図 6-1. Measurement of Driver Differential Output Voltage With Common-Mode Load #### 図 6-2. Measurement of Driver Differential and Common-Mode Output With RS-485 Load ### 図 6-3. Measurement of Driver Differential Output Rise and Fall Times and Propagation Delays #### 図 6-4. Measurement of Driver Enable and Disable Times With Active High Output and Pull-Down Load 図 6-5. Measurement of Driver Enable and Disable Times With Active Low Output and Pull-up Load ### 図 6-6. Measurement of Receiver Output Rise and Fall Times and Propagation Delays 図 6-7. Measurement of Receiver Enable/Disable Times With Driver Enabled 図 6-8. Measurement of Receiver Enable Times With Driver Disabled 図 6-9. Measurement of Fail-Safe Delay # 7 Detailed Description #### 7.1 Overview THVD24xxV are $\pm 70\text{V}$ bus fault-protected, $\pm 25\text{V}$ common-mode voltage range capable half and full-duplex RS-485 transceivers. The devices have active-high driver enable and active-low receiver enable logic. Each device has SLR pin which allows it to be used for two different maximum speed settings. This is beneficial as customers can qualify one device and use it in two different end-applications. The devices also have flexible I/O supply pin $V_{IO}$ which enables digital interface voltage range, from 1.65V to 5.5V, different from bus voltage supply 3V to 5.5V. #### 7.2 Functional Block Diagrams 図 7-1. THVD2410 and THVD2450 Block Diagram ### 7.3 Feature Description #### 7.3.1 ±70 V Fault Protection THVD24xxV transceivers have extended bus fault protection compared to standard RS-485 devices. Transceivers that operate in rugged industrial environments are often exposed to voltage transients greater than the -7 V to +12 V defined by the TIA/EIA-485A standard. To protect against such conditions, the generic RS-485 devices with lower absolute maximum ratings requires expensive external protection components. To simplify system design and reduce overall system cost, THVD24xxV devices are protected up to ±70 V without the need for any external components. #### 7.3.2 Integrated IEC ESD and EFT Protection Internal ESD protection circuits protect the transceivers against electrostatic discharges (ESD) according to IEC 61000-4-2 of up to ±15 kV contact and air discharge (for half-duplex devices) and up to ±8 kV contact and air discharge (for full-duplex devices). Bus structures also protect against electrical fast transients (EFT) according to IEC 61000-4-4 for up to ±4 kV. With careful system design, integrated bus structures can enable EFT Criterion A at the system level (minimum to no data loss when transient noise is present). #### 7.3.3 Driver Overvoltage and Overcurrent Protection The THVD24xxV drivers are protected against any DC supply shorts in the range of -70 V to +70 V. The devices internally limit the short circuit current to $\pm 250$ mA in order to comply with the TIA/EIA-485A standard. In addition, a fold-back current limiting circuit further reduces the driver short circuit current to less than $\pm 5$ mA if the output fault voltage exceeds $|\pm 25$ V|. All devices feature thermal shutdown protection that disables the driver and the receiver if the junction temperature exceeds the $T_{SHDN}$ threshold due to excessive power dissipation. #### 7.3.4 Enhanced Receiver Noise Immunity The differential receivers of THVD24xxV feature fully symmetric thresholds to maintain duty cycle of the signal even with small input amplitudes. In addition, 250 mV (typical) hysteresis provides noise immunity. When the device is in slew rate limited mode of 250 kbps, typical 700 ns of glitch filter in receiver signal chain prevents high frequency noise pulses from the bus to appear on R pin. #### 7.3.5 Receiver Fail-Safe Operation The receivers are fail-safe to invalid bus states caused by the following: - · Open bus conditions, such as a disconnected connector - Shorted bus conditions, such as cable damage shorting the twisted-pair together - Idle bus conditions that occur when no driver on the bus is actively driving In any of these cases, the receiver outputs a fail-safe logic high state if the input amplitude stays for longer than $t_{D(OFS)}$ at less than $|V_{TH\ FSH}|$ . #### 7.3.6 Low-Power Shutdown Mode Driving DE low and $\overline{RE}$ high for longer than 500 ns puts the devices into the shutdown mode. If either DE goes high or $\overline{RE}$ goes low, the counters reset. The devices does not enter the shutdown mode if the enable pins are in disable state for less than 50 ns. This feature prevents the devices from accidentally going into shutdown mode due to skew between DE and $\overline{RE}$ . #### 7.4 Device Functional Modes When the driver enable pin, DE, is logic high (H), the differential outputs A/Y and B/Z follow the logic states at data input D. A logic high at D causes A/Y to turn high and B/Z to turn low. In this case, the differential output voltage defined as $V_{OD} = V_A - V_B$ is positive. When D is low (L), the output states reverse: B/Z turns high, A/Y becomes low, and $V_{OD}$ is negative. When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant (X). The DE pin has an internal pull-down resistor to ground; thus, when left open the driver is disabled (Z = high-impedance) by default. The D pin has an internal pull-up resistor to $V_{IO}$ ; thus, when left open while the driver is enabled, output A/Y turns high and B/Z turns low. | INPUT | ENABLE | OUTPUTS | | FUNCTION | | |-------|--------|---------|-----|------------------------------------|--| | D | DE | A/Y | B/Z | FUNCTION | | | Н | Н | Н | L | Actively drive bus high | | | L | Н | L | Н | Actively drive bus low | | | Х | L | Z | Z | Driver disabled | | | X | OPEN | Z | Z | Driver disabled by default | | | OPEN | Н | Н | L | Actively drive bus high by default | | 表 7-1. Driver Function Table When the receiver enable pin, $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as $V_{ID} = V_A - V_B$ is higher than the positive input threshold, $V_{TH+}$ , the receiver output, R, turns high. When $V_{ID}$ is lower than the negative input threshold, $V_{TH-}$ , the receiver output, R, turns low. If $V_{ID}$ is between $V_{TH+}$ and $V_{TH-}$ the output is indeterminate. When $\overline{RE}$ is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of $V_{ID}$ are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted to one another (short-circuit), or the bus is not actively driven (idle bus). | ₹ 7-2. Receiver Function Table | | | | | | | | | | |------------------------------------|--------|--------|------------------------------|--|--|--|--|--|--| | DIFFERENTIAL INPUT | ENABLE | OUTPUT | FUNCTION | | | | | | | | $V_{ID} = V_A - V_B$ | RE | R | TONOTION | | | | | | | | V <sub>TH+</sub> < V <sub>ID</sub> | L | Н | Receive valid bus high | | | | | | | | $V_{TH-} < V_{ID} < V_{TH+}$ | L | ? | Indeterminate bus state | | | | | | | | $V_{ID} < V_{TH-}$ | L | L | Receive valid bus low | | | | | | | | X | Н | Z | Receiver disabled | | | | | | | | X | OPEN | Z | Receiver disabled by default | | | | | | | | Open-circuit bus | L | Н | Fail-safe high output | | | | | | | | Short-circuit bus | L | Н | Fail-safe high output | | | | | | | | Idle (terminated) bus | L | Н | Fail-safe high output | | | | | | | 表 7-2. Receiver Function Table 表 7-3 shows SLR (slew rate select) pin functionality. SLR has intergated pull-down, so the device remains in higher speed mode until SLR is pulled high which limits the slew rate and puts the device in slower speed mode. | 夷 | 7-3 | SIR | nin | control | |---|--------------|-----|------|---------| | ᆪ | <i>ı</i> -J. | | PIII | COLLUGI | | | .• | |----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Device | Functionality w.r.t SLR pin | | THVD2410V, THVD2412V | SLR = Low or floating: Both transmitter (TX) and receiver (RX) maximum speed is 1 Mbps SLR = High: Both TX and RX maximum speed is limited to 250 kbps | | THVD2450V, THVD2452V | SLR = Low or floating: Both transmitter (TX) and receiver (RX) maximum speed is 50 Mbps SLR = High: Both TX and RX maximum speed is limited to 20 Mbps | Table shows the device behavior in undervoltage scenarios: ### 表 7-4. Supply Function Table | V <sub>cc</sub> | V <sub>IO</sub> | Driver Output | Receiver Output | |------------------------------|------------------------------|-------------------------------|--------------------------| | > UV <sub>VCC(rising)</sub> | > UV <sub>VIO(rising)</sub> | Determined by DE and D inputs | Determined by RE and A-B | | < UV <sub>VCC(falling)</sub> | > UV <sub>VIO(rising)</sub> | High impedance | High impedance | | > UV <sub>VCC(rising)</sub> | < UV <sub>VIO(falling)</sub> | High impedance | High impedance | | < UV <sub>VCC(falling)</sub> | < UV <sub>VIO(falling)</sub> | High impedance | High impedance | ### 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information THVD24xxV are fault-protected, half- and full-duplex RS-485 transceivers commonly used for asynchronous data transmissions. For these devices, the driver and receiver enable pins allow for the configuration of different operating modes. ### 8.2 Typical Application An RS-485 bus consists of multiple transceivers connecting in parallel to a bus cable. To eliminate line reflections, each cable end is terminated with a termination resistor, $R_T$ , whose value matches the characteristic impedance, $Z_0$ , of the cable. This method, known as parallel termination, generally allows for higher data rates over longer cable length. 図 8-1. Typical RS-485 Network With Half-Duplex Transceivers 図 8-2. Typical RS-485 Network with Full-Duplex transceivers ### 8.2.1 Design Requirements RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes. #### 8.2.1.1 Data Rate and Bus Length There is an inverse relationship between data rate and cable length, which means the higher the data rate, the short the cable length; and conversely, the lower the data rate, the longer the cable length. While most RS-485 systems use data rates between 10 kbps and 100 kbps, some applications require data rates up to 250 kbps at distances of 4000 feet and longer. Longer distances are possible by allowing for small signal jitter of up to 5 or 10%. 図 8-3. Cable Length vs Data Rate Characteristic Even higher data rates are achievable (that is, 50 Mbps for the THVD24xxV) in cases where the interconnect is short enough (or has suitably low attenuation at signal frequencies) to not degrade the data. #### 8.2.1.2 Stub Length When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a non-terminated piece of bus line which can introduce reflections of varying phase as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver, thus giving a maximum physical stub length as shown in $\pm 1$ . $$L_{(STUB)} \le 0.1 \times t_r \times v \times c \tag{1}$$ #### where - t<sub>r</sub> is the 10/90 rise time of the driver - c is the speed of light (3 × 10<sup>8</sup> m/s) - v is the signal velocity of the cable or trace as a factor of c ### 8.2.1.3 Bus Loading The RS-485 standard specifies that a compliant driver must be able to drive 32 unit loads (UL), where 1 unit load represents a load impedance of approximately 12 k $\Omega$ . Because the THVD24xxV devices consist of 1/8 UL transceivers, connecting up to 256 receivers to the bus is possible for a limited common mode range of - 7 V to 12 V. #### 8.2.1.4 Transient Protection The bus pins of the THVD24xxV transceivers include on-chip ESD protection against $\pm 16$ -kV HBM and $\pm 15$ -kV IEC 61000-4-2 contact discharge for half-duplex devices $\pm 8$ -kV for full-duplex devices. The International Electrotechnical Commission (IEC) ESD test is far more severe than the HBM ESD test. The 50% higher charge capacitance, $C_{(S)}$ , and 78% lower discharge resistance, $R_{(D)}$ , of the IEC model produce significantly higher discharge currents than the HBM model. As stated in the IEC 61000-4-2 standard, contact discharge is the preferred transient protection test method. 図 8-4. HBM and IEC ESD Models and Currents in Comparison (HBM Values in Parenthesis) The on-chip implementation of IEC ESD protection significantly increases the robustness of equipment. Common discharge events occur because of human contact with connectors and cables. Designers may choose to implement protection against longer duration transients, typically referred to as surge transients. EFTs are generally caused by relay-contact bounce or the interruption of inductive loads. Surge transients often result from lightning strikes (direct strike or an indirect strike which induce voltages and currents), or the switching of power systems, including load changes and short circuit switching. These transients are often encountered in industrial environments, such as factory automation and power-grid systems. ⊠ 8-5 compares the pulse-power of the EFT and surge transients with the power caused by an IEC ESD transient. The left side of the diagram shows the relative pulse-power for a 0.5-kV surge transient and 4-kV EFT transient, both of which exceeds the 10-kV ESD transient visible in the lower-left corner. 500-V surge transients are representative of events that may occur in factory environments in industrial and process automation. The right side of the diagram shows the pulse power of a 6-kV surge transient, relative to the same 0.5-kV surge transient. 6-kV surge transients are may occur in power generation and power-grid systems. 図 8-5. Power Comparison of ESD, EFT, and Surge Transients For surge transients, high-energy content is characterized by long pulse duration and slow decaying pulse power. The electrical energy of a transient that is dumped into the internal protection cells of a transceiver is converted into thermal energy, which heats and destroys the protection cells, thus destroying the transceiver. 8-6 shows the large differences in transient energies for single ESD, EFT, surge transients, and an EFT pulse train that is commonly applied during compliance testing. 図 8-6. Comparison of Transient Energies #### 8.2.2 Detailed Design Procedure 図 8-7 suggests a protection circuit against 1kV surge (IEC 61000-4-5) transients. 表 8-1 shows the associated bill of materials. SMAJ30CA TVS diodes are rated to operate up to 30V. This makes sure the protection diodes do not conduct if a direct RS-485 bus shorts to 24V DC industrial power rail. 図 8-7. Transient Protection Against Surge Transients for Half-Duplex Devices 表 8-1. Components List | DEVICE | FUNCTION | ORDER NUMBER | MANUFACTURER <sup>(1)</sup> | |--------|-----------------------------------------|------------------------|-----------------------------| | XCVR | RS-485 transceiver | THVD2410V or THVD2450V | TI | | TVS | Bidirectional 400W transient suppressor | SMAJ30CA | Littelfuse | (1) See Third-Party Products ### 8.2.3 Application Curves ### 8.3 Power Supply Recommendations For reliable operation at all data rates and supply voltages, each supply should be decoupled with a minimum of 100nF ceramic capacitor located as close to the supply pins as possible. This helps to reduce supply voltage ripple present on the outputs of switched-mode power supplies and also helps to compensate for the resistance and inductance of the PCB power planes. #### 8.4 Layout #### 8.4.1 Layout Guidelines Robust and reliable bus node design often requires the use of external transient protection devices in order to protect against surge transients that may occur in industrial environments. Since these transients have a wide frequency bandwidth (from approximately 3MHz to 300MHz), high-frequency layout techniques should be applied during PCB design. - 1. Place the protection circuitry close to the bus connector to prevent noise transients from propagating across the board. - 2. Use V<sub>CC</sub> and ground planes to provide low inductance. Note that high-frequency currents tend to follow the path of least impedance and not the path of least resistance. - 3. Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device. - 4. Apply 100nF to 220nF decoupling capacitors as close as possible to the $V_{CC}$ and $V_{IO}$ pins of transceiver, UART and/or controller ICs on the board. - 5. Use at least two vias for V<sub>CC</sub> and ground connections of decoupling capacitors and protection devices to minimize effective via inductance. - 6. Use $1k\Omega$ to $10k\Omega$ pull-up and pull-down resistors for enable/SLR lines to limit noise currents in these lines during transient events. - 7. Insert pulse-proof resistors into the A/Y and B/Z bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up. #### 8.4.2 Layout Example 図 8-13. Half-Duplex Layout Example ### 9 Device and Documentation Support ### 9.1 Device Support # 9.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 ### 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.4 商標 テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 #### 10 Revision History # ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 29 # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 17-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------| | | (1) | (2) | | | (3) | (4) | (5) | | (0) | | THVD2410VDRCR | Active | Production | VSON (DRC) 10 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2410 | | THVD2410VDRCR.A | Active | Production | VSON (DRC) 10 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2410 | | THVD2412VDR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T2412V | | THVD2412VDR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T2412V | | THVD2450VDRCR | Active | Production | VSON (DRC) 10 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2450 | | THVD2450VDRCR.A | Active | Production | VSON (DRC) 10 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2450 | | THVD2450VDRCRG4 | Active | Production | VSON (DRC) 10 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2450 | | THVD2450VDRCRG4.A | Active | Production | VSON (DRC) 10 | 5000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 2450 | | THVD2452VDR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T2452V | | THVD2452VDR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | T2452V | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 17-Jun-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF THVD2410V, THVD2450V, THVD2452V: ● Enhanced Product: THVD2410V-EP, THVD2450V-EP, THVD2452V-EP NOTE: Qualified Version Definitions: • Enhanced Product - Supports Defense, Aerospace and Medical Applications www.ti.com 18-Jun-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | THVD2410VDRCR | VSON | DRC | 10 | 5000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | THVD2412VDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | THVD2450VDRCR | VSON | DRC | 10 | 5000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | THVD2450VDRCRG4 | VSON | DRC | 10 | 5000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q2 | | THVD2452VDR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | www.ti.com 18-Jun-2025 #### \*All dimensions are nominal | 7 III dilitorio di Citto Ci | | | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--|--|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | | | THVD2410VDRCR | VSON | DRC | 10 | 5000 | 367.0 | 367.0 | 35.0 | | | | | THVD2412VDR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | | | | THVD2450VDRCR | VSON | DRC | 10 | 5000 | 367.0 | 367.0 | 35.0 | | | | | THVD2450VDRCRG4 | VSON | DRC | 10 | 5000 | 367.0 | 367.0 | 35.0 | | | | | THVD2452VDR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | | | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 3 x 3, 0.5 mm pitch PLASTIC SMALL OUTLINE - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC SMALL OUTLINE - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated