JAJSCV0B - DECEMBER 2016 - REVISED JUNE 2021 # **THS4552** # デュアル・チャネル、低ノイズ、高精度の 150MHz 完全差動アンプ ### 1 特長 - 带域幅:150MHz (G = 1V/V) - 差動出力スルーレート: 220V/us - ゲイン帯域幅積:135MHz - 負レール入力 (NRI)、 レール・ツー・レール出力 (RRO) - 広い出力コモンモード制御範囲 - 単一電源動作範囲:2.7V~5.4V - 調整済みの電源電流: チャネルあたり 1.37mA (5V の場合) - 25℃の入力オフセット:±175µV以下 - 入力オフセット電圧ドリフト:±2.0μV/℃以下 - 差動入力電圧ノイズ:3.3nV/√Hz - HD2:2V<sub>PP</sub>、100kHz において -128dBc - HD3:2V<sub>PP</sub>、100kHz において -139dBc - 50ns 未満のセトリング時間:4V ステップ、0.01% まで - 18 ビットのセトリング時間:4V ステップ、500ns 未満 # 2 アプリケーション - 24 ビットのデルタ・シグマ (ΔΣ) ADC ドライバ - 16~20 ビットの差動高速 SAR ドライバ - 差動アクティブ・フィルタ - 差動トランスインピーダンス・アンプ - THS4522 へのピン互換のアップグレード (TSSOP-16 のみ) ### 3 概要 THS4552 完全差動アンプは、高精度アナログ / デジタ ル・コンバータ (ADC) に必要な、シングルエンドのソース から差動出力への簡単なインターフェイスとして機能しま す。このデバイスは、非常に優れた DC 精度、低ノイズ、 堅牢な容量性負荷駆動を実現するよう設計されており、デ ータ収集システムにおいて高い精度が必要で、かつアン プや ADC 全体を通して最高の信号対雑音比 (SNR) や スプリアスフリー・ダイナミックレンジ (SFDR) が要求される 場合に最適です。 THS4552 には、DC 結合、グランド中心のソース信号と、 単一電源の差動入力 ADC とを接続するために必要な、 負のレール入力の機能があります。 DC 誤差とドリフト係数 が非常に低いため、最新の 16~20 ビットの逐次比較型 レジスタ (SAR) の入力要件を満たすことができます。 広い 範囲の出力同相制御により、1.8V~5Vの電源で動作す る ADC をサポートし、ADC 同相入力要件は 0.7V から 3.0V 以上まで対応できます。 THS4552 デバイスは -40°C~+125°Cの広い温度範囲 にわたって動作が特性付けされており、16ピンの TSSOP および 24 ピンの VQFN パッケージで供給され ます。 ### THS4552<sup>(1)</sup> でサポートされている低消費電力 ADC | 部品番号 | ADC のタイプ | 分解能、速度 | |---------|----------|-----------------------| | ADS1278 | デルタ・シグマ | オクタル、24 ビット、0.512MSPS | | ADS8694 | SAR | クワッド、18 ビット、0.5MSPS | | ADC3221 | パイプライン | デュアル、12 ビット、25MSPS | | ADC3241 | パイプライン | デュアル、14 ビット、25MSPS | 利用可能なすべてのパッケージについては、このデータシートの 末尾にある注文情報を参照してください。 概略回路図:1V/V ゲイン、シングルエンド入力から差動出力、500kHz、ADS127L01 への複数のフィードバッ ク・フィルタ・インターフェイス (2 チャネルのうち 1 つ) ## **Table of Contents** | 1 特長1 | 8 Detailed Description27 | |---------------------------------------------------------------|--------------------------------------------------------| | 2 アプリケーション1 | 8.1 Overview27 | | 3 概要 | 8.2 Functional Block Diagram27 | | 4 Revision History2 | 8.3 Feature Description28 | | 5 Pin Configuration and Functions4 | 8.4 Device Functional Modes36 | | S Specifications5 | 9 Application and Implementation41 | | 6.1 Absolute Maximum Ratings5 | 9.1 Application Information41 | | 6.2 ESD Ratings5 | 9.2 Typical Applications50 | | 6.3 Recommended Operating Conditions5 | 10 Power Supply Recommendations56 | | 6.4 Thermal Information6 | 10.1 Thermal Analysis56 | | 6.5 Electrical Characteristics: $(V_{S+}) - (V_{S-}) = 5 V$ 6 | 11 Layout57 | | 6.6 Electrical Characteristics: $(V_{S+}) - (V_{S-}) = 3 V$ 9 | 11.1 Layout Guidelines57 | | 6.7 Typical Characteristics: $(V_{S+}) - (V_{S-}) = 5 V$ | 11.2 Layout Example58 | | 6.8 Typical Characteristics: $(V_{S+}) - (V_{S-}) = 3 V$ | 11.3 EVM Board59 | | 6.9 Typical Characteristics: 3 V to 5 V Supply Range18 | 12 Device and Documentation Support60 | | 7 Parameter Measurement Information22 | 12.1 Device Support60 | | 7.1 Example Characterization Circuits22 | 12.2 Documentation Support62 | | 7.2 Output Interface Circuit for DC-Coupled | 12.3 Receiving Notification of Documentation Updates63 | | Differential Testing24 | 12.4 サポート・リソース63 | | 7.3 Output Common-Mode Measurements24 | 12.5 Trademarks63 | | 7.4 Differential Amplifier Noise Measurements25 | 12.6 Electrostatic Discharge Caution63 | | 7.5 Balanced Split-Supply Versus Single-Supply | 12.7 Glossary63 | | Characterization25 | 13 Mechanical, Packaging, and Orderable | | 7.6 Simulated Characterization Curves | Information63 | | 7.7 Terminology and Application Assumptions 26 | | | | | # **4 Revision History** 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | nanges from Revision A (July 2017) to Revision B (June 2021) | Page | |---|-----------------------------------------------------------------------------------------------------------------------|------| | • | 文書全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • | Removed the I <sub>IB</sub> input bias current (positive current out-of-node) minumum limits in the <i>Electrical</i> | | | | Characteristics: $(V_{S+}) - (V_{S-}) = 5 V$ section | 6 | | • | Removed the I <sub>IB</sub> input bias current (positive current out-of-node) minumum limits in the <i>Electrical</i> | | | | Characteristics: $(V_{S+}) - (V_{S-}) = 3 V \text{ section.}$ | 9 | | С | nanges from Revision * (December 2016) to Revision A (July 2017) | Page | | • | セクション 6.5 の表で「47kΩ、1.3pF」を「150kΩ、7pF」に変更 | 1 | # **Device Family Comparison (Dual-Channel, Precision FDAs)** | DEVICE | BW, G = 1 (MHz) | I <sub>Q</sub> , 5 V<br>(mA/Ch) | INPUT NOISE<br>(nV/√ <del>Hz</del> ) | THD (dBc) 2 V <sub>PP</sub><br>AT 10 kHz | RAIL-TO-RAIL | SINGLE<br>VERSIONS | |---------|-----------------|---------------------------------|--------------------------------------|------------------------------------------|------------------|--------------------| | THS4552 | 150 | 1.37 | 3.3 | -138 | Negative in, out | THS4551 | | THS4522 | 145 | 1.14 | 5.6 | -120 | Negative in, out | THS4521 | | THS4532 | 36 | 0.25 | 10 | -118 | Negative in, out | THS4531A | # **5 Pin Configuration and Functions** 図 5-1. RTW Package 24-Pin VQFN With Exposed Thermal Pad Top View 図 5-2. PW Package 16-Pin VSSOP Top View 表 5-1. Pin Functions | | PIN | | | | |----------|--------------------|-----|-------------|---------------------------------------------------------------------------------------------| | NAME NO. | | I/O | DESCRIPTION | | | INAIVIE | RTW <sup>(1)</sup> | PW | | | | FB1- | 23 | _ | 0 | Channel 1, inverting (negative) output feedback | | FB2- | 5 | _ | 0 | Channel 2, inverting (negative) output feedback | | FB1+ | 2 | _ | 0 | Channel 1, noninverting (positive) output feedback | | FB2+ | 8 | _ | 0 | Channel 2, noninverting (positive) output feedback | | IN1- | 1 | 3 | I | Channel 1, inverting (negative) amplifier input | | IN2- | 7 | 7 | I | Channel 2, inverting (negative) amplifier input | | IN1+ | 24 | 2 | I | Channel 1, noninverting (positive) amplifier input | | IN2+ | 6 | 6 | I | Channel 2, noninverting (positive) amplifier input | | OUT1- | 19 | 15 | 0 | Channel 1, inverting (negative) amplifier output | | OUT2- | 13 | 11 | 0 | Channel 2, inverting (negative) amplifier output | | OUT1+ | 18 | 14 | 0 | Channel 1, noninverting (positive) amplifier output | | OUT2+ | 12 | 10 | 0 | Channel 2, noninverting (positive) amplifier output | | PD1 | 20 | 1 | I | Channel 1, power-down. PD = logic low = power off mode; PD = logic high = normal operation. | | PD2 | 14 | 5 | I | Channel 2, power-down. PD = logic low = power off mode; PD = logic high = normal operation. | | VOCM1 | 17 | 4 | I | Channel 1, common-mode voltage input | | VOCM2 | 11 | 8 | I | Channel 2, common-mode voltage input | | VS1- | 21, 22 | 16 | I | Channel 1, negative power-supply input | | VS2- | 15.16 | 12 | I | Channel 2, negative power-supply input | | VS1+ | 3,4 | 13 | I | Channel 1, positive power-supply input | | VS2+ | 9.10 | 9 | I | Channel 2, positive power-supply input | <sup>(1)</sup> Solder the exposed thermal pad (RTW package) to a heat-spreading power or ground plane. This pad is electrically isolated from the die, but must be connected to a power or ground plane and not floated. Product Folder Links: THS4552 # **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------|---------------------------------------------------------|--------------------------|--------------------------|------| | Voltage | Supply voltage, (V <sub>S+</sub> ) – (V <sub>S</sub> –) | | 5.5 | V | | | Supply turn-on, turn-off maximum dV/dT <sup>(2)</sup> | | 1 | V/µs | | | Input/output voltage range | (V <sub>S-</sub> ) - 0.5 | (V <sub>S+</sub> ) + 0.5 | V | | | Differential input voltage | | ±1 | V | | | Continuous input current | | ±10 | A | | Current | Continuous output current <sup>(3)</sup> | | ±20 | – mA | | Guirent | Continuous power dissipation | | ョン 6.4 and<br>ョン 10.1 | | | | Maximum junction | | 150 | | | Temperature | Operating free-air, T <sub>A</sub> | -40 | 125 | °C | | | Storage, T <sub>stg</sub> | -65 | 150 | | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) Staying below this ± supply turn-on edge rate ensures that the edge-triggered ESD absorption device across the supply pins remains off. - (3) Long-term continuous current for electro-migration limits. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | A. THS4 | 1552 in PW Pacakges | | | | | V | Electrostatio discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2500 | V | | V <sub>(ESD)</sub> Electrostatic discharge | | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1250 | V | | B. THS4 | 1552 in RTW Package | | | | | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> (3) | ±1000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1250 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. - 3) ESD limit of ±1000 V for any pin to thermal pad. Pin-to-pin HBM ESD specifications are rated at ±2500 V. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------|-----|-----|-----|------| | V <sub>S+</sub> | Single-supply positive voltage | 2.7 | 5 | 5.4 | V | | T <sub>A</sub> | Ambient temperature | -40 | 25 | 125 | °C | Copyright © 2021 Texas Instruments Incorporated #### **6.4 Thermal Information** | | | THS | 4552 | | |-----------------------|----------------------------------------------|------------------------------|---------------|------| | | THERMAL METRIC <sup>(1)</sup> | RTW <sup>(2)</sup><br>(VQFN) | PW<br>(TSSOP) | UNIT | | | | 24 PINS | 16 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 46.0 | 117.2 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 34.6 | 48.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 19.7 | 70.2 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 10.0 | 21.1 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 19.7 | 69.8 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 12.9 | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Electrical Characteristics: $(V_{S+}) - (V_{S-}) = 5 \text{ V}$ at $T_A \approx 25^{\circ}$ C, VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); specifications are per channel; see $\boxed{\times}$ 7-1 for a gain of 1-V/V test circuit | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |---------------------------------|--------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------|-------|-----|--------------------|------------------------------| | AC PER | RFORMANCE | | | | | | | | | | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 1, peaking (< 1.0 dB) | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 1, peaking (< 1.0 dB) 150 | | | | С | | SSBW | Small-signal bandwidth | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 2 | | 75 | | MHz | С | | | | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 10 | | 15 | | | С | | GBP | Gain-bandwidth product | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 100 | | 135 | | MHz | С | | LSBW | Large-signal bandwidth | V <sub>OUT</sub> = 2 V <sub>PP</sub> , G = 1 | | 37 | | MHz | С | | | Bandwidth for 0.1-dB flatness | V <sub>OUT</sub> = 2 V <sub>PP</sub> , G = 1 | | 15 | | MHz | С | | SR | Slew rate <sup>(2)</sup> | $V_{OUT}$ = 4 $V_{PP}$ , full-power bandwidth (FPBW),<br>R <sub>L</sub> = 1 k $\Omega$ | | 220 | | V/µs | С | | t <sub>R</sub> , t <sub>F</sub> | Rise and fall time | V <sub>OUT</sub> = 0.5 V step, G = 1, input t <sub>R</sub> = 2 ns | | 6 | | ns | С | | | Cattling time | To 0.1%, V <sub>OUT</sub> = 0.5 V step, input t <sub>R</sub> = 2 ns, G = 1 | 30 | | | С | | | tSETTLE | Settling time | To 0.01%,V <sub>OUT</sub> = 0.5 V step, input t <sub>R</sub> = 2 ns, G = 1 | 50 | | ns | С | | | | Overshoot and undershoot | V <sub>OUT</sub> = 0.5 V step G = 1, input t <sub>R</sub> = 2 ns | | 8% | | | С | | HD2 | Second-order harmonic distortion | f = 100 kHz, V <sub>OUT</sub> = 2 V <sub>PP</sub> , G = 1, R <sub>L</sub> = 1 kΩ | | -128 | | dBc | С | | пи | Second-order narmonic distortion | f = 100 kHz, V <sub>OUT</sub> = 8 V <sub>PP</sub> , G = 1, R <sub>L</sub> = 1 kΩ | | -124 | | ubc | С | | HD3 | Third and a bannania distantian | f = 100 kHz, V <sub>OUT</sub> = 2 V <sub>PP</sub> , G = 1, R <sub>L</sub> = 1 kΩ | -139 | | | dBc | С | | прэ | Third-order harmonic distortion | f = 100 kHz, V <sub>OUT</sub> = 8 V <sub>PP</sub> , G = 1, R <sub>L</sub> = 1 kΩ | -131 | | dbc | С | | | | Input voltage noise | f > 500 Hz, 1/f < 150 Hz | | 3.3 | | nV/√ <del>Hz</del> | С | | | Input current noise | f > 20 kHz, 1/f <10 kHz | | 0.5 | | pA/√ <del>Hz</del> | С | | | Overdrive recovery time | G = 2, 2X output overdrive, dc coupled | | 50 | | ns | С | | | Closed-loop output impedance | f = 100 kHz (differential), G = 1 | | 0.02 | | Ω | С | | | Channel-to-channel crosstalk | 2 V <sub>PP</sub> output on one channel, 1 MHz | | -80 | | dBc | С | | DC PEF | RFORMANCE <sup>(5)</sup> | | | | | | | | A <sub>OL</sub> | Open-loop voltage gain | ±3 V differential-to-differential, 1 kΩ load | 105 | 125 | | dB | А | | | | T <sub>A</sub> = 25°C | -175 | ±50 | 175 | | А | | V. | Input referred effect voltage | T <sub>A</sub> = 0°C to +70°C | -225 | | 265 | μV | В | | V <sub>IO</sub> | Input-referred offset voltage | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | μν | В | | | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -295 | | 375 | | В | | | Input offset voltage drift <sup>(3)</sup> | T <sub>A</sub> = -40°C to +125°C (PW package) | -2.0 | ±0.45 | 2.0 | μV/°C | В | | | Channel-to-channel input offset voltage mismatch | T <sub>A</sub> = 25°C (PW package) | -250 | | 250 | μV | А | Product Folder Links: THS4552 <sup>(2)</sup> Thermal impedance for RTW reported with backside thermal pad soldered to heat spreading plane. # 6.5 Electrical Characteristics: $(V_{S+}) - (V_{S-}) = 5 \text{ V (continued)}$ at $T_A \approx 25^{\circ}$ C, VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); specifications are per channel; see $\boxtimes$ 7-1 for a gain of 1-V/V test circuit | | PARAMETER | TEST CO | NDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1</sup> | |---------------------|--------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------|------------------------------|--------------------------|---------------------------|----------|-----------------------------| | | Input offset voltage drift mismatch | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C (PV)}$ | V package) | -2.7 | | 2.7 | μV/°C | В | | | Input bias current | T <sub>A</sub> = 25°C | | | 1.0 | 1.5 | | Α | | | | T <sub>A</sub> = 0°C to +70°C | | | | 1.73 | | В | | IB | (positive current out-of-node) | T <sub>A</sub> = -40°C to +85°C | | | | 1.80 | μA | В | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | 2.0 | <br> - | В | | | Input bias current drift <sup>(3)</sup> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 2 | 3.3 | 5.0 | nA/°C | В | | DC PER | FORMANCE (continued) | | | | | | | | | | | T <sub>A</sub> = 25°C | | -50 | ±10 | 50 | | А | | | Input offset current | T <sub>A</sub> = 0°C to +70°C | | -57 | | 63 | nA | В | | os | input onset current | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | -68 | | 67 | IIA | В | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | -68 | | 78 | | В | | | Input offset current mismatch | T <sub>A</sub> = 25°C | | -65 | | 65 | nA | D | | | Input offset current drift <sup>(3)</sup> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C (PV)}$ | V package) | -240 | ±20 | 240 | pA/°C | В | | | Offset current drift mismatch | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C (PV)}$ | V package) | -260 | ±20 | 260 | pA/°C | В | | NPUT | | | | | | | | | | | Common-mode input, low | > 90 dB CMRR at input | T <sub>A</sub> = 25°C | | $(V_{S-}) - 0.2$ | $(V_{S-}) - 0.1$ | V | А | | | Common-mode input, low | range limits | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | $(V_{S-}) - 0.1$ | V <sub>S-</sub> | V | В | | | Common made innut high | > 90-dB CMRR at input | T <sub>A</sub> = 25°C | (V <sub>S+</sub> ) – 1.2 | $(V_{S+}) - 1.1$ | | ٧ | Α | | | Common-mode input, high | range limits | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | (V <sub>S+</sub> ) – 1.3 | (V <sub>S+</sub> ) – 1.2 | | V | В | | CMRR | Common-mode rejection ratio | Input pins at [(V <sub>S+</sub> ) – (V <sub>S-</sub> ) | ]/2 | 93 | 110 | | dB | Α | | | Input impedance differential mode | Input pins at [(V <sub>S+</sub> ) – (V <sub>S-</sub> ) | ]/2 | | 100 1.2 | | kΩ pF | С | | OUTPU | Γ | 1 | | - | | | | | | | Output voltage, low | T <sub>A</sub> = 25°C | | | (V <sub>S-</sub> ) + 0.2 | (V <sub>S-</sub> ) + 0.23 | V | А | | | Output voltage, low | T <sub>A</sub> = -40°C to +125°C | | | (V <sub>S-</sub> ) + 0.2 | (V <sub>S-</sub> ) + 0.22 | | В | | | Output voltage, high | T <sub>A</sub> = 25°C | | | $(V_{S+}) - 0.2$ | | V | Α | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | (V <sub>S+</sub> ) –<br>0.22 | $(V_{S+}) - 0.2$ | | | В | | | Continuous output current | T <sub>A</sub> = 25°C, ±2.5 V, R <sub>L</sub> = 40<br>V <sub>OCM</sub> offset < ±20 mV | ·<br> | ±60 | ±65 | mA | mA | A | | | | $T_A = -40$ °C to +125°C, ±2<br>$V_{OCM}$ offset < ±20 mV | | ±50 | | | | В | | | Linear output current | $T_A = 25^{\circ}C, \pm 2.1 \text{ V, } R_L = 50$ | | ±40 | ±45 | | mA | A | | | Emoar output outlett | $T_A = -40$ °C to +125°C, ±1<br>$A_{OL} > 80$ dB | .b V, K <sub>L</sub> = 50 Ω, | ±30 | | | 111/1 | В | | POWER | SUPPLY | ı | | 1 | | | | I | | | Specified operating voltage | | | 2.7 | 5 | 5.4 | V | В | | | Quiescent operating current per | T <sub>A</sub> ≈ 25°C <sup>(6)</sup> , V <sub>S+</sub> = 5 V | | 1.28 | 1.37 | 1.44 | | Α | | Q | channel | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}, V_S$ | <sub>+</sub> = 5 V | 0.97 | | 1.92 | mA | В | | | Supply current at maximum operating supply per channel | $T_A = 25^{\circ}C, V_{S+} = 5.4 \text{ V}$ | <u>'</u> | 1.33 | 1.36 | 1.46 | mA | D | | dl <sub>Q</sub> /dT | Quiescent current temperature coefficient per channel | V <sub>S+</sub> = 5 V | | 2.4 | 3.9 | 5.4 | μΑ/°C | В | | PSRR | Power-supply rejection ratio | Either supply pin to differe | ntial V <sub>OUT</sub> | 93 | 110 | | dB | А | | POWER | 2-DOWN | 1 | | 1 | | | 1 | | | | Enable voltage threshold | Specified on above (V <sub>S-</sub> ) | + 1.15 V | (V <sub>S</sub> _) + 1.15 | | | V | А | | | Disable voltage threshold | Specified off below (V <sub>S-</sub> ) + | | | | (V <sub>S</sub> _) + 0.55 | V | A | # 6.5 Electrical Characteristics: $(V_{S+}) - (V_{S-}) = 5 \text{ V (continued)}$ at $T_A \approx 25^{\circ}$ C, VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); specifications are per channel; see $\boxtimes$ 7-1 for a gain of 1-V/V test circuit | | PARAMETER | | TEST CON | IDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1</sup> | |---------------------|---------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------|-----------------------------------------------------------|-------|----------|-------|--------------------|-----------------------------| | | Disable pin bias current | | $\overline{PD} = V_{S-} \rightarrow V_{S+}$ | | -100 | ±10 | 100 | nA | А | | | Power-down quiescent of | rurrent | Disable logic at (V <sub>S</sub> _) + 0.5 | -2 | 1 | 5 | μA | Α | | | | rower-down quiescent c | unent | Disable logic at (V <sub>S</sub> _) | | -2 | 1 | 5 | μΑ | Α | | ON | Turn-on time delay | | Time from PD = low to V <sub>OU</sub> | T = 90% of final value | | 700 | | ns | С | | OFF | Turn-off time delay | | Time from PD = low to V <sub>OU</sub> | me from PD = low to V <sub>OUT</sub> = 10% of final value | | | | ns | С | | OUTPUT | COMMON-MODE VOLT | AGE (Voc | <sub>CM</sub> ) CONTROL <sup>(4)</sup> (see ⊠ 7-5 | ) | | | | | | | SSBW | Small-signal bandwidth | | V <sub>OCM</sub> = 100 mV <sub>PP</sub> at the co | ontrol pin | | 40 | | MHz | С | | SBW | Large-signal bandwidth | | V <sub>OCM</sub> = 1 V <sub>PP</sub> at the contro | l pin | | 8 | | MHz | С | | SR | Slew rate <sup>(2)</sup> | | From 1-V <sub>PP</sub> LSBW | | | 18 | | V/µs | С | | | Output common-mode n<br>(≥ 2 kHz) | oise | VOCM pin driven from low | impedance | | 15 | | nV/√ <del>Hz</del> | С | | | Gain | | VOCM control pin input to ( (see ⊠ 7-5) | output average voltage | 0.997 | 0.999 | 1.001 | V/V | А | | | Input bias current | | | | -100 | ±10 | 100 | nA | А | | | DC output balance (differential mode to common-mode output) | | V <sub>OUT</sub> = ±1 V | | | 85 | | dB | С | | | Output balance | SSBW | V <sub>OUT</sub> = 100 mV <sub>PP</sub> (output be<br>the 85-dB dc level) | palance drops –3 dB from | | 300 | | | С | | | Output balance | LSBW | V <sub>OUT</sub> = 2 V <sub>PP</sub> (output balan<br>85-dB dc level) | | 300 | | kHz | С | | | | Input impedance<br>(VOCM pin input) | | | | | 150 7 | | kΩ pF | С | | | Default voltage offset from $[(V_{S+}) - (V_{S-})] / 2$ | | VOCM pin open | | -15 | ±2 | 15 | mV | А | | | Default voltage offset dri<br>[(V <sub>S+</sub> ) – (V <sub>S</sub> –)] / 2 | ft from | T <sub>A</sub> = -40°C to +125°C | | 15 | 35 | 55 | μΑ/°C | В | | | | | | T <sub>A</sub> = 25°C | -5.0 | ±1 | 5.0 | mV | Α | | 20.4.17 | Common made effect ve | ltana | VOCM pin driven to [(V <sub>S+</sub> ) | $T_A = 0$ °C to +70°C | -5.25 | | 5.5 | | В | | IVI V <sub>OS</sub> | Common-mode offset vo | oitage | - (V <sub>S</sub> _)] / 2 | T <sub>A</sub> = -40°C to +85°C | -5.7 | | 5.6 | | В | | | | | | T <sub>A</sub> = -40°C to +125°C | -5.7 | | 6.0 | | В | | | Common-mode offset vo | ltage | T <sub>A</sub> = -40°C to +125°C | | -10 | ±2 | 10 | μV/°C | В | | | Common-mode headroom to negative supply –PSRR test (supply to V <sub>OD</sub> ) | | -PSRR > 80 dB | | | | 0.55 | ٧ | D | | | | | | T <sub>A</sub> = 25°C | | | 0.55 | | Α | | | Common-mode loop sup | ply | < ±15 mV shift from | T <sub>A</sub> = 0°C to +70°C | | | 0.6 | | В | | | headroom to negative su | | midsupply CM V <sub>OS</sub> | T <sub>A</sub> = -40°C to +85°C | | | 0.65 | V | В | | | | | | T <sub>A</sub> = -40°C to +125°C | | | 0.7 | | В | | | Common-mode headroom to positive supply +PSRR test (supply to V <sub>OD</sub> ) | | +PSRR > 80 dB | | | | 1.2 | V | D | | | | | | T <sub>A</sub> = 25°C | | | 1.2 | | Α | | | Common-mode loop sup | ylq | < ±15 mV shift from mid- | T <sub>A</sub> = 0°C to 70°C | | | 1.25 | ., | В | | | headroom to positive su | | | T <sub>A</sub> = -40°C to +85°C | | | 1.3 | V | В | | | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 1.3 | | В | <sup>(1)</sup> Test levels (all values set by characterization and simulation): (A) 100% tested at T<sub>A</sub> ≈ 25°C. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information. <sup>(2)</sup> This slew rate is the average of the rising and falling time estimated from the sinusoidal large-signal bandwidth as: $(V_P / \sqrt{2}) \times 2\pi \times f_{-3dB}$ . - www.tij.co.jp - Input offset voltage drift, input bias current drift, and input offset current drift are the mean ±1-sigma values calculated by taking measurements at the maximum-range ambient temperature end points, computing the difference, and dividing by the temperature range. Maximum drift specifications are set by mean ±4 σ on the device distributions tested over a -40°C to +125°C ambient temperature range. Drift is not specified by final ATE testing or QA sample test. - Specifications are from the input VOCM pin to the differential output average voltage. - Currents out of pin are treated as a positive polarity (with the exception of the power-supply pins). - (6) $T_A = 25^{\circ}\text{C}$ and $I_{CC} \approx 1.37$ mA. The test limit is expanded for the ATE ambient range of 22°C to 32°C with a 4 $\mu$ A/°C $I_{CC}$ temperature coefficient considered; see 図 10-1. # 6.6 Electrical Characteristics: $(V_{S+}) - (V_{S-}) = 3 \text{ V}$ at $T_A \approx 25^{\circ}C$ , VOCM pin = open, $R_F$ = 1 k $\Omega$ , $R_L$ = 1 k $\Omega$ , $V_{OUT}$ = 2 $V_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD}$ = $V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); specifications are per channel; see Z 7-1 for a gain of 1-V/V test circuit | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |---------------------------------|------------------------------------------------------|----------------------------------------------------------------------------------|-----------------------|-------|------|--------------------|------------------------------| | AC PER | FORMANCE | | | | | | | | | | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 1, peaking (< 1.0 dB) | 150<br>80<br>14 | | | С | | | SSBW | Small-signal bandwidth | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 2 | | | MHz | С | | | | | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 10 | | | | С | | | GPB | Gain-bandwidth product | V <sub>OUT</sub> = 20 mV <sub>PP</sub> , G = 100 | | 130 | | MHz | С | | LSBW | Large-signal bandwidth | V <sub>OUT</sub> = 1 V <sub>PP</sub> , G = 1 | | 45 | | MHz | С | | | Bandwidth for 0.1-dB flatness | V <sub>OUT</sub> = 1 V <sub>PP</sub> , G = 1 | | 14 | | MHz | С | | SR | Slew rate <sup>(2)</sup> | V <sub>OUT</sub> = 1 V <sub>PP</sub> , FPBW, G = 1 | | 110 | | V/µs | С | | t <sub>R</sub> , t <sub>F</sub> | Rise and fall time | V <sub>OUT</sub> = 0.5 V step, G = 1, input t <sub>R</sub> = 4 ns | | 7.0 | | ns | С | | | | To 0.1%, V <sub>OUT</sub> = 0.5 V step, input t <sub>R</sub> = 4 ns, G = 1 | 35 | | ns - | С | | | SETTLE | Settling time | To 0.01%, V <sub>OUT</sub> = 0.5 V step, input t <sub>R</sub> = 4 ns, G = 1 | 55 | | | С | | | | Overshoot and undershoot | V <sub>OUT</sub> = 0.5 V step, G = 1, input t <sub>R</sub> = 4 ns | 7% | | | С | | | LIDO | Second-order harmonic distortion | f = 100 kHz, V <sub>OUT</sub> = 2 V <sub>PP</sub> , G = 1, R <sub>L</sub> = 1 kΩ | | -128 | | dBc | С | | HD2 | | f = 100 kHz, V <sub>OUT</sub> = 4 V <sub>PP</sub> , G = 1, R <sub>L</sub> = 1 kΩ | -127 | | | ubc | С | | LIDS | Third-order harmonic distortion | f = 100 kHz, V <sub>OUT</sub> = 2 V <sub>PP</sub> , G = 1, R <sub>L</sub> = 1 kΩ | -139 | | | dBc | С | | HD3 | | f = 100 kHz, V <sub>OUT</sub> = 4 V <sub>PP</sub> , G = 1, R <sub>L</sub> = 1 kΩ | -125 | | | | С | | | Input voltage noise | f > 500 Hz, 1/f < 150 Hz | | 3.4 | | nV/√ <del>Hz</del> | С | | | Input current noise | f > 20 kHz, 1/f < 10 kHz | 0.5 kHz, 1/f < 10 kHz | | | pA/√ <del>Hz</del> | С | | | Overdrive recovery time | G = 2, 2X output overdrive, dc coupled | | 100 | | ns | С | | | Closed-loop output impedance | f = 100 kHz (differential), G = 1 | | 0.02 | | Ω | С | | | Channel-to-channel crosstalk | 2-V <sub>PP</sub> output on one channel, 1 MHz | | -80 | | dBc | С | | DC PER | FORMANCE <sup>(5)</sup> | | | | | | | | A <sub>OL</sub> | Open-loop voltage gain | ±2 V differential to 1 kΩ differential load | 100 | 120 | | dB | Α | | | Input-referred offset voltage | T <sub>A</sub> = 25°C | -175 | ±40 | 175 | | Α | | \/ | | T <sub>A</sub> = 0°C to +70°C | -225 | | 265 | / | В | | V <sub>IO</sub> | | $T_A = -40$ °C to +85°C | -295 | | 295 | μV | В | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | -295 | | 375 | | В | | | Input offset voltage drift <sup>(3)</sup> | T <sub>A</sub> = -40°C to +125°C (PW package) | -2.0 | ±0.45 | 2.0 | μV/°C | В | | | Channel-to-channel input offset voltage mismatch | T <sub>A</sub> = 25°C (PW package) | -250 | | 250 | μV | Α | | | Input offset voltage drift mismatch | T <sub>A</sub> = -40°C to +125°C (PW package) | -2.6 | | 2.6 | μV/°C | В | | I <sub>IB</sub> | Input bias current<br>(positive current out-of-node) | T <sub>A</sub> = 25°C | 1.0 1.5<br>1.73 | | | Α | | | | | T <sub>A</sub> = 0°C to +70°C | | | | В | | | | | T <sub>A</sub> = -40°C to +85°C | | 1.80 | | μA | В | | | | T <sub>A</sub> = -40°C to +125°C | | | 2.0 | | В | | | Input bias current drift <sup>(3)</sup> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | 2 | 3.3 | 5.5 | nA/°C | В | Copyright © 2021 Texas Instruments Incorporated # 6.6 Electrical Characteristics: $(V_{S+}) - (V_{S-}) = 3 \text{ V (continued)}$ at $T_A \approx 25^{\circ}$ C, VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); specifications are per channel; see $\boxtimes$ 7-1 for a gain of 1-V/V test circuit | | PARAMETER TEST CONDITIONS | | | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1</sup> | |---------------------|--------------------------------------------------------|---------------------------------------------------------------------------------------------------------|------------------------------------------------------|------------------------------|--------------------------|---------------------------|----------|-----------------------------| | DC PER | FORMANCE (continued) | | | | | | | | | | | T <sub>A</sub> = 25°C | | -50 | ±10 | 50 | | А | | I <sub>os</sub> | | T <sub>A</sub> = 0°C to +70°C | | -57 | | 63 | | В | | | Input offset current | T <sub>A</sub> = -40°C to +85°C | | -68 | | 67 | nA | В | | | | T <sub>A</sub> = -40°C to +125°C | | -68 | | 78 | - | В | | | input offset current mismatch | T <sub>A</sub> = 25°C | | -65 | | 65 | nA | D | | | Input offset current drift <sup>(3)</sup> | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C (PV)}$ | V package) | -240 | ±20 | 240 | pA/°C | В | | | Offset current drift mismatch | T <sub>A</sub> = -40°C to +125°C (PW package) | | -260 | ±20 | 260 | pA/°C | В | | INPUT | | | | | | | | I. | | | | > 87 dB CMRR at input | T <sub>A</sub> = 25°C | | (V <sub>S-</sub> ) - 0.2 | $(V_{S-}) - 0.1$ | | Α | | | Common-mode input, low | range limits | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | | (V <sub>S-</sub> ) - 0.1 | V <sub>S-</sub> | V | В | | | | > 87 dB CMRR at input | T <sub>A</sub> = 25°C | (V <sub>S+</sub> ) – 1.2 | (V <sub>S+</sub> ) -1.1 | | V | Α | | | Common-mode input, high | range limits | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | (V <sub>S+</sub> ) – 1.3 | (V <sub>S+</sub> ) -1.2 | | | В | | CMRR | Common-mode rejection ratio | Input pins at [(V <sub>S+</sub> ) – (V <sub>S-</sub> ) | ]/2 | 90 | 110 | | dB | Α | | | Input impedance differential mode | Input pins at [(V <sub>S+</sub> ) – (V <sub>S-</sub> ) | ]/2 | | 100 1.2 | | kΩ pF | С | | OUTPU | Т | | | | | | | | | ., | Output valters law | T <sub>A</sub> = 25°C | | | (V <sub>S-</sub> ) + 0.2 | (V <sub>S-</sub> ) + 0.21 | · v | А | | V <sub>OL</sub> | Output voltage, low | T <sub>A</sub> = -40°C to +125°C | | | (V <sub>S-</sub> ) + 0.2 | (V <sub>S-</sub> ) + 0.22 | | В | | V <sub>OH</sub> | Output voltage, high | T <sub>A</sub> = 25°C | | (V <sub>S+</sub> ) –<br>0.21 | (V <sub>S+</sub> ) - 0.2 | | V | А | | VOH | | $T_A = -40$ °C to +125°C | | (V <sub>S+</sub> ) –<br>0.22 | (V <sub>S+</sub> ) - 0.2 | | V | В | | | Continuous output current | $\pm 1.5 \text{ V}, \text{ R}_{\text{L}} = 40 \Omega,$<br>V <sub>OCM</sub> offset < $\pm 20 \text{ mV}$ | T <sub>A</sub> = 25°C | ±35 | ±40 | | mA | А | | | | $\pm 1.3 \text{ V, R}_{L} = 40 \Omega,$<br>V <sub>OCM</sub> offset < $\pm 20 \text{ mV}$ | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | ±30 | | | | В | | | Linear output current | $\pm 1.5$ V, R <sub>L</sub> = 50 Ω,<br>A <sub>OL</sub> > 80 dB | T <sub>A</sub> = 25°C | ±28 | ±35 | | mA. | А | | | <u>'</u> | $\pm 1.1$ V, R <sub>L</sub> = 50 Ω,<br>A <sub>OL</sub> > 80 dB | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | ±20 | | | | В | | POWER | SUPPLY | T | | 1 | | | I | | | | Specified operating voltage | (0) | | 2.7 | 3 | 5.4 | V | В | | lq | Quiescent operating current per channel | $T_A \approx 25^{\circ} C^{(6)}, V_{S+} = 3 \text{ V}$ | | 1.24 | 1.31 | 1.40 | mA | Α | | -u | | $T_A = -40$ °C to +125°C, $V_{S+} = 3$ V | | 0.96 | | 1.84 | | В | | | Supply current at minimum operating supply per channel | T <sub>A</sub> = 25°C, V <sub>S+</sub> = 2.7 V | | 1.24 | 1.28 | 1.38 | mA | D | | dl <sub>Q</sub> /dT | Quiescent current temperature coefficient per channel | V <sub>S+</sub> = 3 V | | 2.0 | 3.4 | 5.0 | μΑ/°C | В | | ±PSRR | Power-supply rejection ratio | Either supply pin to differential V <sub>OUT</sub> | | 90 | 105 | | dB | Α | | POWER | P-DOWN | T | | 1 | | | | | | | Enable voltage threshold | Specified on above (V <sub>S</sub> _) + 1.15 V | | (V <sub>S</sub> _) + 1.15 | | | V | Α | | | Disable voltage threshold | Specified off below (V <sub>S</sub> _) + 0.55 V | | | | $(V_{S-}) + 0.55$ | V | Α | | | Disable pin bias current | $\overline{PD} = V_{S-} \rightarrow V_{S+}$ | | -100 | ±10 | 100 | nA | Α | | I <sub>Q(PD)</sub> | Power-down quiescent current | | | -2 | 1 | 5 | μA | Α | | t <sub>ON</sub> | Turn-on time delay | Time from $\overline{PD}$ = low to $V_{OI}$ | | 750 | | ns | С | | | t <sub>OFF</sub> | Turn-off time delay | Time from $\overline{PD}$ = low to $V_{OI}$ | | 150 | | ns | С | | Product Folder Links: THS4552 # 6.6 Electrical Characteristics: $(V_{S+}) - (V_{S-}) = 3 \text{ V (continued)}$ at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); specifications are per channel; see $\boxtimes$ 7-1 for a gain of 1-V/V test circuit | PARAMETER T | | | TEST CON | IDITIONS | MIN | TYP | MAX | UNIT | TEST<br>LEVEL <sup>(1)</sup> | |-------------|--------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------|------------------------------------------------------|-------------|----------|-------|--------------------|------------------------------| | OUTPU | T COMMON-MODE VOLT | TAGE (Vo | <sub>CM</sub> ) CONTROL <sup>(4)</sup> (see 🗵 7-5 | ) | | | | | | | SSBW | Small-signal bandwidth | | V <sub>OCM</sub> = 100 mV <sub>PP</sub> at the co | | 40 | | MHz | С | | | LSBW | Large-signal bandwidth | | V <sub>OCM</sub> = 1 V <sub>PP</sub> at the contro | | 8 | | MHz | С | | | SR | SR Slew rate <sup>(2)</sup> | | From 1-V <sub>PP</sub> LSBW | | | 12 | | V/µs | С | | | Output common-mode noise | | VOCM pin driven from low impedance, f ≥ 2 kHz | | | 15 | | nV/√ <del>Hz</del> | | | | Gain DC output balance (differential mode to common-mode output) | | VOCM control pin input to output average voltage (see ⊠ 7-5) | | 0.997 | 0.999 | 1.001 | V/V | Α | | | | | V <sub>OUT</sub> = ±1 V | | | 85 | dB | | С | | | Output balance SSBW LSBW Input bias current Input impedance | | V <sub>OUT</sub> = 100 mV <sub>PP</sub> (output balance drops –3 dB from the 85 dB dc level) | | | 300 | | kHz – | С | | | | | V <sub>OUT</sub> = 1 V <sub>PP</sub> (output balance drops –3 dB from the 85 dB dc level) | | | 300 | | KIIZ | С | | | | | | | -100 ±10 10 | | | nA | Α | | | | | | | | 150 7 | | kΩ pF | С | | | Default voltage offset from $[(V_{S+}) - (V_{S-})] / 2$ | om | VOCM pin open | | -15 | ±2 | 15 | mV | Α | | | Default voltage offset dri $[(V_{S+}) - (V_{S-})] / 2$ | ft from | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | 15 | 35 | 55 | μΑ/°C | В | | | ; Common-mode offset voltage | | V <sub>OCM</sub> input driven to [(V <sub>S+</sub> ) – (V <sub>S-</sub> )] / 2 | T <sub>A</sub> = 25°C | -5.0 | ±1 | 5.0 | mV - | Α | | CM V | | | | $T_A = 0$ °C to +70°C | -5.25 | | 5.5 | | В | | CIVI VOS | | | | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | -5.7 | | 5.6 | | В | | | | | | $T_A = -40^{\circ}C \text{ to } +125^{\circ}C$ | -5.7 | | 6.0 | | В | | | Common-mode offset voltage drift <sup>(3)</sup> | | V <sub>OCM</sub> input driven to [(V <sub>S+</sub> ) | n to [(V <sub>S+</sub> ) – (V <sub>S</sub> )] / 2 | | ±2 | 10 | μV/°C | В | | | Common-mode headroom to<br>negative supply –PSRR test<br>(supply to V <sub>OD</sub> ) | | -PSRR > 80 dB | | | | 0.55 | V | С | | | Common-mode loop supply headroom to negative supply Common-mode headroom to positive supply +PSRR test (supply to V <sub>OD</sub> ) | | | T <sub>A</sub> = 25°C | 0. | | 0.55 | | Α | | | | | < ±15 mV shift from mid- | T <sub>A</sub> = 0°C to +70°C | | | 0.6 | ., | В | | | | | supply CM V <sub>OS</sub> | $T_A = -40^{\circ}C \text{ to } +85^{\circ}C$ | | | 0.65 | V | В | | | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | 0.7 | | В | | | | | +PSRR > 80 dB | | | | 0.55 | V | С | | | Common-mode loop supply headroom to positive supply | | | T <sub>A</sub> = 25°C | | | 1.2 | | Α | | | | | < ±15 mV shift from mid- | $T_A = 0$ °C to +70°C | | | 1.25 | V | В | | | | | supply CM V <sub>OS</sub> | $T_A = -40^{\circ}\text{C to } +85^{\circ}\text{C}$ | | | 1.3 | , v | В | | | | | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$ | | | | 1.3 | | В | - (1) Test levels (all values set by characterization and simulation): (A) 100% tested at T<sub>A</sub> ≈ 25°C. (B) Not tested in production; limits set by characterization and simulation. (C) Typical value only for information. - (2) This slew rate is the average of the rising and falling time estimated from the large-signal bandwidth as: (V<sub>PP</sub> / √2) × 2π × f<sub>-3dB</sub>. - (3) Input offset voltage drift, input bias current drift, and input offset current drift are the mean ±1-sigma values calculated by taking measurements at the maximum-range ambient temperature end points, computing the difference, and dividing by the temperature range. Maximum drift specifications are set by mean ±4 σ on the device distributions tested over a -40°C to +125°C ambient temperature range. Drift is not specified by final ATE testing or QA sample test. - (4) Specifications are from input VOCM pin to differential output average voltage. - (5) Currents out of pin are treated as a positive polarity. - (6) T<sub>A</sub> = 25°C and I<sub>CC</sub> ≈ 1.31 mA. The test limit is expanded for the ATE ambient range of 22°C to 32°C with a 4 μA/°C I<sub>CC</sub> temperature coefficient considered; see 図 10-1. Copyright © 2021 Texas Instruments Incorporated # 6.7 Typical Characteristics: $(V_{S+}) - (V_{S-}) = 5 \text{ V}$ at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit # 6.7 Typical Characteristics: $(V_{S+}) - (V_{S-}) = 5 \text{ V (continued)}$ at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit G = 1 V/V, 5 MHz input, single-ended to differential output G = 2 V/V, 5 MHz input, single-ended input to differential output #### **図** 6-9. Small- and Large-Signal Step Response 図 6-11. Small- and Large-Signal Step Settling Time G = 1 V/V, $V_{OUT}$ = 500 mV step into 22 pF $C_L$ , see $\boxtimes$ 7-4 #### ☑ 6-8. Step Response Into Capacitive Load G = 2 V/V, $V_{OUT}$ = 500 mV step into 22 pF $C_L$ , see $\boxtimes$ 7-4 #### 図 6-10. Step Response Into Capacitive Load Single-ended to differential gain of 2, 2X input overdrive **図** 6-12. Overdrive Recovery Performance # 6.7 Typical Characteristics: $(V_{S+}) - (V_{S-}) = 5 \text{ V (continued)}$ at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 6.8 Typical Characteristics: $(V_{S+}) - (V_{S-}) = 3 \text{ V}$ at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit ## 6.8 Typical Characteristics: $(V_{S+}) - (V_{S-}) = 3 \text{ V (continued)}$ at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit Time $\Delta$ from 50% of Input Edge (ns) Simulated with G = 1 V/V ☑ 6-29. Small- and Large-Signal Step Settling Time Single-ended to differential gain of 2, 2X input overdrive 図 6-30. Overdrive Recovery Performance # 6.8 Typical Characteristics: $(V_{S+}) - (V_{S-}) = 3 \text{ V (continued)}$ at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit Copyright © 2021 Texas Instruments Incorporated ## 6.9 Typical Characteristics: 3 V to 5 V Supply Range at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit Simulated with a 1 k $\Omega$ differential load and 0.6 pF internal feedback capacitors removed Simulated closed-loop differential output impedance 図 6-38. Closed-Loop Output Impedance vs Frequency 図 6-37. Main Amplifier Differential Open-Loop Gain and Phase vs Frequency ☑ 6-39. Input Spot Noise vs Frequency 1k 10k Frequency (Hz) 100k 1M +3 V. In 100 0.1 10 Differential mode output to common-mode output, simulated with G = 1 V/V Note: SSOB is equal to a 20 mVPP output balance (OB). Common-mode input to differential output, simulated with G = 1 V/V 図 6-41. CMRR vs Frequency Single-ended to differential gain of 1, PSRR simulated to differential output 図 6-42. Power-Supply Rejection Ratio vs Frequency Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ## 6.9 Typical Characteristics: 3 V to 5 V Supply Range (continued) at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit 図 6-43. Common-Mode Voltage, Small- and Large-Signal Response (VOCM Pin Driven) 図 6-44. Common-Mode Voltage, Small- and Large-Step Response (VOCM Pin Driven) The VOCM pin is either driven to mid-supply by lowimpedance source or allowed to float and default to midsupply Average $V_{OCM}$ output offset of 39 units, standard deviation < 2 $$\rm mV$$ ### 図 6-45. Output Common-Mode Noise vs Frequency 図 6-46. V<sub>OCM</sub> Offset vs V<sub>OCM</sub> Setting Simulated with single-ended to differential gain of 1, PSRR for negative supply to differential output Simulated with single-ended to differential gain of 1, PSRR for positive supply to differential output $\boxtimes$ 6-47. –PSRR vs $V_{OCM}$ Approaching $V_{S-}$ $\boxtimes$ 6-48. +PSRR vs $V_{OCM}$ Approaching $V_{S+}$ ## 6.9 Typical Characteristics: 3 V to 5 V Supply Range (continued) at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated # 6.9 Typical Characteristics: 3 V to 5 V Supply Range (continued) at $T_A \approx 25^{\circ}\text{C}$ , VOCM pin = open, $R_F = 1 \text{ k}\Omega$ , $R_L = 1 \text{ k}\Omega$ , $V_{OUT} = 2 \text{ V}_{PP}$ , 50 $\Omega$ input match, G = 1 V/V, $\overline{PD} = V_{S+}$ , single-ended input, differential output, and input and output referenced to default midsupply for ac-coupled tests (unless otherwise noted); see $\boxtimes$ 7-1 for a gain of 1 V/V test circuit ### 7 Parameter Measurement Information # 7.1 Example Characterization Circuits The THS4552 offers the advantages of a fully differential amplifier (FDA) design with the trimmed input offset voltage and very low drift of a precision op amp. The FDA is an extremely flexible device where the main aim is to provide a purely differential output signal centered on a user-configurable common-mode voltage usually matched to the input common-mode voltage required by an analog-to-digital converter (ADC) following this stage. The primary options revolve around the choices of single-ended or differential inputs, ac-coupled or dc-coupled signal paths, gain targets, and resistor value selections. The characterizations described in this section focus on single-ended input to differential output designs as the more challenging application requirement. Differential sources can certainly be supported and are often simpler to both implement and analyze. The characterization circuits are typically operated with a single-ended, matched, 50 $\Omega$ , input termination to a differential output at the FDA output pins because most lab equipment is single-ended. The FDA differential output is then translated back to single-ended through a variety of baluns (or transformers), depending on the test and frequency range. DC-coupled step response testing used two 50 $\Omega$ scope inputs with trace math. Single-supply operation is most common in end equipment designs. However, using split balanced supplies allows simple ground referenced testing without adding further blocking capacitors in the signal path beyond those capacitors already within the test equipment. The starting point for any single-ended input to differential output measurements (such as any of the frequency response curves) is shown in $\boxtimes$ 7-1 (available as a TINA-TI simulation file). 図 7-1. Single-Ended Source to a Differential Gain of a 1 V/V Test Circuit Most characterization plots fix the $R_F$ ( $R_{F1}$ = $R_{F2}$ ) value at 1 k $\Omega$ , as shown in $\boxtimes$ 7-1. This element value is completely flexible in application, but 1 k $\Omega$ provides a good compromise for the parasitic issues linked to this value, specifically: - Added output loading: the FDA functions similarly to an inverting op amp design with both feedback resistors appearing as an added load across the outputs (the approximate total differential load in $\boxtimes$ 7-1 is 1 k $\Omega$ || 2 k $\Omega$ = 667 $\Omega$ ). The 1 k $\Omega$ value also reduces the power dissipated in the feedback networks. - Noise contributions resulting from resistor values: these contributions are both the 4kTR<sub>F</sub> terms and the current noise times the R<sub>F</sub> value to the output (see セクション 9.1.1). - Parasitic feedback pole at the input summing nodes: this pole is created by the feedback resistor (R<sub>F</sub>) value and the 1.2 pF differential input capacitance (as well as any board layout parasitic) and introduces a zero in the noise gain, thus decreasing the phase margin in most situations. This effect must be managed for best frequency response flatness or step response overshoot. Internal 0.6-pF feedback capacitors on each side combine with these external feedback resistors to introduce a zero in the noise gain, thereby reducing the effect of the feedback pole to the differential input capacitance. The frequency domain characterization curves start with the selections of $\boxtimes$ 7-1. Some of the features in this test circuit include: - The elements on the non-signal input side exactly match the signal-side input resistors. This feature has the effect of more closely matching the divider networks on each side of the FDA. The three resistors on the nonsignal input side can be replaced by a single resistor to ground using a standard E96 value of 1.02 kΩ with some loss in gain balancing between the two sides; see セクション 8.3.4). - Translating from a 1 k $\Omega$ differential load to a 50- $\Omega$ environment introduces considerable insertion loss in the measurements (–31.8 dB in $\boxtimes$ 7-1). The measurement path insertion loss is normalized out when reporting the frequency response curves to show the gain response to the FDA output pins. - In the pass band for the output balun, the network analyzer 50 Ω load reflects to be in parallel with the 52.3 Ω shunt termination. These elements combine to show a differential 1 kΩ load at the output pins of the THS4552. The source impedance presented to the balun is a differential 50 Ω source. ☒ 7-2 and ☒ 7-3 show the TINA-TI™ model (available as a TINA-TI™ simulation file) and resulting response flatness for this relatively low-frequency balun providing 0.1 dB flatness through 100 MHz. L1's Inductance : 198.94 uH L2's Inductance : 198.94 uH Mutual Inductance : 198.92972 uH 図 7-2. Output Measurement Balun Simulation Circuit in TINA-TI™ 図 7-3. Output Measurement Balun Flatness Test Copyright © 2021 Texas Instruments Incorporated Starting from the test circuit of 🗵 7-1, various elements are modified to show the effect of these elements over a range of design targets, specifically: - The gain setting is changed by adjusting the $R_T$ and the two $R_G$ elements to provide a 50 $\Omega$ input match and setting the feedback resistors to 1 k $\Omega$ . - Output loading of both resistive and capacitive load testing. Changing to lower resistive loads is accomplished by adding parallel resistors across the output pins in $\boxtimes$ 7-1. Changing to capacitive loads adds series output resistors to a differential capacitance before the 1 k $\Omega$ sense path of $\boxtimes$ 7-1. - Power-supply settings. Most often, a single 5 V test uses a ±2.5 V supply and a 3 V test uses ±1.5 V supplies with the V<sub>OCM</sub> input control at ground. - The disable control pin (PD) is tied to the positive supply (V<sub>S+</sub>) for any active channel test. ### 7.2 Output Interface Circuit for DC-Coupled Differential Testing The pulse response plots were taken using the output circuit of $\boxtimes$ 7-4. The two sides of this circuit present a 500 $\Omega$ load to ground (for a differential 1 k $\Omega$ load) with a 50 $\Omega$ source to the two scope inputs. Trace math is used to combine the two sides into the pulse response plots of Figure 6-7 to Figure 6-8 and Figure 6-9 to Figure 6-10. Using balanced bipolar supplies for this test ensures that the THS4552 outputs deliver a ground-centered differential swing. This setup produces no dc load currents using the circuit of $\boxtimes$ 7-4. Copyright © 2016, Texas Instruments Incorporated **図** 7-4. Output Interface for DC-Coupled Differential Outputs ### 7.3 Output Common-Mode Measurements The circuit of **2** 7-5 is a typical setup for common-mode measurements. 図 7-5. Output Common-Mode Measurements Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated In $\boxtimes$ 7-5, the differential path is simply terminated back to ground on the two 1 k $\Omega$ input resistors and the V<sub>OCM</sub> control input is driven from a 50 $\Omega$ matched source for the frequency response and step response curves of Figure 6-43 and Figure 6-44. The outputs are summed to a center point (to obtain the average, or common-mode, output) through two 100 $\Omega$ resistors. These 100 $\Omega$ resistors form an equivalent 50 $\Omega$ source to the common-mode output for measurements. This common-mode test circuit is available as a TINA-TI<sup>TM</sup> simulation file. Figure 6-45 illustrates the common-mode output noise measurements with either a ground on the VOCM input pin or with the VOCM input pin floating. The higher noise in Figure 6-45 for a floated input can be reduced by including a capacitor to ground at the VOCM control input pin. ### 7.4 Differential Amplifier Noise Measurements To extract out the input-referred noise terms from the total output noise, a measurement of the differential output noise is required under two external conditions to emphasize the different noise terms. A high-gain, low resistor value condition is used to emphasize the differential input voltage noise and a higher $R_F$ at low gains is used to emphasize the two input current noise terms. The differential output noise must be converted to single-ended with added gain before being measured by a spectrum analyzer. At low frequencies, a zero 1/f noise, high-gain, differential to single-ended instrumentation amplifier (such as the INA188) is used. At higher frequencies, a differential to single-ended balun is used to drive into a high-gain, low-noise, op amp (such as the LMH6629). In this case, the THS4552 outputs drive 25 $\Omega$ resistors into a 1:1 balun where the balun output is terminated single-endedly at the LMH6629 input with 50 $\Omega$ . This termination provides a modest 6 dB insertion loss for the THS4552 differential output noise that is then followed by a 40 dB gain setting in the very wideband LMH6629. ### 7.5 Balanced Split-Supply Versus Single-Supply Characterization Although most end applications use a single-supply implementation, most characterizations are done on a split balanced supply. Using a split balanced supply keeps the I/O common-mode inputs near midsupply and provides the most output swing with no dc bias currents for level shifting. These characterizations include the frequency response, harmonic distortion, and noise plots. The time domain plots are in some cases done through the single-supply characterization to obtain the correct movement of the input common-mode voltage. #### 7.6 Simulated Characterization Curves In some cases, a characteristic curve can only be generated through simulation. A good example of this scenario is the output balance plot of Figure 6-40. This plot shows the best-case output balance (output differential signal versus output common-mode signal) using exact matching on the external resistors in simulation using a single-ended input to differential output configuration. The actual output balance is set by resistor mismatch at low frequencies but intersects and follows the high-frequency portion of Figure 6-40. The remaining simulated plots include: - A<sub>OI</sub> gain and phase, see Figure 6-37. - Large and small-signal settling times, see Figure 6-11 and Figure 6-25. - Closed-loop output impedance versus frequency, see Figure 6-38. - CMRR versus frequency, see Figure 6-41. - PSRR versus frequency and output common-mode voltage, see Figure 6-42, Figure 6-47, and Figure 6-48. Copyright © 2021 Texas Instruments Incorporated ### 7.7 Terminology and Application Assumptions Numerous common terms that are unique to this type of device exist. This section identifies and explains these terms. - Fully differential amplifier (FDA). This term is restricted to devices offering what appears similar to a differential inverting op amp design element that requires an input resistor (not a high-impedance input) and includes a second internal control loop that sets the output average voltage (V<sub>OCM</sub>) to a default or set point. This second common-mode control loop interacts with the differential loop in certain configurations. - The desired output signal at the two output pins is a differential signal that swings symmetrically around a common-mode voltage, which is the average voltage for the two outputs. - Single-ended to differential. The output must always be used differentially in an FDA; however, the source signal can be either a single-ended or a differential source with a variety of implementation details for either source. For an FDA operating in single-ended to differential, only one of the two input signals is applied to one of the input resistors. - The common-mode control has limited bandwidth from the input VOCM pin to the common-mode output voltage. The internal loop bandwidth beyond the input V<sub>OCM</sub> buffer is a much wider bandwidth than the reported V<sub>OCM</sub> bandwidth, but is not directly discernable. A very wide bandwidth in the internal V<sub>OCM</sub> loop is required to perform an effective and low-distortion single-ended to differential conversion. Several features in the application of the THS4552 are not explicitly stated, but are necessary for correct operation. These features are: - Good power-supply decoupling is required. Often a larger capacitor (2.2 µF, typical) is used along with a high-frequency, 0.1 µF supply decoupling capacitor at the device supply pins. For single-supply operation, only the positive supply has these capacitors. Where a split supply is used, connect these capacitors to ground on both sides with the larger capacitor placed some distance from the package and shared among multiple channels of the THS4552, if used. A separate 0.1 µF capacitor must be provided to each device at the device power pins. With cascaded or multiple parallel channels, including ferrite beads from the larger capacitor to the local high-frequency decoupling capacitor is often useful. - Although often not stated, the power disable pin (PD) is tied to the positive supply when only an enabled channel is desired. - Virtually all ac characterization equipment expects a 50 $\Omega$ termination from the 50 $\Omega$ source and a 50 $\Omega$ , single-ended source impedance from the device outputs to the 50 $\Omega$ sensing termination. This condition is achieved in all characterizations (often with some insertion loss) but is not necessary for most applications. Matching impedance is most often required when transmitting over longer distances. Tight layouts from a source, through the THS4552, and to an ADC input do not require doubly-terminated lines or filter designs. The only exception is if the source requires a defined termination impedance for correct operation (for example, mixer outputs). - The amplifier signal path is flexible for use as single or split-supply operation. Most applications are intended to be single supply, but any split-supply design can be used as long as the total supply voltage across the TH4552 is less than 5.5 V and the required input, output, and common-mode pin headrooms to each supply are taken into account. When left open, the VOCM pin defaults to near midsupply for any combination of split or single supplies used. The disable pin (PD) is referenced to the negative rail. Using a negative supply requires that PD be pulled down to within 0.55 V of the negative supply to disable the amplifier. - External element values are normally assumed to be accurate and matched. In an FDA, this assumption translates to equal feedback resistor values and a matched impedance from each input summing junction to either a signal source or a dc bias reference on each side of the inputs. Unbalancing these values introduces non-idealities in the signal path. For the signal path, imbalanced resistor ratios on the two sides creates a common-mode to differential conversion. Furthermore, mismatched R<sub>F</sub> values and feedback ratios create additional differential output error terms from any common-mode dc or ac signal or noise terms. Using standard 1% resistor values is a typical approach and generally leads to some nominal feedback ratio mismatch. Modestly mismatched resistors or ratios do not by themselves degrade harmonic distortion. Where there is a meaningful common-mode noise or distortion coming in that gets converted to differential via an element or ratio mismatch. For the best dc precision, use 0.1% accuracy resistors that are readily available in E96 values (1% steps). Product Folder Links: THS4552 ### 8 Detailed Description ### 8.1 Overview In addition to the core differential I/O voltage feedback gain block, there are two 5.2 k $\Omega$ resistors internally across the outputs to sense the average voltage at the outputs. These resistors feed the average voltage back into a $V_{CM}$ error amplifier where the voltage is compared to either a default voltage divider across the supplies or an externally set $V_{OCM}$ target voltage. When the amplifier is disabled, the default mid-supply bias string is disabled to save power. #### 8.2 Functional Block Diagram ### 8.3 Feature Description #### 8.3.1 Differential Open-Loop Gain and Output Impedance The most important elements to the closed-loop performance are the open-loop gain and open-loop output impedance. $\boxtimes$ 8-1 and $\boxtimes$ 8-2 show the simulated differential open-loop gain and phase from the differential inputs to the differential outputs with no load and with a 100 $\Omega$ load. Operating with no load removes any effect introduced by the open-loop output impedance to a finite load. This $A_{OL}$ simulation removes the 0.6 pF internal feedback capacitors to isolate the forward path gain and phase (see $\boxtimes$ 12-1). The 0.6 pF capacitance becomes part of the feedback network that sets the noise gain and phase combined with the external elements. The simulated differential open-loop output impedance is shown in $\boxtimes$ 8-3. This impedance combines with the load to shift the apparent open-loop gain and phase to the output pins when the load changes. The rail-to-rail output stage shows a very high impedance at low frequencies that reduces with frequency to a lower midrange value and then peaks again at higher frequencies. The maximum value at low frequencies is set by the common-mode sensing resistors to be a 10.5 k $\Omega$ dc value (see $299 \times 8.2$ ). This high impedance at a low frequency is significantly reduced in closed-loop operation by the loop gain, as shown in the closed-loop output impedance of Figure 6-38. 389 8-1 compares the no load 389 Again to the 389 Again driving a 100 389 load that shows the effect of the output impedance. The heavier loads pull the 389 Again down faster to lower crossovers with more phase shift at the lower frequencies. The much faster phase roll-off for the 100 $\Omega$ differential load explains the greater peaked response illustrated in Figure 6-4 and Figure 6-22 when the load decreases. This same effect happens for the RC loads common with converter interface designs. Use the TINA-TI<sup>M</sup> model to verify loop phase margin in any design. #### 8.3.2 Setting Resistor Values Versus Gain The THS4552 offers considerable flexibility in the configuration and selection of resistor values. The design starts with the selection of the feedback resistor value. The 1 k $\Omega$ feedback resistor value used for the characterization curves is a good compromise between power, noise, and phase margin considerations. With the feedback resistor values selected (and set equal on each side) the input resistors are set to obtain the desired gain with input impedance also set with these input resistors. Differential I/O designs provide an input impedance that is the sum of the two input resistors. Single-ended input to differential output designs present a more complicated input impedance. Most characteristic curves implement the single-ended to differential design as the more challenging requirement over differential-to-differential I/O. For single-ended, matched, input impedance designs, $\frac{1}{8}$ 8-1 illustrates the suggested standard resistors set to approximately a 1 kΩ feedback. This table assumes a 50 Ω source and a 50 Ω input match and uses a single resistor on the non-signal input side for gain matching. Better matching is possible using the same three resistors on the non-signal input side as on the input side. $\boxed{2}$ 8-4 shows the element values and naming convention for the gain of 1 V/V configuration where the gain is defined from the matched input at R<sub>T</sub> to the differential output. Copyright © 2016, Texas Instruments Incorporated ### 図 8-4. Single-Ended to Differential Gain of 1 V/V with Input Matching Using Standard Resistor Values Starting from a target feedback resistor value, the desired input matching impedance, and the target gain $(A_V)$ , the required input $R_T$ value is given by solving the quadratic of $\not\equiv$ 1. $$R_{T}^{2} - R_{T} \frac{2R_{S} \left(2R_{F} + \frac{R_{S}}{2}A_{V}^{2}\right)}{2R_{F} \left(2 + A_{V}\right) - R_{S}A_{V}(4 + A_{V})} - \frac{2R_{F}R_{S}^{2}A_{V}}{2R_{F} \left(2 + A_{V}\right) - R_{S}A_{V}(4 + A_{V})} = 0$$ (1) When this value is derived, the required input side gain resistor is given by $\pm$ 2 and then the single value for R<sub>G2</sub> on the non-signal input side is given by $\pm$ 3: $$R_{G1} = \frac{2\frac{R_F}{A_V} - R_S}{1 + \frac{R_S}{R_T}}$$ (2) $$R_{G2} = \frac{2\frac{R_F}{A_V}}{1 + \frac{R_S}{R_T}}$$ (3) Copyright © 2021 Texas Instruments Incorporated Using these expressions to generate a swept gain table of values results in 表 8-1, where the best standard 1% resistor values are shown to minimize input impedance and gain error to target. GAIN (V/V) $R_T(\Omega)$ $R_F(\Omega)$ $R_{G1}(\Omega)$ $R_{G2}(\Omega)$ $Z_{IN}(\Omega)$ $A_V(V/V)$ 0.1 1000 10000 49.9 10000 49.66 0.09965 1 1000 976 51.1 1000 49.2 1.0096 2 1020 499 52.3 523 48.9 1.988 5 1000 59 50.2 5.057 187 215 10 1020 88.7 69.8 118 50.6 10.09 表 8-1. Swept Gain 50 $\Omega$ Input Match with R<sub>F</sub> = 1 k $\Omega$ (±1 Standard Values) Where an input impedance match is not required, simply set the input resistor to obtain the desired gain without an additional resistor to ground (remove $R_T$ in $\boxtimes$ 8-4). This scenario is common when coming from the output of another single-ended op amp (such as the OPA192). This single-ended to differential stage shows a higher input impedance than the physical $R_G$ as given by the expression for $Z_A$ (active input impedance) shown as $\not \equiv 1$ . $$Z_{A} = R_{G1} \frac{\left(1 + \frac{R_{G1}}{R_{G2}}\right) \left(1 + \frac{R_{F}}{R_{G1}}\right)}{2 + \frac{R_{F}}{R_{G2}}}$$ (4) Using $\not \equiv 4$ for the gain of 1 V/V with all resistors equal to 1 k $\Omega$ shows an input impedance of 1.33 k $\Omega$ . The increased input impedance comes from the common-mode input voltage at the amplifier pins moving in the same direction as the input signal. The common-mode input voltage must move to create the current in the non-signal input R<sub>G</sub> resistor to produce the inverted output. The current flow into the signal-side input resistor is impeded because the common-mode input voltage moves with the input signal, thus increasing the apparent input impedance in the signal input path. #### 8.3.3 I/O Headroom Considerations The starting point for most designs is to assign an output common-mode voltage for the THS4552. For accoupled signal paths, this voltage is often the default midsupply voltage to retain the most available output swing around the voltage centered at the $V_{\rm OCM}$ voltage. For dc-coupled designs, set this voltage with consideration to the required minimum headroom to the supplies as described in the table specifications of Electrical Characteristics for the $V_{\rm OCM}$ control. For precision ADC drivers, this output $V_{\rm OCM}$ becomes the input $V_{\rm CM}$ to the ADC. Often, $V_{\rm CM}$ is set to $V_{\rm REF}$ / 2 to center the differential input on the available input when precision ADCs are being driven. From the target output $V_{OCM}$ , the next step is to verify that the desired output differential peak-to-peak voltage $(V_{OPP})$ stays within the supplies. For any desired differential $V_{OPP}$ , make sure that the absolute maximum voltage at the output pins swings with $\pm$ 5 and $\pm$ 6 and confirm that these expressions are within the supply rails minus the output headroom required for the RRO device. $$V_{Omax} = V_{OCM} + \frac{V_{OPP}}{4}$$ (5) $$V_{Omin} = V_{OCM} - \frac{V_{OPP}}{4} \tag{6}$$ Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated For instance, when the THS4552 drives the ADC3223 with a 0.95 $V_{CM}$ control using a single 3.0 V supply, the negative-going signal sets the maximum output swing from 0.95 $V_{CM}$ to 0.2 V above ground. This 0.75 V, single-sided swing becomes an available 4 × 0.75 V = 3 $V_{PP}$ differential around the nominal 0.95 $V_{CM}$ output common-mode voltage. On the high side, the maximum output is equal to 1.7 V (0.95 V + 0.75 V), which is well within the allowed maximum range of 2.8 V (3.0 V – 0.2 V). This available 3 $V_{PP}$ maximum differential output is also well beyond the maximum value required for the 2 $V_{PP}$ input ADS3223. With the output headrooms confirmed, the input junctions must also stay within the operating range. The input range limitations only appear when approaching the positive supply where a maximum 1.3 V headroom is required over the full temperature range because the input range extends to the negative supply voltage over the full temperature range. The input pins operate at voltages set by the external circuit design, the required output $V_{OCM}$ , and the input signal characteristics. For differential-to-differential designs where there is no signal-related movement in the input $V_{ICM}$ voltages, ac-coupled differential input designs have a $V_{ICM}$ equal to the output $V_{OCM}$ . Going towards the positive supply, the output common-mode can be set to within 1.2 V of the supply. AC-coupled input designs violate the required 1.3 V headroom on the input pins in this case. Going towards the negative supply on the $V_{OCM}$ setting requires a minimum of 0.55 V above the supply. This extreme is always in range for the input pins that require a minimum 0 V headroom to the negative supply. DC-coupled differential input designs must check the voltage divider from the source common-mode input voltage to the THS4552 $V_{OCM}$ setting. This result must be equal to an input $V_{ICM}$ within the specified range. If the source $V_{CM}$ can vary over some voltage range, validate this result over that range before proceeding. For single-ended input to differential output designs, the $V_{ICM}$ is nominally at a voltage set by the external configuration with a small swing around the nominal value because of the common-mode loop. An ac-coupled, single-ended input to differential output design places an average input $V_{ICM}$ equal to the output $V_{OCM}$ for the FDA with an ac-coupled swing around the $V_{OCM}$ voltage following the input voltage. A dc-coupled, single-ended input to differential design gets a nominal input $V_{ICM}$ set by the source signal common-mode level and the $V_{OCM}$ output voltage with a small signal-related swing around the nominal $V_{ICM}$ voltage. One approach to deriving the $V_{ICM}$ voltage range for any single-ended input to differential output design is to observe the output voltage swing on the non-signal input side of the FDA outputs and simply take the voltage division on the input pin to ground or to the dc reference used on that side. An example analysis is shown in $\boxtimes$ 8-5 using a Thevenized version of the gain of 2 values listed in $\lessapprox$ 8-1 for a 50 $\Omega$ matched impedance, accoupled design. In this example, a single 3.3 V supply is used with the $V_{OCM}$ defaulted to midsupply or 1.65 V as a common-mode output voltage. This value is also the common-mode voltage on the input pins for the ac-coupled input to the FDA. Targeting a 4 $V_{PP}$ differential output swing means each output pin swings $\pm 1$ V around this 1.65 V common-mode voltage. This output swing is in range because the full swing is 0.65 V to 2.65 V relative to ground, which is well within the 0.2 V output headroom requirements on a single 3.3 V supply. 図 8-5. Input Swing Analysis Circuit with AC-Coupled, Single-Ended to Differential Signal Path Copyright © 2021 Texas Instruments Incorporated The output on the lower side of this design ranges from 0.65 V to 2.65 V. This 2 $V_{PP}$ swing (on just one side, the other output is an inverted version and gives the 4 $V_{PP}$ differential maximum) is divided back by the $R_{F2}$ and $R_{G2}$ divider to the input pins to form a common-mode input swing on top of the 1.65-V input common-mode voltage. This divider is 0.339 × 2 $V_{PP}$ = 0.678 $V_{PP}$ or $\pm 0.34$ V around the 1.65 V input common-mode voltage. The 1.31 V to 1.99 V common-mode input swing for this design is in range for the 0 V to 2.2 V available input range (the maximum headroom is 3.3 V – 1.1 V, which is equal to 2.2 V). These voltage swings can be directly observed using the SBOC460 TINA-TI $^{\text{TI}}$ simulation file. Shifting the $V_{OCM}$ down slightly (if allowed by the design requirements) is a good way to improve the positive-swinging input headroom for this low-voltage design. Taking a more complex example by using the THS4552 to attenuate a large bipolar input signal in a dc-coupled design for an ADC is shown in $\boxtimes$ 8-6. To remove the peaking for this low-noise gain design, the two C<sub>F</sub> elements and an input capacitor are added to shape the noise gain at high frequencies to a capacitive divider, as described in $2000 \times 1.8$ . In this example (including the 1.2 pF internal differential capacitor at the inputs and the 0.6 pF internal feedback capacitors), the high-frequency noise gain is 3 V/V and a flat frequency response with approximately 45 MHz of -3 dB BW is delivered. Copyright © 2016, Texas Instruments Incorporated 図 8-6. DC-Coupled, Single-Ended to Differential Attenuator Design In this example, the output $V_{OCM}$ is 4.096~V / 2, which equals 2.048~V and the source signal $V_{CM}$ is 0~V. These values set the nominal input pin $V_{ICM}$ to $2.048~V \times 4.99~k\Omega$ / $(4.99~k\Omega + 1~k\Omega) = 1.71~V$ . Applying a $\pm 18~V$ input at the $4.99~k\Omega$ input resistor produces a $7.2~V_{PP}$ differential output. That is, a $\pm 1.8~V$ swing on the lower output side around the 2.048~V common-mode voltage. This 0.248~V to 3.84~V relative-to-ground swing at the output is well within the 0.2~V output headrooms to the 0~V to 5~V supplies used in the example in $\boxtimes$ 8-6 (with the same swing inverted on the other output side). That output swing on the lower side produces an attenuated input common mode swing of $(\pm 1.8~V \times (4.99~k\Omega / (4.99~k\Omega + 1~k\Omega)) = \pm 1.5~V$ around the midscale input bias of 1.71~V. This 0.2-V to 3.2~V input common-mode swing is well within the available 0~V to 3.8~V input range. This $\pm 18~V$ bipolar input signal is delivered to a SAR ADC with a $7.2~V_{PP}$ differential output with all I/O nodes operating in range using a single 5~V supply design. The source must sink the $2.048~V/5.99~k\Omega = 0.34~mA$ common-mode levelshifting current to take the input 0~V common-mode voltage up to the midscale $1.71~V~V_{ICM}$ operating voltage. Using the single-ended input impedance of $\pm 4$ , the source must also drive an apparent input load of $5.44~k\Omega$ . Most designs do not run into an input range limit. However, using the approach shown in this section can allow a quick assessment of the input $V_{ICM}$ range under the intended full-scale output condition. The TINA-TI<sup>TM</sup> simulation file for $\boxtimes$ 8-6 can be used to plot the input voltages under the intended swings and application circuit to verify that there is no limiting from this effect. Driving the I/O nodes out of range in the TINA-TI<sup>TM</sup> model results in convergence problems. Increasing the positive and negative supplies slightly in simulation is an easy way to discover the simulated swings that might be going out of range. As a third example of arriving at the input pin voltage swings, use the design of $\boxtimes$ 9-20 (the ADC3241 design). Thevenize the source to just one input resistor to get an expression for the input V<sub>ICM</sub> in terms of the input voltage to be derived. $\boxtimes$ 8-7 shows the gain of 5 V/V, dc-coupled, matched input impedance, single-ended to differential circuit of $\boxtimes$ 9-20 with both sides reduced to a single input resistor. In $\boxtimes$ 9-20, the design operates on a single 3.3 V supply with an output V<sub>OCM</sub> equal to 0.95 V to directly connect to TI's line of low-power ADC3xxx series of 12- and 14-bit ADCs. This family accepts a 2 V<sub>PP</sub> maximum differential voltage, which (at the input-terminating resistor of $\boxtimes$ 9-20) is a ±0.2 V swing. Going back to the source through the matching resistor is then a ±0.4 V source swing. Thevenizing that source with the R<sub>T</sub> element provides the ±0.217 V shown in $\boxtimes$ 8-7 and the total R2 as the sum of R<sub>G1</sub> and 50 $\Omega$ || 59 $\Omega$ . 図 8-7. Input V<sub>ICM</sub> Analysis Circuit From the Design of 図 9-20 For an input signal ( $V_{THEV}$ ) that swings around ground as $\pm V_{THEV}$ , the input pins are within a range given by $\pm 7$ , which is a superposition of the output $V_{OCM}$ divided back to the input nodes and half of the input $\pm V_{THEV}$ signal. $$V_{ICM} = V_{OCM} \frac{R_G}{R_G + R_F} \pm \frac{V_{THEV}}{2} \times \frac{R_F}{R_F + R_G}$$ $$(7)$$ Using the values from the design of $\boxtimes$ 8-7, the computed input range for the THS4552 input pins is $V_{ICM}$ = 0.168 V ± 0.89 mV or 0.079 V to 0.257 V at the input pins. These values are well within range for the negative rail input available in the THS4552. A simpler approach to arriving at the input common mode range for this DC coupled single supply design would be to take the output voltage swing range on the lower side (non – signal input side) and simply divide it back through its resistor divider to ground on that side. The output pin voltage swing is $0.95 \text{ V} \pm 0.5 \text{ V}$ or 0.45 V to 1.45 V. This swing is divided back to the input $V_{ICM}$ by a 215 / (215 + 1000) = 0.177 ratio. This ratio computes the input pin range as 79 mV to 0.256 V, matching the input source swing results in $\pm$ 7. The TINA-TI<sup>TM</sup> model for $\boxtimes$ 8-7 (available as SBOC472) also provides these input swings as shown in the simplified circuit of $\boxtimes$ 8-8. The large centered swing is the differential output voltage at the THS4552 output pins (which is actually the two outputs swinging $\pm$ 0.5 V around a 0.95 $V_{CM}$ ), the small centered bipolar swing is the input swing for the thevenized source of $\boxtimes$ 8-8, and the smallest $V_{PP}$ swing on a dc offset is the input $V_{ICM}$ voltage at the non-signal side input for the circuit of $\boxtimes$ 8-8. Copyright © 2021 Texas Instruments Incorporated 図 8-8. I/O Swing Simulation Using the TINA-TI™ Model ### 8.3.4 Output DC Error and Drift Calculations and the Effect of Resistor Imbalances The THS4552 offers a trimmed input offset voltage and extremely low offset drift over the full $-40^{\circ}$ C to +125°C operating range. This offset voltage combines with several other error contribution terms to produce an initial 25°C output offset error band and then a drift over temperature. For each error term, a gain must be assigned to that term. For this analysis, only dc-coupled signal paths are considered. One new source of output error (versus the typical op amp analysis) arises from the effect mismatched resistor values and ratios can have on the two sides of the FDA. Any common-mode error or drift creates a differential output error through the slight mismatches arising from the external feedback and gain setting resistor tolerances or standard value constraints. The error terms (25°C and drift), along with the gain to the output differential voltage, include input offset voltage and input offset current. Input offset voltage has a gain equal to the noise gain or $1 + R_F / R_G$ , where $R_G$ is the total dc impedance from the input pins back to the source or a dc reference (typically ground). Input offset current has a gain to the differential output through the average feedback resistor value. The remaining terms arise from an assumed range on both the absolute feedback resistor mismatch and the mismatch in the divider ratio on each side of the FDA. The first of these resistor mismatch terms is the input bias current that creates a differential output offset via $R_F$ mismatch. For simplicity, the upper $R_F$ and $R_G$ values are termed $R_{F1}$ and $R_{G1}$ with a ratio of $R_{F1}$ / $R_{G1} \equiv G1$ . The lower elements are defined as $R_{F2}$ and $R_{G2}$ with a ratio of $R_{F2}$ / $R_{G2} \equiv G2$ . To compute worst-case contributions, a maximum variation in the design resistor tolerance is used in the absolute and ratio mismatches. For instance, $\pm 1\%$ tolerance resistors are assumed, giving a worst-case G1 that is 2% higher than nominal and a G2 that is 2% lower than nominal with a worst-case $R_F$ value mismatch of 2% as well. Using a 0.1% precision resistor reduces the gain for the input bias current, but because these precision resistors are usually only available in 1% value steps, a gain mismatch term may still need to be considered. For matched impedance designs with $R_T$ and $R_{G1}$ on a single-ended to differential stage, the standard value constraint imposes a fixed mismatch in the initial feedback ratios with the tolerance of the resistors around the ratio if the non-signal input side uses a single resistor for $R_{G2}$ . Define the selected external resistor tolerance as $\pm T$ (so for 1% tolerance resistors, T = 0.01). Input bias current times the feedback resistor mismatch gain is $\pm 2 \times T \times R_{Fnom}$ . Anything that generates an output common-mode level or shift over temperature also generates an output differential error term if the two feedback ratios, G1 and G2, are not equal. An error trying to produce a shift in the output common-mode voltage is overridden by the common-mode control loop where the error becomes a balanced differential error around the output $V_{\rm OCM}$ . The terms that create a differential error from a common-mode term and feedback ratio mismatch include the desired $V_{OCM}$ voltage, any source common-mode voltage, any drift on the reference bias to the $V_{OCM}$ control pin, any internal offset and drift in the $V_{OCM}$ control path, and the input average bias current and drift. Considering just the output common-mode control and the source common-mode voltage, the conversion to output differential offsets is through $\pm 8$ . $$V_{OD} = \frac{V_{OCM} (G1 - G2) - V_{ICM} (G1 - G2)}{1 + \frac{G1 + G2}{2}}$$ (8) Neglecting any G1 and G2 mismatch because of standard values constraint, the conversion gain for these two terms can be recast in terms of the nominal $R_F$ / $R_G \equiv G$ and the tolerance T, as shown in $\not \equiv 0$ . When G increases, this conversion gain approaches 4T. $$\frac{V_{OD}}{V_{OCM}} = \frac{G}{(1+G)} \cdot \frac{4T}{(1-T^2)}$$ (9) This conversion gain to differential output error is applied to two error terms: $V_{OCM}$ and the input bias current and drift. (The source common-mode voltage is assumed to be 0 V. If not, apply this gain to the source common-mode voltage and any resulting shift in application.) The output error is applied to $V_{OCM}$ , assuming that the input control pin is driven and not floating. The input bias current and drift are multiplied by the average $R_F$ value then by the conversion gain to differential output error to create an added output differential error. As an example of using these terms to estimate the worst-case output 25°C error band and then the worst-case drift (by adding all error terms together independently), use the gain of 1 V/V configuration with $R_F = 1 \text{ k}\Omega$ and assume a ±1% tolerance on the resistors with the standard values used in $\boxtimes$ 8-9. Copyright © 2016, Texas Instruments Incorporated ### **図** 8-9. DC-Coupled Gain of 1 with $R_F = 1 k\Omega$ and Single-to-Differential Matched Input 50 Ω Impedance The standard value constraint on the non-signal input side actually produces more gain mismatch than the resistor tolerances. For $\boxtimes$ 8-9, G2 = 1000 / 1020 = 0.9804 and G1 = 1000 / 1025.6 = 0.9751 nominally, then with a ±2% tolerance around the initial gain mismatch resulting from the standard values available if 1% resistors are used. Using the maximum $25^{\circ}$ C error terms and a nominal 2.5 V input to the VOCM control pin gives $\frac{1}{8}$ 8-2, gains to the output differential error (V<sub>OD</sub>), and then the summed output error band at $25^{\circ}$ C. The output error is clearly dominated by the V<sub>OCM</sub> voltage and the effect of the feedback dividers being slightly mismatched. This analysis does not completely include resistor tolerances but the approach is the same with the wider error bands on the gain terms. For the lowest output error, this analysis shows that an exact match on the feedback dividers with precision resistors is preferred. However, doing so would require duplicating the exact network on the non-signal input side and the signal input side. Where input impedance matching is not required, the two R<sub>G</sub> resistors are simply single equal resistors and the gain mismatch is just from the tolerance of the resistors. Copyright © 2021 Texas Instruments Incorporated 表 8-2. Worst-Case Output V<sub>OD</sub> Error Band | ERROR TERM | 25°C MAX VALUE | GAIN TO V <sub>OD</sub> | OUTPUT ERROR<br>(mV) | GAIN COMMENT | |------------------------|----------------|-------------------------|----------------------|---------------------------------------------------| | Input V <sub>IO</sub> | ±0.175 mV | 1.9777 | ±0.346 | Average noise gain | | Input I <sub>OS</sub> | ±50 nA | 1000 | ±0.05 | Feedback resistor | | Input I <sub>BCM</sub> | 1.5 µA | 20 Ω | ±0.03 | Feedback resistor mismatch | | Input I <sub>BCM</sub> | 1.5 µA | 1 kΩ × 0.00268 | ±0.004 | Converted to differential by gain mismatch | | V <sub>OCM</sub> input | 2.5 V | 0.00268 | ±12.5 | V <sub>OCM</sub> to differential by gain mismatch | | | | Total | ±12.93 | | The 0.00268 conversion gain for the gain ratio mismatch is the worst-case ratio starting from the initially higher G1 value resulting from the standard value constraint and using a $\pm 1\%$ tolerance on the R<sub>F</sub> and R<sub>G</sub> elements of the ratio. Mismatch is not symmetric but is shown that way in the analysis. Normally, the expected drift in the output $V_{OD}$ is of more interest than an initial error band. $\frac{1}{2}$ 8-3 shows these terms for the RTW package and the summed results by adding all terms independently to obtain a worst-case drift. 表 8-3. Worst-Case Output Von Drift Band | ERROR TERM | MAX VALUE | GAIN TO V <sub>OD</sub> | OUTPUT ERROR<br>(μV/°C) | GAIN COMMENT | |------------------------|------------|-------------------------|-------------------------|---------------------------------------------------| | Input V <sub>IO</sub> | ±1.8 μV/°C | 1.9777 | ±3.56 | Average noise gain | | Input I <sub>OS</sub> | ±120 pA/°C | 1000 | ±0.12 | Feedback resistor | | Input I <sub>BCM</sub> | 5.0 nA/°C | 20 Ω | ±0.10 | Feedback resistor mismatch | | Input I <sub>BCM</sub> | 5.0 nA/°C | 1 kΩ × 0.00268 | ±0.014 | Converted to differential by gain mismatch | | V <sub>OCM</sub> input | ±10 μV/°C | 0.00268 | ±0.027 | V <sub>OCM</sub> to differential by gain mismatch | | | | Total | ±3.82 | | In $\pm$ 8-3, the input offset voltage drift dominates the output drift. For the last term, the drift for the V<sub>OCM</sub> path is just for the internal offset drift of the common-mode path with a driven input. Any added external drift on the source of the V<sub>OCM</sub> input must also be considered. This type of calculation can be repeated for the exact application circuit considering each of these terms in the context of a specific design. The absolute accuracy and drift for the THS4552 are exceptionally good. Mismatched resistor feedback ratios combined with a high drift in the $V_{OCM}$ control input can actually dominate the output $V_{OD}$ drift. Where the output differential precision is more important than the input matching accuracy, consider matching the networks on the two sides of the input to obtain improved nominal G1 to G2 match. The gains for the input bias current error terms are relatively low when using the 1 k $\Omega$ feedback values. Higher $R_F$ values provide the input-current-related drift terms more gain. #### 8.4 Device Functional Modes The wideband FDA requires external resistors for correct signal-path operation. When configured for the desired input impedance and gain setting with these external resistors, the amplifier can be either on with the $\overline{PD}$ pin asserted to a voltage greater than $(V_{S_-})$ + 1.15 V, or turned off by asserting $\overline{PD}$ low (within 0.55 V of the negative supply). Disabling the amplifier shuts off the quiescent current and stops correct amplifier operation. The signal path is still present for the source signal through the external resistors, which provides poor signal isolation from the input to output in power-down mode. Internal protection diodes remain present across the input pins in both operating and shutdown mode. Large input signals during disable can turn on the input differential protection diodes, thus producing a load current in the supply even in shutdown. Product Folder Links: THS4552 WW.tij.co.jp JAJSCV0B – DECEMBER 2016 – REVISED JUNE 2 The VOCM control pin sets the output average voltage. Left open, VOCM defaults to an internal midsupply value. Driving this high-impedance input with a voltage reference within the valid range sets a target for the internal $V_{CM}$ error amplifier. If floated to obtain a default midsupply reference for VOCM, an external decoupling capacitor is recommended to be added on the VOCM pin to reduce the otherwise high output noise for the internal high-impedance bias (see Figure 6-45). #### 8.4.1 Operation from Single-Ended Sources to Differential Outputs One of the most useful features supported by the FDA device is an easy conversion from a single-ended input to a differential output centered on a user-controlled, common-mode level. Although the output side is relatively straightforward, the device input pins move in a common-mode manner with the input signal. The common-mode voltage at the input pins, which moves with the input signal, increases the apparent input impedance to be greater than the $R_G$ value. The input active impedance issue applies to both ac- and dc-coupled designs, and requires somewhat more complex solutions for the resistors to account for this active impedance, as discussed in $2922 \times 8.3.2$ . # 8.4.1.1 AC-Coupled Signal Path Considerations for Single-Ended Input to Differential Output Conversions When the signal path can be ac-coupled, the dc biasing for the THS4552 becomes a relatively simple task. In all designs, start by defining the output common-mode voltage. The ac-coupling issue can be separated for the input and output sides of an FDA design. The input can be ac-coupled and the output dc-coupled, or the output can be ac-coupled and the input dc-coupled, or both can be ac-coupled. One situation where the output can be dc-coupled (for an ac-coupled input), is when driving directly into an ADC where the $V_{\rm OCM}$ control voltage uses the ADC common-mode reference to directly bias the FDA output common-mode voltage to the required ADC input common-mode voltage. In any case, the design starts by setting the desired $V_{\rm OCM}$ . When an ac-coupled path follows the output pins, the best linearity is achieved by operating VOCM at mid-supply, which can be easily delivered by floating the VOCM pin. The $V_{\rm OCM}$ voltage must be within the linear range for the common-mode loop, as specified in the headroom specifications (approximately 0.7 V greater than the negative supply and 1.3 V less than the positive supply for the full $-40\,^{\circ}$ C to $+125\,^{\circ}$ C operation). If the output path is also ac-coupled, simply letting the VOCM control pin float is usually preferred in order to obtain a midsupply default $V_{\rm OCM}$ bias with minimal elements. To limit noise, place a 0.1 $\mu$ F decoupling capacitor on the VOCM control pin to ground. After $V_{OCM}$ is defined, check the target output voltage swing to ensure that the $V_{OCM}$ plus the positive and negative output swing on each side does not clip into the supplies. If the desired output differential swing is defined as $V_{OPP}$ , divide by 4 to obtain the $\pm V_P$ (peak voltage) swing around $V_{OCM}$ at each of the two output pins (each pin operates 180° out of phase with the other). Check that $V_{OCM} \pm V_P$ does not exceed the absolute supply rails for the rail-to-rail output (RRO) device. Common-mode current does not flow from the common-mode output voltage set by the VOCM pin towards the device input pins side, because both the source and balancing resistor on the non-signal input side are dc blocked (see $\boxtimes$ 8-5). The ac-coupled input path sets the input pin common-mode voltage equal to the output common-mode voltage. The input pin positive headroom requirement (1.2 V) is less than the $V_{OCM}$ positive headroom (1.3 V). If the $V_{OCM}$ is in range, the input pins are also in range for the accoupled input configuration. This headroom requirement functions similarly for when the output $V_{OCM}$ voltage approaches the negative supply. The approximate minimum headroom of 0.6 V to the negative supply on the $V_{OCM}$ voltage is greater than the input pin voltage headroom of approximately 0 V for the negative rail input design. The input common-mode voltage is also in range if the output common-mode voltage is in range and above 0.6 V from the negative supply because the input common-mode voltage follows the output $V_{OCM}$ setting for ac-coupled input designs. Copyright © 2021 Texas Instruments Incorporated #### 8.4.1.2 DC-Coupled Input Signal Path Considerations for Single-Ended to Differential Conversions The output considerations remain the same as for the ac-coupled design. Again, the input can be dc-coupled when the output is ac coupled. A dc-coupled input with an ac-coupled output can have some advantages to move the input $V_{ICM}$ down by adjusting the $V_{OCM}$ down if the source is ground referenced. When the source is dc-coupled into the THS4552 (see $\boxtimes$ 8-4), both sides of the input circuit must be dc-coupled to retain differential balance. Normally, the non-signal input side has an $R_G$ element biased to whatever the source midrange is expected to be, provided that this midscale reference gives a balanced differential swing around $V_{OCM}$ at the outputs. Often, $R_{G2}$ is simply grounded for dc-coupled, bipolar-input applications. This configuration provides a balanced differential output if the source swings around ground. If the source swings from ground to some positive voltage, grounding $R_{G2}$ gives a unipolar output differential swing from both outputs at VOCM (when the input is at ground) to one polarity of the swing. Biasing $R_{G2}$ to an expected midpoint for the input signal creates a differential output swing around VOCM. One significant consideration for a dc-coupled input is that VOCM sets up a common-mode bias current from the output back through $R_F$ and $R_G$ to the source on both sides of the feedback. Without input balancing networks, the source must sink or source this dc current. After the input signal range and biasing on the other $R_G$ element is set, check that the voltage divider from $V_{OCM}$ to $V_{IN}$ through $R_F$ and $R_G$ (and possibly $R_S$ ) establishes an input $V_{ICM}$ at the device input pins that is in range. If the average source is at ground, the negative rail input stage for the THS4552 is in range for applications using a single positive supply and a positive output $V_{OCM}$ setting because this dc common-mode current lifts the average FDA input summing junctions up off of ground to a positive voltage (the average of the V+ and V- input pin voltages on the FDA). TINA-TI<sup>TM</sup> simulations of the intended circuit offer a good check for input and output pin voltage swings (see $\boxtimes$ 8-7). ## 8.4.2 Operation from a Differential Input to a Differential Output In many ways, this method is a much simpler way to operate the FDA from a design equations perspective. Again, assuming that the two sides of the circuit are balanced with equal $R_F$ and $R_G$ elements, the differential input impedance is now just the sum of the two $R_G$ elements to a differential inverting summing junction. In these designs, the input common-mode voltage at the summing junctions does not move with the signal but must be dc biased in the design range for the input pins and must take into account the voltage headroom required to each supply. Slightly different considerations apply to ac- or dc-coupled differential input to differential output designs, as described in the following sections. #### 8.4.2.1 AC-Coupled, Differential-Input to Differential-Output Design Issues The most common way to use the THS4552 with an ac-coupled differential source is to simply couple the input into the $R_G$ resistors through the blocking capacitors. $\boxtimes$ 8-10 shows a typical blocking capacitor approach to a differential input. An optional input differential termination resistor $(R_M)$ is included in this design. The $R_M$ element allows the input $R_G$ resistors to be scaled up and still delivers lower differential input impedance to the source. In this example, the $R_G$ elements sum to show a 1 k $\Omega$ differential impedance and the $R_M$ element combines in parallel to provide a net 500 $\Omega$ ac differential impedance to the source. Again, the design ideally proceeds by selecting the $R_F$ element values, then the $R_G$ to set the differential gain, and then an $R_M$ element (if needed) to achieve a target input impedance. Alternatively, the $R_M$ element can be eliminated, with the 2 × $R_G$ elements set to the desired input impedance and $R_F$ set to obtain the differential gain (equal to $R_F$ / $R_G$ ). Product Folder Links: THS4552 図 8-10. Example AC-Coupled Differential Input Design The dc biasing for an ac-coupled differential input design is very simple. The output $V_{OCM}$ is set by the input control voltage and, because there is no dc current path for the output common-mode voltage (as long as $R_M$ is only differential and not split and connected to ground for instance), the dc bias also sets the common-mode operating points for the input pins. For a purely differential input, the voltages on the input pins remain fixed at the output $V_{OCM}$ setting and do not move with the input signal (unlike the single-ended input configurations where the input pin common-mode voltages do move with the input signal). The SLOC341 TINA-TI<sup>TM</sup> simulation file is available for $\boxtimes 8$ -10. ## 8.4.2.2 DC-Coupled, Differential-Input to Differential-Output Design Issues Operating the THS4552 with a dc-coupled differential input source is very simple and only requires that the input pins stay in range for the dc common-mode operating voltage. The example in ☒ 8-11 takes the output of a dual precision op amp (such as the OPA2192) where a high differential input signal is attenuated by the THS4552 down into the range of an 18-bit SAR ADC such as the 2-MSPS ADS9110. The input stage provides a differential gain of 21 V/V with a common-mode gain of 1 V/V. This example amplifies a small differential signal on top of a very-wide range common-mode voltage. The input common-mode voltage appears at the outputs of the OPA2192. The input common-mode voltage is level shifted by the FDA common-mode control to be at the required output common-mode voltage to drive the ADS9110 SAR ADC (with a 4.096 V reference, as shown in ☒ 8-11); the FDA output common-mode voltage must be at the 2.048 V shown in ☒ 8-11. This design offers a very high CMRR using the common-mode control loop of the FDA to reset the output common-mode voltage from that delivered to the inputs of the OPA2192. The actual CMRR from the OPA2192 inputs to the FDA outputs is dominated by the resistor mismatches in the FDA. The feedback and differential input capacitors are included to shape the noise gain as described in セクション 9.1.8. This full example circuit is available as a TINA-TI™ simulation file. Copyright © 2021 Texas Instruments Incorporated Copyright © 2016, Texas Instruments Incorporated 図 8-11. Example DC-Coupled Differential I/O Design from a Precision Dual Op Amp to an 18-Bit SAR #### **8.4.3 Input Overdrive Performance** Figure 6-30 illustrates a 2X overdrive triangle waveform for the THS4552. The input resistor is driven with a $\pm 9$ V swing for the gain of 2 V/V configuration in the test circuit of $\boxtimes$ 7-1 using a single 5 V supply. When the output maximum swing is reached at approximately the supply values, the increasing input voltage turns on the internal protection diodes across the two input pins. The internal protection diodes are two diodes in series in both polarities. This feature clamps the maximum differential voltage across the inputs to approximately 1.5 V when the output is limited at the supplies but the input exceeds the available range. The input resistors on both sides limit the current flow in the internal diodes under these conditions. Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated ## 9 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 9.1 Application Information Most applications for the THS4552 strive to deliver the best dynamic range in a design that delivers the desired signal processing along with adequate phase margin for the amplifier itself. The following sections detail some of the design issues with analysis and guidelines for improved performance. #### 9.1.1 Noise Analysis The first step in the output noise analysis is to reduce the application circuit to the simplest form with equal feedback and gain setting elements to ground. 9-1 shows the simplest analysis circuit with the FDA and resistor noise terms to be considered. 図 9-1. FDA Noise Analysis Circuit The noise powers are shown in $\boxtimes$ 9-1 for each term. When the R<sub>F</sub> and R<sub>G</sub> (or R<sub>I</sub>) terms are matched on each side, the total differential output noise is the root sum squared (RSS) of these separate terms. Using NG $\equiv$ 1 + R<sub>F</sub> / R<sub>G</sub>, the total output noise is given by $\implies$ 10. Each resistor noise term is a 4kT × R power (4kT = 1.6E-20J at 290K). $$e_o = \sqrt{(e_{ni}NG)^2 + 2(i_NR_F)^2 + 2(4kTR_FNG)}$$ (10) The first term is simply the differential input spot noise times the noise gain, the second term is the input current noise terms times the feedback resistor (and because there are two uncorrelated current noise terms, the power is two times one of them), and the last term is the output noise resulting from both the $R_F$ and $R_G$ resistors, at again twice the value for the output noise power of each side added together. Running a wide sweep of gains when holding $R_F$ close to 1 kΩ and setting the input up for a 50 Ω match gives the standard values and resulting noise listed in $\frac{1}{2}$ 9-1. Note that when the gain increases, the input-referred noise approaches only the gain of the FDA input voltage noise term at $3.3 \text{ nV}/\sqrt{\text{Hz}}$ . Copyright © 2021 Texas Instruments Incorporated | 表 | 9-1. Swept | Gain of the | Output- a | nd Input-Ref | ferred Spot No | ise Calculations | |---|------------|-------------|-----------|--------------|----------------|------------------| | | | | | | | | | GAIN (V/V) | R <sub>F</sub> (Ω) | R <sub>G1</sub> (Ω) | R <sub>T</sub> (Ω) | R <sub>G2</sub> (Ω) | Z <sub>IN</sub> (Ω) | A <sub>V</sub> (V/V) | E <sub>O</sub> (nV/√ Hz) | E <sub>I</sub> (nV/√ <del>Hz</del> ) | |------------|--------------------|---------------------|--------------------|---------------------|---------------------|----------------------|--------------------------|--------------------------------------| | 0.1 | 1000 | 10000 | 49.9 | 10000 | 49.66 | 0.09965 | 7 | 70 | | 1 | 1000 | 976 | 51.1 | 1000 | 49.2 | 1.0096 | 10.4 | 10.4 | | 2 | 1020 | 499 | 52.3 | 523 | 48.9 | 1.988 | 13.9 | 6.95 | | 5 | 1000 | 187 | 59 | 215 | 50.2 | 5.057 | 23 | 4.6 | | 10 | 1020 | 88.7 | 69.8 | 118 | 50.6 | 10.09 | 36.4 | 3.64 | #### 9.1.2 Factors Influencing Harmonic Distortion As illustrated in the swept frequency harmonic distortion plots (Figure 6-13 and Figure 6-31), the THS4552 provides extremely low distortion at lower frequencies. In general, an FDA output harmonic distortion mainly relates to the open-loop linearity in the output stage corrected by the loop gain at the fundamental frequency. When the total load impedance decreases, including the effect of the feedback resistor elements in parallel for loading purposes, the output stage open-loop linearity degrades, thus increasing the harmonic distortion; see Figure 6-16 and Figure 6-34. When the output voltage swings increase, very fine scale open-loop output stage nonlinearities increase that also degrade the harmonic distortion; see Figure 6-14 and Figure 6-13. Conversely, decreasing the target output voltage swings drops the distortion terms rapidly. A nominal swing of 2 V<sub>PP</sub> is used for harmonic distortion testing where Figure 6-14 illustrates the effect of going up to an 8 V<sub>PP</sub> differential input that is more common with SAR converters. The THS4552 holds nearly constant distortion when the $V_{OCM}$ operating point is moved in the allowed range; see Figure 6-17 and Fgiure 6-31. Clipping into the supplies with any combination of $V_{OCM}$ and $V_{OPP}$ rapidly degrades distortion performance. The THS4552 does an exceptional job of converting from single-ended inputs to differential outputs with very low harmonic distortions. External resistors of 1% tolerance are used in characterization with good results. Unbalancing the feedback divider ratios does not degrade distortion directly. Imbalanced feedback ratios convert common-mode inputs to a differential mode at the outputs with the gain described in セクション 8.3.4. #### 9.1.3 Driving Capacitive Loads The capacitive load of an ADC or some other next-stage device is commonly required to be driven. Directly connecting a capacitive load to the output pins of a closed-loop amplifier such as the THS4552 can lead to an unstable response; see the step response plots into a capacitive load (Figure 6-8, Figure 6-10, Figure 6-26, and Figure 6-28). One typical remedy to this instability is to add two small series resistors ( $R_O$ ) at the outputs of the THS4552 before the capacitive load. Figure 6-6 and Figure 6-24 illustrate parametric plots of recommended $R_O$ values versus differential capacitor load values and gains. Operating at higher noise gains requires lower $R_O$ values to obtain a ±0.5 dB flat response for the same capacitive load. Some direct parasitic loading is acceptable without a series $R_O$ that increases with gain setting (see Fgiure 6-8, Figure 6-10, Figure 6-26, and Figure 6-28 where the $R_O$ value is 0 $\Omega$ ). Even when these plots suggest that a series $R_O$ is not required, good practice is to leave a place for the $R_O$ elements in a board layout (a 0 $\Omega$ value initially) for later adjustment in case the response appears unacceptable. The rail-to-rail output stage of the THS4552 has an inductive characteristic in the open-loop output impedance at higher frequencies; see Figure 6-68. This inductive open-loop output impedance introduces added phase shift at the output pins for direct capacitive loads and feedback capacitors. Larger values of feedback capacitors (greater than 100 pF) can risk a low phase margin. Including a 10 $\Omega$ to 15 $\Omega$ series resistor with a feedback capacitor can be used to reduce this effect. The TINA-TI™ simulation model does a good job of predicting these issues and illustrating the effect for different choices of capacitive load isolating resistors (R<sub>O</sub>) and different feedback capacitor configurations. #### 9.1.4 Interfacing to High-Performance Precision ADCs The THS4552 provides a simple interface to a wide variety of precision SAR and delta-sigma ( $\Delta\Sigma$ ) ADCs. To deliver the exceptional distortion at the output pins, considerably wider bandwidth than what is typically required in the signal path to the ADC inputs is provided by the THS4552. This wide amplifier bandwidth provides the low broadband, closed-loop output impedance to supply the sampling glitches and to recover quickly for the best SFDR. A particularly challenging task is to drive the high-frequency modulator sample rates for a precision $\Delta\Sigma$ converter where the modulator frequency can be far higher than the final output data rate. $\boxtimes$ 9-2 shows a tested example circuit using the THS4552 in a 500 kHz, active multiple feedback (MFB) filter driving the 24-bit ADS127L01. This filter is designed for F<sub>O</sub> = 500 kHz and Q = 0.63 to give a linear phase response with the -3 dB frequency at 443 kHz. This example circuit is available as a TINA-TI<sup>TM</sup> simulation file. 図 9-2. 500-kHz Low-Pass Active Filter This 3 V supply example provides a low-power interface to the very low-power ADC. This circuit is available on the ADS127L01EVM board. The 5 $\Omega$ resistors inside the loop at the output pins and the 1 nF differential capacitor across the FDA input pins are not part of the filter design. These elements function to improve the loop-phase margin with minimal interaction with the active filter operation To observe the loop gain and phase margin, use the SBOC461 TINA-TI simulation file. Tested performance with the ADS127L01 at a 4 kHz input shows the exceptional THD and SNR of –114 dBc and 106 dB, respectively. $\boxtimes$ 9-3 uses the ADS127L01 at a modulator frequency of 16 MHz. 図 9-3. 4 kHz FFT Test for the Gain of 1 V/V Interface in 図 9-2 Copyright © 2021 Texas Instruments Incorporated #### 9.1.5 Operating the Power Shutdown Feature The CMOS input pin must be asserted to the desired voltage for operation. An internal pullup resistor is not provided on the $\overline{PD}$ pin so that off-state quiescent current can be minimized. For applications simply requiring the device to be powered on when the supplies are present, tie the $\overline{PD}$ pin to the positive supply voltage. The disable operation is referenced from the negative supply, normally ground. For split-supply operation, with the negative supply below ground, a disable control voltage below ground is required to turn the THS4552 off. To assure an off state condition, the disable control pin must be below a voltage within 0.55 V of the negative supply. For single-supply operation, a minimum of 1.15 V above the negative supply (ground in this case) is required to assure on operation. This logic threshold range allows direct operation from a 1.8 V supply logic when the THS4552 operates with a single positive supply and ground. #### 9.1.6 Channel-to-Channel Crosstalk Multichannel amplifiers are often used to save space and cost. Proper printed circuit board (PCB) layout techniques can improve the crosstalk performance of multichannel amplifiers. The major cause of crosstalk is the capacitive coupling of the signal from one channel to the other. Following are some considerations to be taken into account to minimize the channel-to-channel crosstalk for a dual-channel THS4552: - Use 0.1 μF or 0.01 μF SMT ceramic bypass capacitors as close as possible to the power-supply pins on each channel - Use a very large ground plane on the PCB and power-supply plane for each supply voltage, if possible - Keep input pin traces to a minimum length; longer traces result in more stray capacitance - If the design allows, put guard traces around the input pins of the amplifier; connect these guard traces to the ground plane for high isolation - · Keep the ground return path of the load routed away from the amplifier input traces - Isolate the traces for each amplifier from the other amplifiers as much as possible $\boxtimes$ 9-4 shows the channel-to-channel crosstalk measurement for the THS4552 with a 2 V<sub>PP</sub>, single-ended sinusoidal input applied on one channel and crosstalk measured on other channel with G = 1 V/V on both channels. 図 9-4. THS4552PW Crosstalk vs Frequency Product Folder Links: THS4552 #### 9.1.7 Channel-to-Channel Mismatch 図 9-6. THS4552PW Input Offset Current Mismatch Histogram #### 9.1.8 Designing Attenuators Operating the THS4552 at a low-noise gain (or with higher feedback resistors) can cause a lower phase margin to exist, thus giving the response peaking illustrated in Fgiure 6-1 for the gain of a 0.1 (a 1/10 attenuator) condition. Although operating the THS4552 as an attenuator is often useful, taking a large input range to a controlled output common-mode voltage with a purely differential signal around the $V_{\rm OCM}$ voltage, the response peaking illustrated in Figure 6-1 is usually undesirable. Several approaches can be used to reduce or eliminate this peaking, usually at the cost of higher output noise. DC attenuation at the input usually increases the output noise broadband, whereas using an ac noise gain shaping technique that peaks the noise gain only at higher frequencies is more desirable. This peaking output noise can then be filtered off with the typical passive RC filters often used after this stage. $\boxtimes$ 9-7 shows a simplified schematic for the gain of 0.1 V/V test from Figure 6-1. 図 9-7. Divide-by-10 Attenuator Application for the THS4552 A 5 dB peaked response (see $\boxtimes$ 9-9) results from the configuration of $\boxtimes$ 9-7, which results from a nominal 32° phase margin. This peaking can be eliminated by placing two feedback capacitors across the R<sub>F</sub> elements and a differential input capacitor. Adding these capacitors provides a transition from a resistively set noise gain (NG1 = 1.1 in $\boxtimes$ 9-7) to a capacitive divider at high frequency, and flattening out to a higher noise gain (NG2). The key for this approach is to target a Z<sub>O</sub> where the noise gain begins to peak up. Using only the following terms, and targeting a closed-loop flat (Butterworth) response, gives this solution sequence (from $\rightrightarrows$ 11 to $\rightrightarrows$ 13) for Z<sub>O</sub> and then the capacitor values. See Wideband, Ultra-Low Noise, Voltage-Feedback Operational Amplifier with Shutdown (page 12) for a discussion of this inverting noise gain shaping technique. - Gain bandwidth product in Hz (135 MHz for the THS4552) - Low-frequency noise gain, NG1 (equal to 1.1 in the attenuator gain of a 0.1 V/V design) - The target high-frequency noise gain is selected to be higher than NG1 (NG2 = 5 V/V) in this example - Feedback resistor value, R<sub>F</sub> (is assumed balanced for this differential design = 1 kΩ) From these elements, for any voltage feedback op amp or FDA, solve for $Z_0$ as shown in $\gtrsim 11$ : $$Z_{O} = \frac{GBP}{NG1^{2}} \left( 1 - \frac{NG1}{NG2} - \sqrt{1 - 2\frac{NG1}{NG2}} \right)$$ (11) From this target zero frequency in the noise gain, the feedback capacitors can be solved as 式 12: $$C_{F} = \frac{1}{2\pi \cdot R_{F} \cdot Z_{O} \cdot NG2}$$ (12) The next step is to resolve the input capacitance on the summing junction. $\pm$ 13 is for a single-ended op amp where the capacitor goes to ground. To use the capacitance ( $C_S$ ) resulting from $\pm$ 13 for a voltage-feedback FDA, cut the target value in half and place the resulting $C_S$ across the two inputs (reducing the external value by the specified internal differential capacitance). $$C_{S} = (NG2 - 1)C_{F}$$ $$(13)$$ Using the computed capacitor values allows for an estimate of the resulting flat response bandwidth $f_{-3dB}$ frequency, as shown in $\pm$ 14: $$f_{-3dB} \approx \sqrt{GBP \cdot Z_O}$$ (14) Running through these steps for the THS4552 in the attenuator circuit of $\boxtimes$ 9-7 provides the proposed compensation of $\boxtimes$ 9-8, where $\rightrightarrows$ 14 estimates a bandwidth of 22 MHz (the Z<sub>O</sub> target is 3.5 MHz). The solutions for C<sub>F</sub> gives 9 pF, where this value is reduced to 8.4 pF to account for the internal 0.6 pF feedback. The single-ended solution for C<sub>S</sub> gives 36 pF, which is reduced to 18 pF to be differential, and is then further reduced to 16.8 pF to account for the internal 1.2 pF differential input capacitance of the THS4552. Copyright © 2016, Texas Instruments Incorporated 図 9-8. Compensated Attenuator Circuit Using the THS4552 The 16.8 pF across the inputs is really a total of 36 pF for a single-ended design from ₹ 13 reduced by half and then the 1.2 pF internal capacitance is removed. These two designs (with and without the compensation capacitors) were both bench tested and simulated using the THS4552 TINA-TI™ model, which resulted in ⊠ 9-9. The TINA-TI™ simulation files used for ⊠ 9-9 are available both without the compensation capacitors and with the capacitors in place. 図 9-9. Attenuator Response Shapes With and Without External Capacitors This approach does a good job of flattening the response for what starts out as a low phase margin attenuator application. The simulation model does a very good job of predicting the peaking and showing the same improvement with the external capacitors (both give a flat, approximately 24 MHz, closed-loop bandwidth for the gain of 0.1 V/V design). The output noise starts to peak up (because of the noise gain shaping of the capacitors) above 3.5 MHz in this example. These stages normally drive the RC filter at the input of a SAR ADC that filters off the noise peaking above 3.5 MHz. Copyright © 2021 Texas Instruments Incorporated #### 9.1.9 The Effect of Adding a Feedback Capacitor Adding a feedback capacitor to band-limit the signal path is very common in lower frequency designs. This approach is very effective for the signal path gain but does create the potential for high-frequency peaking and oscillation for a wideband device such as the THS4552. The feedback capacitor by itself takes the noise gain to 1 V/V at high frequencies. Depending on the frequency where the noise gain goes to 1 V/V, and what added phase margin reduction may already be in place resulting from the load RC, the feedback capacitors can cause instability. $\boxtimes$ 9-10 shows the starting point for a typical band-limited design. At lower frequencies, this example delivers a gain of 10 V/V with an intentional band limit in the feedback RC at 320 kHz. This single 5 V design targets a mid-supply output common-mode voltage with only a noise reduction capacitor on the V<sub>OCM</sub> input control. Copyright © 2016, Texas Instruments Incorporated ## 図 9-10. Single-Ended to Differential Stage with a Feedback Pole The response shape must be probed at the FDA output pins before the added RC pole to the SAR input. Running a wideband sweep with the THS4552 TINA-TI<sup>TM</sup> model using the SBOC475 simulation file shows a resonance at 50 MHz in $\boxtimes$ 9-11 resulting from the feedback capacitor. 図 9-11. Gain and Phase Plot with a Feedback Pole Submit Document Feedback Copyright © 2021 Texas Instruments Incorporated One approach to increasing the phase margin when there is a feedback capacitor is to include a differential input capacitor. This approach increases the noise gain at higher frequencies, thus creating a lower-frequency loop gain equal to a 0 dB crossover with more phase margin. $\boxtimes$ 9-12 shows a differential input capacitor equal to the feedback capacitor in the test circuit. This approach increases the noise gain from 1 V/V at higher frequencies (with only a feedback capacitor) to a noise gain of 3 V/V at higher frequencies. Copyright © 2016, Texas Instruments Incorporated #### 図 9-12. Single-Ended to Differential Stage with a Feedback Pole and Differential Input Capacitor Re-running the wideband response (using the SBOC474 TINA-TI™ simulation file) simulation illustrates in ⊠ 9-13 that the resonance is greatly reduced with the higher noise gain at the loop gain equal to a 0 dB crossover at a lower frequency. Although this example is only modestly peaking, good design practice is to include a place for a differential input capacitor (even if not used) for any design using a feedback capacitor across the feedback resistors. This recommendation applies to this simple example and to multiple feedback active filter designs. 図 9-13. Gain and Phase Plot with a Differential Input Capacitor Copyright © 2021 Texas Instruments Incorporated ## 9.2 Typical Applications ## 9.2.1 An MFB Filter Driving an ADC Application One common application for the THS4552 is to take a single-ended, high $V_{PP}$ voltage swing (from a high-voltage precision amplifier such as the OPA192) and deliver that swing to precision SAR ADC as a single-ended to differential conversion with output common-mode control and implement an active 2nd-order multiple feedback (MFB) filter design. Designing for a 40 $V_{PP}$ maximum input down to an 8 $V_{PP}$ differential swing requires a gain of 0.2 V/V. Targeting a 100 kHz Butterworth response with the RC elements tilted towards low noise gives the example design of $\boxtimes$ 9-14. Note that the $V_{CM}$ control is set to half of a 4.096 V reference, which is typical for 5 V differential SAR applications. 図 9-14. Example 100 kHz Butterworth Filter #### 9.2.1.1 Design Requirements The requirements for this application are: - · Single-ended to differential conversion - Attenuation by 0.2 V/V gain - Active filter set to a Butterworth, 100 kHz response shape - Output RC elements set by SAR input requirements (not part of the filter design) - Filter element resistors and capacitors are set to limit added noise over the THS4552 and noise peaking #### 9.2.1.2 Detailed Design Procedure The design proceeds using the techniques and tools suggested in the *Design Methodology for MFB Filters in ADC Interface Applications*. The process includes: - Scale the resistor values to not meaningfully contribute to the output noise produced by the THS4552 by itself - Select the RC ratios to hit the filter targets when reducing the noise gain peaking within the filter design - Set the output resistor to 10 $\Omega$ into a 2.2 nF differential capacitor - Add 100 pF common-mode capacitors to the load capacitor to improve common noise filtering - Inside the loop, add 20 $\Omega$ output resistors after the filter feedback capacitor to increase the isolation to the load capacitor - Include a place for a differential input capacitor (illustrated as 100 fF in 9-14) ## 9.2.1.3 Application Curves Probing the response to the output pins by using the THS4552 SBOC471 TINA-TI™ simulation model (before the RC filter to the SAR ADC) illustrates the expected response plus some peaking at higher frequencies. Any signal or noise peaking that appears at the output because of this peaking is rolled off by the RC filter between the FDA and SAR inputs. A place for a differential input capacitor is illustrated in otin 9-14 (as 0.1 pF) but is not used for this simulation. This slight peaking is a combination of low phase margin and feedthrough via the feedback capacitor to the increasing open-loop output impedance of <math> otin 8-3. The loop gain and phase response are available as a TINA-TI™ simulation file. Obtaining the SNR to the ADC input pins, and assuming an 8 $V_{PP}$ full scale (2.83 $V_{RMS}$ ), gives the result of $\boxtimes$ 9-16. The 113 dB SNR shown in $\boxtimes$ 9-16 does not limit the performance for any SAR application. #### 9.2.2 Differential Transimpedance Output to a High-Grade Audio PCM DAC Application The highest-grade audio digital-to-analog converters (DACs) are a differential current-mode output. These devices normally suggest a two-amplifier transimpedance stage to hold the DAC output voltages fixed when the amplifiers produce a differential voltage swing at the outputs. Often, the differential voltage swing is then converted to single-ended in a differencing amplifier stage to drive headphone loads (see Figure 35 in the OPA161x SoundPlus™ High-Performance, Bipolar-Input Audio Operational Amplifiers). The emerging high-power class D audio amplifiers often require differential inputs. Applying the THS4552 as a differential transimpedance stage offers a simple solution for very low-distortion, differential-output audio channels. Starting with the output specifications for a very high-performance PCM1792A audio DAC, the requirements for the THS4552 interface can be extracted. The DAC is a current-sourcing device that requires its outputs to be held at ground when using a transimpedance amplifier. Using the DAC 3.3 V supply and the LM27762 low-noise, low-dropout (LDO) regulator and inverter provides a $\pm 2.5$ V supply to the THS4552. Operating the THS4552 on $\pm 2.5$ V supplies places all nodes in range for an input V<sub>CM</sub> equal to GND (and the DAC output voltages as well) and an FDA output V<sub>OCM</sub> also equal to GND. The center current in $\frac{1}{5}$ 9-2 is a fixed 6.2 mA dc current coming out of the DAC outputs regardless of the DAC code. This dc common-mode current can be absorbed by the -2.5 V supply at the input pins to hold the DAC compliance voltage and FDA input pins at ground. The FDA controls the output common-mode voltage, set to ground in this case, whereas the input pin voltage (which does not move with the DAC output differential current) is controlled with a resistor to the negative supply. | 表 9-2. PCM1792A | Analog Outp | ut Specification | |-----------------|-------------|------------------| |-----------------|-------------|------------------| | ANALOG OUTPUT | TEST CONDITION | MIN | TYP | MAX | UNIT | |-----------------------------------|-------------------|-----|------|-----|------------------| | Gain error | | -6 | ±2 | 6 | % of FSR | | Gain mismatch, channel-to-channel | | -3 | ±0.5 | 3 | % of FSR | | Bipolar zero (BPZ) error | At BPZ | -2 | ±0.5 | 2 | % of FSR | | Output current | Full-scale (0 dB) | | 7.8 | | mA <sub>PP</sub> | | Center current | At BPZ | | -6.2 | | mA | This bias is provided by the 402 $\Omega$ resistors to -2.5 V, as illustrated in $\boxtimes$ 9-17. This design takes the differential 7.8 mA<sub>PP</sub> from the DAC and produces a ±1.46 V swing on each output of the THS4552. This configuration gives a full-scale differential 5.85 V<sub>PP</sub> available on the ±2.5 V supply design centered at ground at both the inputs and outputs. Although the LM27762 provides a very-low noise, -2.5 V supply, using 0.1% resistors in the current sink path to the -2.5 V supply as well as the feedback resistors limits any common-mode noise on the -2.5 V supply to differential mode conversion at the FDA outputs. Copyright © 2016, Texas Instruments Incorporated 図 9-17. PCM1792A DAC Output Driver #### 9.2.2.1 Design Requirements To implement a differential transimpedance output interface to the PCM1792A DAC, the following requirements must be met: - The center current of the DAC must be considered to hold the DAC output voltage at ground. Using an FDA controls the output side common-mode voltage, but the input common-mode voltage must also be controlled to ground. - A direct means of sinking the center current is to add a pulldown resistor at the DAC outputs to a negative supply. Generating a ±2.5 V supply for this current sink requirement and the THS4552 is accomplished with the LM27762. - The transimpedance gain can be set using the feedback resistors of the THS4552 FDA. These resistors are very flexible, but when set, the bandwidth in this stage is set to 88 kHz using a feedback capacitor in parallel with the resistive gain element. - When the feedback capacitor is set, a differential input capacitor is added to increase the high-frequency noise gain for the overall loop gain stability. - These frequency response control capacitors interact with the inductive open-loop output impedance to form a high-frequency resonance. Adding a small series resistor to the feedback capacitor paths reduces this effect. ## 9.2.2.2 Detailed Design Procedure Proceed with this design using the techniques described in the *Design for Wideband Differential Transimpedance DAC Output*: - Generate the bipolar balanced supplies using the LM27662. - Set the THS4552 output common-mode voltage at midsupply by grounding the VOCM pin. - Control the input pin operating voltage by sinking the center current out of the DAC to the –2.5 V supply with precision 402 Ω resistors. - Set the gain for the complementary current output signal from the DAC by selecting the feedback resistor to be 750 Ω. Set this resistor to keep the resulting output swing to be less than the available 9 V<sub>PP</sub> differential swing. - Control the bandwidth in this differential transimpedance stage to 88 kHz using the 2.4 nF feedback capacitor on each side. - Increase the high-frequency noise gain to 17.7 V/V by adding a differential input capacitor of 20 nF. - Isolate these feedback capacitors with a series 4.4 Ω resistor in series with the feedback capacitors. #### 9.2.2.3 Application Curves The bandwidth is controlled to 88 kHz by using the 2.4 nF feedback capacitors. Amplifier stability is controlled by the 20 nF differential capacitor across the DAC outputs. The added 4.4 $\Omega$ in series with the feedback 2.2 nF capacitor isolates this capacitance from the inductive open-loop output impedance. To observe the effect of adding these small resistors in series with the feedback capacitors, use the TINA-TI M loop gain simulation circuit. Include the DAC source capacitance in any final design analysis. Running the frequency response for this circuit (available as a TINA-TI M simulation file) provides this result. The 63.5 dB $\Omega$ gain is the 1.5 k $\Omega$ transimpedance gain provided in this design. 図 9-18. Gain and Phase Plot of DAC Output Driver Running a full-scale sine wave at 1 kHz with $\pm 1.95$ mA on each output from the DAC at 180° out of phase, and probing each THS4552 output pin separately results in the expected $\pm 1.46$ V on each output pin, as shown in $\boxtimes$ 9-19. More output swing is available for the RRO device using the $\pm 2.5$ V supplies provided by the LM27762 by simply increasing the feedback resistor values. Copyright © 2021 Texas Instruments Incorporated 図 9-19. Output Waveform of the DAC Output Driver Although this example is on the audio signal generation side, the THS4552 can also be used to convert a single-ended line input to a differential driver into an audio ADC. #### 9.2.3 ADC3k Driver with a 2nd-Order RLC Interstage Filter Application The THS4552 is well suited to low-power, dc-coupled requirements driving low-power pipeline ADCs (such as the ADC3241 25-MSPS, 14-bit, dual device). $\boxtimes$ 9-20 shows an example design taking a bipolar input to a -1 dBFS swing at the ADC input of 1.8 V<sub>PP</sub>. In this case, a 50 $\Omega$ source and input matching is assumed with a gain of 5 V/V to the output pins with a 2nd-order interstage filter adding a -1 dB insertion loss. Full-scale voltage at the input of R<sub>T</sub> and R<sub>G1</sub> is then ±0.2 V. The 0.95 V output common-mode voltage is provided by the ADC. The output filter provides a noise-power bandwidth limit with a low overshoot step response with no common-mode level shift from the 0.95 V voltage provided by the ADC. 図 9-20. ADC3k Driver with a 2nd-Order RLC Interstage Filter ## 9.2.3.1 Design Requirements For this design example, the requirements include: - Provide a wideband, 50 Ω input impedance match for a single-ended source centered on ground. - From the input termination, provide a gain of 5 V/V to the FDA output pins as a differential signal. - Set the output common-mode operating point using the ADC common-mode output voltage as the VOCM input to the THS4552 FDA. - Implement a low-overshoot, noise-band-limiting filter between the FDA and the ADC. Use only differential shunt elements in the filter to pass the FDA output common-mode voltage to the ADC with no level shifting. - Design the filter as a -1 dB insertion loss filter with a low series resistor to limit the common-mode level shift resulting from the ADC input sample-rate-dependent common-mode current. #### 9.2.3.2 Detailed Design Procedure The design proceeds as follows: - Select the feedback resistor to be 1 k $\Omega$ and use the values from $\frac{1}{2}$ 8-1 at a gain of 5 V/V to implement a 50 $\Omega$ input match with a gain of 5 V/V. - Use a 3.3 V power supply and apply the ADC output common-mode voltage to the VOCM input pin of the THS4552. - Design a –1 dB insertion loss, 2nd-order RLC filter using the approach described in the RLC Filter Design for ADC Interface Applications. - Adjust the total resistive load target in the filter design to hit the standard value for the filter inductors. - Convert the filter design to differential with only differential shunt elements. These elements must not be split and connected to a center-point ground. This technique passes the output common-mode voltage from the FDA to the ADC with no level shift error. - Add a small series resistor at the ADC inputs. This resistor is not part of the filter design but spreads out the sampling glitch energy to provide improved SFDR. - Check the common-mode level shift from the FDA outputs to the ADC resulting from the clock-ratedependent common-mode current. This common-mode current into the ADC shifts the common-mode voltage slightly, but can easily stay in range with a low series resistor in the filter design. #### 9.2.3.3 Application Curve Driving a 2 MHz $\pm 0.2$ V square wave into this circuit (using a TINA-TI<sup>TM</sup> simulation file for the circuit of $\boxtimes$ 9-20) gives the response shown in $\boxtimes$ 9-21 at the ADC. The red trace is a -1 dBFS, 1.8 V<sub>PP</sub> square wave at the ADC input pins. The gray trace is the input signal at the R<sub>T</sub> termination resistor. The black trace is the common-mode voltage at the FDA input pins. Note that the input pin voltage swing stays above ground and in range for this bipolar input, single, 3.3 V supply design. 図 9-21. Time-Domain Waveform Unbuffered pipeline ADCs draw a clock-rate-dependent input common-mode current. For the ADC3241, this input current is specified as 1.5 $\mu$ A per MSPS. Operating at 25 MSPS, the common-mode current drops the common-mode voltage from 0.95 V at the THS4552 outputs by 37.5 $\mu$ A × 45.8 $\Omega$ = 1.7 mV to 0.9483 V. This value is well within the allowed ±25 mV common-mode deviation from the ADC V<sub>CM</sub> output. Consider this effect carefully when using higher resistor values in the interface at the ADC. Copyright © 2021 Texas Instruments Incorporated ## 10 Power Supply Recommendations The THS4552 is principally intended to operate with a nominal single-supply voltage of 3 V to 5 V. Supply voltage tolerances are supported with the specified operating range of 2.7 V (10% low on a 3 V nominal supply) and 5.4 V (8% high on a 5 V nominal supply). Supply decoupling is required, as described in 292277.7. Split (or bipolar) supplies can be used with the THS4552, as long as the total value across the device remains less than 5.5 V (absolute maximum). The thermal pad on the RTW package is electrically isolated form the die; connect the thermal pad (RTW package only) to any power or ground plane for reduced thermal impedance to the junction temperature. This pad must be connected to some power or ground plane and not floated. 図 10-1. Linear Temperature Coefficient for Supply Current Using a negative supply to deliver a true swing to ground output when driving SAR ADCs can be desired. Although the THS4552 quotes a rail-to-rail output, linear operation requires approximately 200 mV headroom to the supply rails. One easy option for extending the linear output swing to ground is to provide the small negative supply voltage required using the LM7705 fixed -230 mV, negative-supply generator. This low-cost, fixed, negative-supply generator can accept the 3 V to 5 V positive supply input used by the THS4552 and provides a fixed -230 mV supply for the negative power supply. Using the LM7705 provides an effective solution, as discussed in the Extending Rail-to-Rail Output Range for Fully Differential Amplifiers to Include True Zero Volts. #### 10.1 Thermal Analysis The very low internal quiescent power dissipation for the THS4552, combined with the excellent thermal impedance of the 24-pin VQFN package (RTW), limits the possibility of excessively high internal junction temperatures. To estimate the internal $T_J$ , an estimate of the maximum internal power dissipation is first required. There are two pieces to the internal power dissipation: quiescent current power and the power used in the output stage to deliver load current. To simplify the latter, the worst-case output stage power drives a dc differential voltage across a load using half the total supply voltage. Also assume a maximum ambient temperature of 125°C, giving the maximum quiescent current as shown in $\boxtimes$ 10-1. As an example: - Assume a maximum operating supply voltage of 5.4 V. This 5.4 V supply with a maximum I<sub>CC</sub> of 1.46 mA/ channel gives a quiescent power term of 2 × 1.46 mA × 5.4 V = 15.77 mW. - Assume a 200 Ω differential load with a static 2.7 V differential voltage established across the load for both channels. The 1.35 mA of dc load current generates a maximum output stage power of (5.4 V 2.7 V) × 1.35 mA = 3.65 mW/channel and a total power dissipation of 7.3 mW for both channels. Product Folder Links: THS4552 From the worst-case total internal P<sub>D</sub> of 23.07 mW, multiplying the internal P<sub>D</sub> with a 46°C/W thermal impedance for the 24-pin VQFN package results in a 1.06°C rise from ambient. Even for this extreme condition and the maximum-rated ambient of 125°C, the junction temperature is a maximum of 126°C, which is less than the rated absolute maximum of 150°C. Follow this same calculation sequence for the exact application and package selected to predict the maximum T<sub>J</sub>. ## 11 Layout ## 11.1 Layout Guidelines #### 11.1.1 Board Layout Recommendations Similar to all high-speed devices, best system performance is achieved with close attention to board layout. The *THS4552PW Evaluation Module* shows a good example of high-frequency layout techniques as a reference. This EVM includes numerous extra elements and features for characterization purposes that may not apply to some applications. General high-speed signal path layout suggestions include: - Continuous ground planes are preferred for signal routing with matched impedance traces for longer runs; however, both ground and power planes must be opened up around the capacitive sensitive input and output device pins. When the signal goes to a resistor, parasitic capacitance becomes more of a band-limiting issue and less of a stability issue. - Good high-frequency decoupling capacitors (0.1 μF) are required to a ground plane at the device power pins. Additional higher-value capacitors (2.2 μF) are also required but can be placed further from the device power pins and shared among devices. For best high-frequency decoupling, consider X2Y supply decoupling capacitors that offer a much higher self-resonance frequency over standard capacitors. - Differential signal routing over any appreciable distance must use microstrip layout techniques with matched impedance traces. - Higher-speed FDAs such as the THS4552 include a duplicate of the output pins on the input feedback side of the larger 24-pin VQFN (RTW) package. This feature is intended to allow the external feedback resistors to be connected with virtually no trace length on the input side of the package. This internal feedback trace also provides a second feedback path for connecting a feedback capacitor on the input pin sides for band-limited or multiple feedback filter designs. This internal trace shows an approximate 3.3 Ω series resistance that must be considered in any design using that path. The TINA-TI™ model does not include that element (to be generally applicable to all package styles) and must be added externally if the RTW package is used. Use this layout approach without extra trace length on the critical feedback path. - The input summing junctions are very sensitive to parasitic capacitance. Any R<sub>G</sub> elements must connect into the summing junction with minimal trace length to the device pin side of the resistor. The other side of the R<sub>G</sub> elements can have more trace length if needed to the source or to GND. Copyright © 2021 Texas Instruments Incorporated ## 11.2 Layout Example 図 11-1. Example Layout ## 11.3 EVM Board $\boxtimes$ 11-2 and $\boxtimes$ 11-3 show the layout of the top and bottom layers of the THS4552PWEVM evaluation module, respectively. 図 11-2. THS4552PWEVM Top Layer 図 11-3. THS4552PWEVM Bottom Layer ## 12 Device and Documentation Support ## 12.1 Device Support #### 12.1.1 TINA-TI™ Simulation Model Features The device model is available in the product folder under www.ti.com in a typical application circuit file. The model includes numerous features intended to speed designer progress over a wide range of application requirements. The following list shows the performance parameters included in the model: - · For the small-signal response shape with any external circuit: - Differential open-loop gain and phase - Parasitic input capacitance - Open-loop differential output impedance - For noise simulations: - Input differential spot voltage noise and a 100 Hz 1/f corner - Input current noise on each input with a 6 kHz 1/f corner - For time-domain, step-response simulations: - Differential slew rate - I/O headroom models to predict clipping - Input stage diodes to predict overdrive limiting - Fine-scale, dc precision terms: - PSRR - CMRR セクション 6.9 provides more detail than the macromodels can provide; some of the unmodeled features include: - · Harmonic distortion - Temperature drift in dc error terms (V<sub>IO</sub> and I<sub>OS</sub>) - · Overdrive recovery time - Turn-on and turn-off times using the power-down feature Some unique simulation considerations come with the THS4552 TINA-TI™ model. This device (and model) include 0.6-pF internal feedback capacitors. These capacitors are intended to improve phase margin when using higher external feedback resistor values. Higher feedback resistors generate an in-band pole in the feedback signal with the differential input capacitance, and the internal 0.6 pF capacitors add a zero to the feedback response shape to shape the noise gain flat at the loop-gain crossover. In order to generate an accurate open-loop gain and phase simulation, these components must be removed because they are feedback elements, not forward path elements. $\boxtimes$ 12-1 illustrates a typical $A_{OL}$ gain and phase simulation (available as a TINA-TI<sup>TM</sup> software file) where external -0.6-pF capacitors cancel out the internal capacitors in the model (TINA-TI<sup>TM</sup> supports negative value elements). The inductors inside the loop close the loop for the dc operating point and open the loop immediately for an ac sweep. The input-coupling capacitors are open at dc, then couple in the differential input immediately on an ac sweep. The somewhat odd values help reduce numerical chatter in the simulation. When using the internal feedback traces from the outputs to the inputs on the RTW package, be sure to add the 3.3- $\Omega$ trace impedance to any simulation. This impedance is not included in the core model. Product Folder Links: THS4552 図 12-1. Open-Loop Gain and Phase TINA-TI™ Simulation Setup This test is set up with a very light load to isolate the no load $A_{OL}$ curve. Adding a load brings in the open-loop $Z_{OL}$ response to the overall response of the output pins. Running this simulation gives the gain and phase of 2-2 that closely matches the plot of Figure 6-37. 図 12-2. Open-Loop Gain and Phase Simulation Result ## 12.2 Documentation Support #### 12.2.1 Related Documentation See the following for related documentation: - Texas Instruments, 24-Bit, 192-kHz Sampling, Advanced Segment, Audio Stereo Digital-to-Analog Converter data sheet - Texas Instruments, ADC322x Dual-Channel, 12-Bit, 25-MSPS to 125-MSPS, Analog-to-Digital Converters data sheet - Texas Instruments, ADC324x Dual-Channel, 14-Bit, 25-MSPS to 125-MSPS, Analog-to-Digital Converters data sheet - Texas Instruments, ADS127L01 24-Bit, High-Speed, Wide-Bandwidth Analog-to-Digital Converter data sheet - Texas Instruments, ADS127L01 Evaluation Module User's Guide - Texas Instruments, ADS9110 18-Bit, 2-MSPS, 15-mW, SAR ADC with multiSPI™ Interface data sheet - Texas Instruments, Design Methodology for MFB Filters in ADC Interface Applications application notes - Texas Instruments, Design for Wideband Differential Transimpedance DAC Output application reports - Texas Instruments, Extending Rail-to-Rail Output Range for Fully Differential Amplifiers to Include True Zero Volts reference guide - Texas Instruments, INA188 Precision, Zero-Drift, Rail-to-Rail Out, High-Voltage Instrumentation Amplifier data sheet - Texas Instruments, LM27762 Low-Noise Regulated Switched-Capacitor Voltage Inverter data sheet - Texas Instruments, LM7705 Low-Noise Negative Bias Generator data heet - Texas Instruments, LMH6629 Ultra-Low Noise, High-Speed Operational Amplifier with Shutdown data sheet - Texas Instruments, OPAx192 36-V, Precision, Rail-to-Rail Input/Output, Low Offset Voltage, Low Input Bias Current Op Amp with e-trim™ data sheet - Texas Instruments, OPA161x SoundPlus™ High-Performance, Bipolar-Input Audio Operational Amplifiers data sheet - Texas Instruments, OPA847 Wideband, Ultra-Low Noise, Voltage-Feedback Operational Amplifier with Shutdown data sheet - Texas Instruments, REF6025EVM-PDK User's Guide - Texas Instruments, RLC Filter Design for ADC Interface Applications application report - Texas Instruments, THS4552 TINA-TI™ model - Texas Instruments, THS4552PW Evaluation Module user's guide - Texas Instruments, THS452x Very Low Power, Negative Rail Input, Rail-To-Rail Output, Fully Differential Amplifier data sheet - Texas Instruments, TINA-TI Open Loop No Load Response TINA-TI Spice Model - Texas Instruments, TINA-TI Basic Gain of 1 Test Circuit TINA-TI Spice Model - Texas Instruments, TINA-TI ADTL1-4-75 Model Test TINA-TI Spice Model - Texas Instruments, TINA-TI Common Mode Test CKT TINA-TI Spice Model - Texas Instruments, TINA-TI AC Coupled Single to Differentiate Gain of 2 TINA-TI Spice Model - Texas Instruments, TINA-TI Single to Differential Attenuator TINA-TI Spice Model - Texas Instruments, TINA-TI Gain of 5 Single to Different Simplified TINA-TI Spice Model - Texas Instruments, TINA-TI AC coupled different IO TINA-TI Spice Model - Texas Instruments, TINA-TI Differential IO with OPA2192 to FDA to SAR TINA-TI Spice Model - Texas Instruments, TINA-TI ADS127L01 MFB Driver Support Software - Texas Instruments, TINA-TI ADS127L01 MFB Driver LG Test Support Software - Texas Instruments, TINA-TI Attenuator With No Caps Gain of 0.1 TINA-TI Spice Model - Texas Instruments, TINA-TI Attenuator With a Caps Gain of 0.1 TINA-TI Spice Model - Texas Instruments, TINA-TI High Gain Single to Different with Feedback Pole TINA-TI Spice Model - Texas Instruments, TINA-TI High Gain Single to Different with Feedback Pole and Input C TINA-TI Spice Model - Texas Instruments, TINA-TI Gain of 0.2 100kHz Butterworth MFB Filter TINA-TI Spice Model - Texas Instruments, TINA-TI 100kHz MFB filter LG test TINA-TI Spice Model - Texas Instruments, TINA-TI Differential Transimpedance LG Sim TINA-TI Spice Model - Texas Instruments, TINA-TI Differential Audio DAC ZT Design TINA-TI Spice Model - Texas Instruments, TINA-TI Gain of 5 Single to Different with 10Mhz Bessel TINA-TI Spice Model ## 12.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.4 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。 TI の使用条件を参照してください。 #### 12.5 Trademarks TINA-TI™ are trademarks of Texas Instruments. SoundPlus™ is a trademark of Texas Instruments, Inc. TI E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 12.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 12.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2021 Texas Instruments Incorporated www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | THS4552IPWR | Active | Production | TSSOP (PW) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | THS4552 | | THS4552IPWR.B | Active | Production | TSSOP (PW) 16 | 2500 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | THS4552IPWT | Active | Production | TSSOP (PW) 16 | 250 SMALL T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | THS4552 | | THS4552IPWT.B | Active | Production | TSSOP (PW) 16 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 125 | | | THS4552IRTWR | Active | Production | WQFN (RTW) 24 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | THS4552 | | | | | | | | | | | IRTW | | THS4552IRTWR.B | Active | Production | WQFN (RTW) 24 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | THS4552IRTWT | Active | Production | WQFN (RTW) 24 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | THS4552 | | | | | . , , | · | | | | | IRTW | | THS4552IRTWT.B | Active | Production | WQFN (RTW) 24 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## PACKAGE OPTION ADDENDUM www.ti.com 18-Jul-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | THS4552IPWR | TSSOP | PW | 16 | 2500 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | THS4552IPWT | TSSOP | PW | 16 | 250 | 180.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | THS4552IRTWR | WQFN | RTW | 24 | 3000 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | THS4552IRTWT | WQFN | RTW | 24 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 24-Jul-2025 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | THS4552IPWR | TSSOP | PW | 16 | 2500 | 353.0 | 353.0 | 32.0 | | THS4552IPWT | TSSOP | PW | 16 | 250 | 213.0 | 191.0 | 35.0 | | THS4552IRTWR | WQFN | RTW | 24 | 3000 | 367.0 | 367.0 | 35.0 | | THS4552IRTWT | WQFN | RTW | 24 | 250 | 210.0 | 185.0 | 35.0 | 4 x 4, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK-NO LEAD NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) 3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK-NO LEAD NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated