**TCAN844-Q1** # TCAN844-Q1 車載用、フォルト保護機能搭載、スタンバイ モード付き CAN FD # トランシーバ ## 1 特長 - 車載アプリケーション向けに AEC-Q100 認定済み - 人体モデル (HBM) ESD 保護:AEC Q100-002 - CANH および CANL ピンで ±12kV - デバイス帯電モデル (CDM) ESD 保護:AEC Q100-011 準拠、±500V - IEC 61000-4-2 接触放電: ±8kV (電源供給なし) - ISO 11898-2:2024 の物理層規格に適合 - 機能安全対応 - 機能安全システムの設計に役立つ資料を利用可 - Classical CAN のサポートと最適化された CAN FD 性能 (2、5Mbps) - 短く対称的な伝搬遅延時間によりタイミング マージ ンを強化 - TCAN844V-Q1のI/O電圧範囲: 2.9V~5.25V - 12V バッテリアプリケーションをサポート - レシーバの同相入力電圧:±12V - 保護機能: - バスフォルト保護:±40V - 低電圧保護 - TXD ドミナント タイムアウト (DTO) - 最小 9.2kbps のデータレート - サーマル シャットダウン保護 (TSD) - 動作モード: - 通常モード - リモートウェイクアップ要求をサポートする、低消費 電力スタンバイ モード - 電源非接続時の最適化された挙動 - バスおよびロジックピンは高インピーダンス (動作 中のバス、アプリケーションに対して無負荷) - ホットプラグ対応:電源オン/オフ時のバスおよび RXD 出力のグリッチ フリー動作 - 8ピン SOIC、小型フットプリント SOT-23、自動光学検 査 (AOI) に適したリードレス VSON-8 パッケージ # 2 アプリケーション - 自動車および輸送システム - 車体制御モジュール - 車載ゲートウェイ - 先進運転支援システム (ADAS) - インフォテインメント # 3 概要 TCAN844-Q1 は高速 CAN (Controller Area Network) トランシーバであり、ISO 11898-2:2024 高速 CAN 仕様 の物理層要件に適合しています。 本デバイスは VIO ピンによる内部ロジック レベル変換機 能を備えているため、トランシーバの I/O を 3.3V または、 5V のロジック レベルに直接接続できます。このトランシー バは、低消費電力スタンバイモードと、ISO 11898-2:2024 に規定されたウェイクアップ パターン (WUP) に適合した「CAN によるウェイク」をサポートしてい ます。 このトランシーバは、サーマル シャットダウン (TSD)、TXD ドミナント タイムアウト (DTO)、電源低電圧検出、±40V バ スフォルト保護も備えています。これらのデバイスには、電 源電圧低下またはフローティング ピン発生時のフェイルセ ーフ動作が定義されています。これらのトランシーバは、 業界標準の SOIC-8 および VSON-8 パッケージで供給 されるだけでなく、省スペースの小型 SOT-23 パッケージ オプションもあります。 ### パッケージ情報 | ハフノ フ IF TK | | | | | | | |-------------|----------------------|--------------------------|--|--|--|--| | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | | | | | | | SOIC (D) | 4.9 mm × 6mm | | | | | | TCAN844-Q1 | VSON (DRB) | 3 mm × 3mm | | | | | | | SOT-23 (DDF) | 2.9 mm × 2.8mm | | | | | - (1) 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。 # 表 3-1. デバイス比較表 | 部品番号 | ピン 5 で低電圧 I/O ロジックをサポート | ピン8のモード選択 | |-------------|-------------------------|-------------------| | TCAN844-Q1 | なし | リモートウェイクアップ機能付き低消 | | TCAN844V-Q1 | あり | 費電力スタンバイ モード | 概略回路図 # **Table of Contents** | 1 特長 | . 1 7.2 Functional Block Diagram | 15 | |--------------------------------------|----------------------------------|------------------| | 2 アプリケーション | | 15 | | 3 概要 | | 19 | | 4 Pin Configuration and Functions | | 22 | | 5 Specifications | | <u>22</u> | | 5.1 Absolute Maximum Ratings | | 22 | | 5.2 ESD Ratings | | <mark>2</mark> 4 | | 5.3 ESD Ratings, IEC Specification | 0 4 D 0b. D | 25 | | 5.4 Recommended Operating Conditions | | 25 | | 5.5 Thermal Characteristics | | <mark>27</mark> | | 5.6 Power Supply Characteristics | | <u>2</u> 7 | | 5.7 Dissipation Ratings | | 27 | | 5.8 Electrical Characteristics. | | | | 5.9 Switching Characteristics | | | | 5.10 Typical Characteristics | | 27 | | 6 Parameter Measurement Information | | | | 7 Detailed Description | | | | 7.1 Overview | | <mark>27</mark> | | | | | English Data Sheet: SLLSFX3 # **4 Pin Configuration and Functions** 図 4-1. DDF Package, 8-Pin SOT (Top View) 図 4-2. D Package, 8-Pin SOIC (Top View) 図 4-3. DRB Package, 8-Pin VSON (Top View) 表 4-1. Pin Functions | | Pins | Tuno | Deceription | |-------------------------|------|----------------|----------------------------------------------------------------------------------------------------------------| | Name | No. | Туре | Description | | TXD | 1 | Digital Input | CAN transmit data input; integrated pull-up | | GND | 2 | GND | Ground connection | | V <sub>CC</sub> | 3 | Supply | 5V supply voltage | | RXD | 4 | Digital Output | CAN receive data output, tri-stated when device powered off | | NC | 5 | _ | Not internally connected; Devices without V <sub>IO</sub> | | V <sub>IO</sub> | 3 | Supply | I/O supply voltage for devices with suffix 'V' | | CANL | 6 | Bus IO | Low-level CAN bus input/output line | | CANH | 7 | Bus IO | High-level CAN bus input/output line | | STB | 8 | Digital Input | Standby input for mode control; integrated pull-up | | Thermal Pad (VSON only) | | _ | Connect the thermal pad to any internal PCB ground plane using multiple vias for improved thermal performance. | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated 4 # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) (2) | | | MIN | MAX | UNIT | |--------------------------|------------------------------------------------------|------|-----|------| | V <sub>CC</sub> | Supply voltage | -0.3 | 6 | V | | V <sub>IO</sub> | Supply voltage I/O level shifter | -0.3 | 6 | V | | V <sub>BUS</sub> | CAN Bus I/O voltage (CANH, CANL) | -40 | 40 | V | | $V_{DIFF}$ | Max differential voltage range between CANH and CANL | -12 | 12 | V | | V <sub>Logic_Input</sub> | Logic input terminal voltage | -0.3 | 6 | V | | $V_{RXD}$ | RXD output terminal voltage range | -0.3 | 6 | V | | I <sub>O(RXD)</sub> | RXD output current | -8 | 8 | mA | | T <sub>J</sub> | Operating virtual junction temperature range | -40 | 165 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | | VALUE | UNIT | |-----------------------------------------|-------------------------|---------------------------------------------------------|---------------|--------|------| | V <sub>ESD</sub> Electrostatic discharg | | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | All pins | ±2000 | V | | | Electrostatic discharge | Truman-body model (TIBINI), per ALC Q100-002 | CANH and CANL | ±12000 | V | | | | Charged-device model (CDM), per AEC Q100-011 | | ±500 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. # 5.3 ESD Ratings, IEC Specification | | | | | VALUE | UNIT | |------------------|------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------|-------|------| | V <sub>ESD</sub> | System level electro-static discharge (ESD) <sup>(1)</sup> | CAN bus terminals (CANH CANL) to GND | IEC 61000-4-2 (150pF, 330Ω):<br>Unpowered contact discharge | ±8000 | V | <sup>(1)</sup> Tested according to IEC 62228-3 CAN Transceivers (2019), Section 6.4; DIN EN 61000-4. # **5.4 Recommended Operating Conditions** | | | MIN | NOM | MAX | UNIT | |----------------------|----------------------------------------------------------------------|------|-----|------|------| | V <sub>CC</sub> | Supply voltage | 4.75 | 5 | 5.25 | V | | V <sub>IO</sub> | Supply voltage for I/O level shifter | 2.9 | | 5.25 | V | | I <sub>OH(RXD)</sub> | RXD terminal high level output current | -2 | | | mA | | I <sub>OL(RXD)</sub> | RXD terminal low level output current | | | 2 | mA | | TJ | Operational free-air temperature (see thermal characteristics table) | -40 | | 150 | °C | | T <sub>SDR</sub> | Thermal shutdown | 160 | | | °C | | T <sub>SDF</sub> | Thermal shutdown release | | | 150 | °C | | T <sub>SD(HYS)</sub> | Thermal shutdown hysteresis | | 10 | | °C | ### 5.5 Thermal Characteristics | THERMAL METRIC | | | UNIT | | | |------------------------|-------------------------------------------|----------|------------|-------------|------| | | | D (SOIC) | DRB (VSON) | DDF (SOT23) | UNII | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 130.1 | 67.7 | 180.5 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 72.3 | 77.2 | 94.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 79.5 | 40.3 | 93.3 | °C/W | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ) を送信 5 <sup>(2)</sup> All voltage values, except differential I/O bus voltages, are with respect to ground terminal. # 5.5 Thermal Characteristics (続き) | THERMAL METRIC | | TCAN844(V)-Q1 | | | | |-----------------------|----------------------------------------------|---------------|------------|-------------|------| | | | D (SOIC) | DRB (VSON) | DDF (SOT23) | UNIT | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 21.1 | 6.8 | 8.7 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 78.5 | 40.1 | 93.0 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | 23.7 | _ | °C/W | # **5.6 Power Supply Characteristics** Over recommended operating conditions with $T_J = -40^{\circ}\text{C}$ to 150°C (unless otherwise noted) | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------------------------------|-------------------------------------------|----------------------------------------------------------------------------|-----|-----|-----|------| | | Supply current normal mode | Dominant | TXD = 0V, $R_L = 60\Omega$ , $C_L = open$ | | 44 | 70 | mA | | | Supply current normal mode | Dominant | TXD = 0V, $R_L$ = 50 $\Omega$ , $C_L$ = open | | 48 | 80 | mA | | I <sub>cc</sub> | Supply current normal mode | Recessive | $TXD = V_{CC}$ , $R_L = 50\Omega$ , $C_L = open$ , $RCM = open$ | | 5.6 | 10 | mA | | | Supply current normal mode | Dominant with bus fault | TXD = 0V, CANH = CANL = ±25V, R <sub>L</sub> = open, C <sub>L</sub> = open | | | 130 | mA | | | Supply current standby mode | TCAN844V | TXD = $V_{IO}$ , $R_L = 50\Omega$ , $C_L = open$ | | | 5 | μΑ | | | Supply current standby mode | TCAN844 | TXD = $V_{CC}$ , $R_L = 50\Omega$ , $C_L = open$ | | | 30 | μΑ | | | I/O supply current normal mode | Dominant | RXD floating, TXD = 0V | | 135 | 400 | μА | | I <sub>IO</sub> | I/O supply current normal mode | Recessive | RXD floating, TXD = V <sub>IO</sub> | | 28 | 150 | μA | | | I/O supply current standby mode | | RXD floating, TXD = V <sub>IO</sub> | | 20 | 28 | μA | | UV <sub>VCC</sub> | Rising under voltage detection | on on V <sub>CC</sub> for prote | ected mode | | 4.2 | 4.6 | V | | UV <sub>VCC</sub> | Falling under voltage detecti | on on V <sub>CC</sub> for prot | on V <sub>CC</sub> for protected mode | | 4 | 4.5 | V | | UV <sub>VIO</sub> | Rising under voltage detection | nder voltage detection on V <sub>IO</sub> | | | 2.5 | 2.9 | V | | UV <sub>VIO</sub> | Falling under voltage detection on V <sub>IO</sub> | | 2.1 | 2.4 | | V | | | TSD | Thermal shutdown temperature | | 165 | 180 | 195 | | | | TSD_HY<br>S | Thermal shutdown hysteresi | s | | | 10 | | | # 5.7 Dissipation Ratings | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Average power dissipation | $\begin{array}{l} V_{CC}=5~V,~V_{IO}=3.3~V,~T_{J}=27^{\circ}C,~R_{L}=60~\Omega,\\ C_{L~RXD}=15~pF\\ TXD~input=250~kHz~50\%~duty~cycle~square\\ wave \end{array}$ | | 90 | | mW | | | L D | Normal mode | $\begin{array}{l} V_{CC}=5.25~\text{V, V}_{IO}=3.3~\text{V, T}_{J}=150^{\circ}\text{C, R}_{L}=60\\ \Omega,~\text{C}_{L}~\text{RXD}=15~\text{pF}\\ \text{TXD input}=2.5~\text{MHz}~50\%~\text{duty cycle square}\\ \text{wave} \end{array}$ | | 110 | | mW | English Data Sheet: SLLSFX3 # 5.8 Electrical Characteristics Over recommended operating conditions with TJ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |----------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|------|---------|------| | Driver Electric | cal Characteristics | | | | | | V <sub>CANH(D)</sub> | Bus output voltage (dominant)<br>CANH | $V_{TXD}$ = 0V, $R_L$ =50 $\Omega$ to 65 $\Omega$ , $C_L$ = open, $R_{CM}$ = open | 2.75 | 4.5 | V | | V <sub>CANL(D)</sub> | Bus output voltage (dominant)<br>CANL | $V_{TXD}$ = 0V, $R_L$ =50 $\Omega$ to 65 $\Omega$ , $C_L$ = open, $R_{CM}$ = open | 0.5 | 2.25 | V | | V <sub>CANH(R)</sub><br>V <sub>CANL(R)</sub> | Bus output voltage (recessive) | V <sub>TXD</sub> = V <sub>CC</sub> , R <sub>L</sub> = open (no load), R <sub>CM</sub> = open | 2 | 3 | V | | V <sub>SYM</sub> | Driver symmetry (V <sub>O(CANH)</sub> + V <sub>O(CANL)</sub> )/V <sub>CC</sub> | R <sub>TERM</sub> = 60Ω, C <sub>L</sub> = open, C <sub>SPLIT</sub> = 4.7 nF | 0.9 | 1.1 | V/V | | V <sub>SYM_DC</sub> | DC output symmetry (V <sub>CC</sub> - V <sub>O(CANL)</sub> ) | $R_L = 60\Omega$ , $C_L = open$ | -400 | 400 | mV | | | Differential output voltage | TXD = 0V, $50\Omega \le R_L \le 65\Omega$ , $C_L$ = open | 1.5 | 3 | V | | V <sub>DIFF(D)</sub> | normal mode | TXD = 0V, $45\Omega \le R_L \le 70\Omega$ , $C_L$ = open | 1.4 | 3.3 | V | | | Dominant | TXD = 0V, $R_L$ = 2240 $\Omega$ , $C_L$ = open | 1.5 | 5 | V | | | Differential output voltage | TXD = $V_{CC}$ or $V_{IO}$ , $R_L = 60\Omega$ , $C_L = open$ | -120 | 12 | mV | | $V_{DIFF(R)}$ | normal mode<br>Recessive | Normal mode, TXD = $V_{CC}$ or $V_{IO}$ , $R_L$ = open, $C_L$ = open | -50 | 50 | mV | | V <sub>CANH(INACT)</sub> | Bus output voltage on CANH with bus biasing inactive | $V_{TXD} = V_{CC}$ or $V_{IO}$ , $R_L$ = open, $C_L$ = open, $R_{CM}$ = open | -0.1 | 0.1 | V | | V <sub>CANL(INACT)</sub> | Bus output voltage on CANL with bus biasing inactive | $V_{TXD} = V_{CC}$ or $V_{IO}$ , $R_L$ = open, $C_L$ = open, $R_{CM}$ = open | -0.1 | 0.1 | V | | V <sub>DIFF(INACT)</sub> | Bus output voltage on CANH -<br>CANL (recessive) with bus<br>biasing inactive | $V_{TXD} = V_{CC}$ or $V_{IO}$ , $R_L$ = open, $C_L$ = open, $R_{CM}$ = open | -0.2 | 0.2 | V | | I <sub>CANH(OS)</sub> | Short-circuit steady-state | $-3.0$ V $\leq$ V <sub>CANH</sub> $\leq$ +18.0V, CANL = open, V <sub>TXD</sub> = 0V | -115 | | mA | | I <sub>CANL(OS)</sub> | output current, Dominant | $-3.0$ V $\leq$ V <sub>CANL</sub> $\leq$ +18.0V, CANH = open, V <sub>TXD</sub> = 0V | | 115 | mA | | I <sub>OS_REC</sub> | Short-circuit steady-state output current; Recessive | -40V ≤ V <sub>BUS</sub> ≤ +40V, V <sub>BUS</sub> = CANH = CANL | -5 | 5 | mA | | Receiver Elec | trical Characteristics | | | | | | $V_{DIFF}_{RX(D)}$ | Receiver dominant state<br>differential input voltage<br>range, bus biasing active | -12V ≤ V <sub>CANL</sub> ≤ +12V<br>-12V ≤ V <sub>CANH</sub> ≤ +12V | 0.9 | 8 | V | | $V_{DIFF}_{RX(R)}$ | Receiver recessive state<br>differential input voltage<br>range, bus biasing active | -12V ≤ V <sub>CANL</sub> ≤ +12V<br>-12V ≤ V <sub>CANH</sub> ≤ +12V | -3 | 0.5 | V | | V <sub>HYS</sub> | Hysteresis voltage for input-<br>threshold, normal and<br>selective wake modes | -12V ≤ V <sub>CM</sub> ≤ 12V | | 80 | mV | | V <sub>DIFF_RX(D_INA</sub> | Receiver dominant state<br>differential input voltage<br>range, bus biasing in-active | -12V ≤ V <sub>CANL</sub> ≤ +12V<br>-12V ≤ V <sub>CANH</sub> ≤ +12V | 1.15 | 8 | V | | V <sub>DIFF_RX(R_INA</sub> | Receiver recessive state<br>differential input voltage<br>range, bus biasing in-active | -12V ≤ V <sub>CANL</sub> ≤ +12V<br>-12V ≤ V <sub>CANH</sub> ≤ +12V | -3 | 0.4 | V | | V <sub>CM</sub> | Common mode range: | | -12 | 12 | V | | I <sub>LKG(IOFF)</sub> | Power-off (unpowered) bus input leakage current | CANH = CANL = 5V | | 5 | μA | | CI powered<br>Normal | Input capacitance to ground (CANH or CANL) | $TXD = V_{CC}, V_{IO} = V_{CC}$ | | 20 | pF | | C <sub>ID</sub> powered<br>Normal | Differential input capacitance | $TXD = V_{CC}, V_{IO} = V_{CC}$ | | 10 | pF | | R <sub>DIFF</sub> | Differential input resistance during passive recessive state | $V_{TXD} = V_{CC}$ or $V_{IO}$ , normal mode: $-2.0V \le V_{CANH} \le +7.0V$ ;<br>$-2.0V \le V_{CANL} \le +7.0V$ | 18 | 90 | kΩ | # 5.8 Electrical Characteristics (続き) Over recommended operating conditions with TJ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |----------------------------------------------|------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------|-----------------------|------| | R <sub>SE_CANH</sub><br>R <sub>SE_CANL</sub> | Single ended Input resistance during passive recessive state | $-2V \le V_{CANH} \le +7V$ $-2V \le V_{CANL} \le +7V$ | 9 | 45 | kΩ | | m <sub>R</sub> | Input resistance matching: [1 – (R <sub>IN(CANH)</sub> / R <sub>IN(CANL)</sub> )] × 100% | V <sub>CANH</sub> = V <sub>CANL</sub> = 5V | -2% | 2% | | | TXD Termin | al (CAN Transmit Data Input) | | | | | | V <sub>IH</sub> | High-level input voltage | TCAN844 | 0.7 × V <sub>CC</sub> | | V | | V <sub>IH</sub> | High-level input voltage | TCAN844V | 0.7 × V <sub>IO</sub> | | V | | V <sub>IL</sub> | Low-level input voltage | TCAN844 | | 0.3 × V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage | TCAN844V | | 0.3 × V <sub>IO</sub> | V | | I <sub>IH</sub> | High-level input leakage current | $TXD = V_{CC} = V_{IO} = 5.25V$ | -2.5 | 0 1 | μА | | I <sub>IL</sub> | Low-level input leakage current | TXD = 0V, V <sub>CC</sub> = V <sub>IO</sub> = 5.25V | -200 | -20 | μΑ | | I <sub>LKG(OFF)</sub> | Unpowered leakage current | TXD = 5.25V, V <sub>CC</sub> = V <sub>IO</sub> = 0V | -1 | 0 1 | μA | | C <sub>I</sub> | Input Capacitance | $V_{IN} = 0.4 \times \sin(2 \times \pi \times 2 \times 10^6 \times t) + 2.5 V$ | | 2 | pF | | RXD Termin | al (CAN Receive Data Output) | | | | | | V <sub>OH</sub> | High-level input voltage | I <sub>O</sub> = -2mA, TCAN844 | 0.8 × V <sub>CC</sub> | | V | | V <sub>OH</sub> | High-level input voltage | I <sub>O</sub> = -2mA, TCAN844V | 0.8 × V <sub>IO</sub> | | V | | V <sub>OL</sub> | Low-level input voltage | I <sub>O</sub> = 2 mA, TCAN844 | | 0.2 × V <sub>CC</sub> | V | | V <sub>OL</sub> | Low-level input voltage | I <sub>O</sub> = 2mA, TCAN844V | | 0.2 × V <sub>IO</sub> | V | | I <sub>LKG(OFF)</sub> | Unpowered leakage current | RXD = 5.25V, V <sub>CC</sub> = V <sub>IO</sub> = 0V | -1 | 0 1 | μA | | STB Termin | al | | ' | | | | V <sub>IH</sub> | High-level input voltage | TCAN844 | 0.7 × V <sub>CC</sub> | | V | | V <sub>IH</sub> | High-level input voltage | TCAN844V | 0.7 × V <sub>IO</sub> | | V | | V <sub>IL</sub> | Low-level input voltage | TCAN844 | | 0.3 × V <sub>CC</sub> | V | | V <sub>IL</sub> | Low-level input voltage | TCAN844V | | 0.3 × V <sub>IO</sub> | V | | I <sub>IH</sub> | High-level input leakage current STB | V <sub>CC</sub> = V <sub>IO</sub> = STB = 5.25V | -2 | 2 | μΑ | | I <sub>IL</sub> | Low-level input leakage current STB | V <sub>CC</sub> = V <sub>IO</sub> = 5.25V, STB = 0V | -20 | -2 | μΑ | | I <sub>LKG(OFF)</sub> | Unpowered leakage current | STB = 5.25V, V <sub>CC</sub> = V <sub>IO</sub> = 0V | -1 | 0 1 | μA | # **5.9 Switching Characteristics** Over recommended operating conditions with TJ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------| | Device Switch | ing Characteristics | | • | | | | | t <sub>PROP(LOOP1)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominant | Normal mode, $R_L = 60\Omega$ , $C_L = 100pF$ , $C_{L\_RXD} = 15pF$ | | 100 | 220 | ns | | t <sub>PROP(LOOP2)</sub> | Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive | Normal mode, $R_L = 60\Omega$ , $C_L = 100pF$ , $C_{L_RXD} = 15pF$ | | 110 | 220 | ns | | t <sub>MODE</sub> | Mode change time, from Normal to Standby or from Standby to Normal | | | | 45 | μs | | twk_filter | Filter time for a valid wake-up pattern | | 0.5 | , | 1.8 | μs | | t <sub>WK_TIMEOUT</sub> | Bus wake-up timeout value | | 0.8 | | 6 | ms | | Driver Switchi | ng Characteristics | | ' | | | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 5.9 Switching Characteristics (続き) Over recommended operating conditions with TJ = -40°C to 150°C (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------|-----|-----|------| | t <sub>pHR</sub> | Propagation delay time, high TXD to driver recessive (dominant to recessive) | | | 50 | | ns | | t <sub>pLD</sub> | Propagation delay time, low TXD to driver dominant (recessive to dominant) | $R_L = 60\Omega$ , $C_L = 100$ pF, $R_{CM} = 0$ pen | | 45 | | ns | | t <sub>sk(p)</sub> | Pulse skew ( tpHR - tpLD ) | | | 4 | | ns | | t <sub>R</sub> | Differential output signal rise time | | | 32 | | ns | | t <sub>F</sub> | Differential output signal fall time | | | 27 | | ns | | t <sub>TXD_DTO</sub> | Dominant timeout | $R_L = 60\Omega$ , $C_L = 100pF$ | 0.8 | | 6.5 | ms | | Receiver Sw | itching Characteristics | | | | | | | t <sub>pRH</sub> | Propagation delay time, bus recessive input to high output (dominant to recessive) | | | 75 | | ns | | t <sub>pDL</sub> | Propagation delay time, bus dominant input to low output (recessive to dominant) | C <sub>L_RXD</sub> = 15pF | | 70 | | ns | | t <sub>R</sub> | RXD output signal rise time | | | 10 | | ns | | t <sub>F</sub> | RXD output signal fall time | | | 10 | | ns | | FD Timing C | haracteristics | | | | | | | t <sub>ΔBit(Bus)</sub> | Transmitted recessive bit width variation: t <sub>BIT(TXD)</sub> = 500 ns | $R_L = 60\Omega$ , $C_L = 100pF$ , $C_{L_RXD} = 15pF$<br>$t_{\Delta Bit(Bus)} = t_{BIT(Bus)} - t_{BIT(TXD)}$ | -65 | | 30 | ns | | t <sub>ΔBit(Bus)</sub> | Transmitted recessive bit width variation: $t_{BIT(TXD)} = 200 \text{ ns}$ | $R_L = 60\Omega$ , $C_L = 100pF$ , $C_{L,RXD} = 15pF$<br>$t_{\Delta Bit(Bus)} = t_{BIT(Bus)} - t_{BIT(TXD)}$ | -45 | | 10 | ns | | t <sub>ΔBit(RXD)</sub> | Received recessive bit width variation: $t_{BIT(TXD)} = 500 \text{ ns}$ | $R_L = 60\Omega$ , $C_L = 100pF$ , $C_{L_RXD} = 15pF$<br>$t_{\Delta Bit(RXD)} = t_{BIT(RXD)} - t_{BIT(TXD)}$ | -100 | | 50 | ns | | $t_{\Delta Bit(RXD)}$ | Received recessive bit width variation: $t_{BIT(TXD)} = 200 \text{ ns}$ | $R_L = 60\Omega$ , $C_L = 100pF$ , $C_{L_RXD} = 15pF$<br>$t_{\Delta Bit(RXD)} = t_{BIT(RXD)} - t_{BIT(TXD)}$ | -80 | | 20 | ns | | $t_{\Delta REC}$ | Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 500 ns | $R_L = 60\Omega$ , $C_L = 100pF$ , $C_{L_RXD} = 15pF$ | -65 | | 40 | ns | | $t_{\Delta REC}$ | Receiver timing symmetry with t <sub>BIT(TXD)</sub> = 200 ns | $\Delta t_{REC} = t_{BIT(RXD)} - t_{BIT(BUS)}$ | -45 | | 15 | ns | # **5.10 Typical Characteristics** # **6 Parameter Measurement Information** 図 6-1. I<sub>CC</sub> Test Circuit 図 6-2. Driver Test Circuit and Measurement ☑ 6-3. Receiver Test Circuit and Measurement 図 6-4. Transmitter and Receiver Timing Test Circuit and Measurement 図 6-5. t<sub>MODE</sub> Test Circuit and Measurement English Data Sheet: SLLSFX3 図 6-6. TXD Dominant Timeout Test Circuit and Measurement 図 6-7. Driver Short-Circuit Current Test and Measurement 13 Product Folder Links: TCAN844-Q1 # 7 Detailed Description ### 7.1 Overview The device is compatible with the specifications of the ISO 11898-2:2024 high speed CAN (Controller Area Network) physical layer standard. The transceivers provide a number of different protection features for the stringent automotive system requirements while also supporting CAN FD data rates up to 5Mbps. The device supports the following CAN and CAN FD standards: - Physical layer compatibility: - ISO 11898-2:2024 High speed medium access unit - SAE J2284-1: High Speed CAN (HSC) for Vehicle Applications at 125kbps - SAE J2284-2: High Speed CAN (HSC) for Vehicle Applications at 250kbps - SAE J2284-3: High Speed CAN (HSC) for Vehicle Applications at 500kbps - SAE J2284-4: High-Speed CAN (HSC) for Vehicle Applications at 500kbps with CAN FD Data at 2Mbps - SAE J2284-5: High-Speed CAN (HSC) for Vehicle Applications at 500kbps with CAN FD Data at 5Mbps Copyright © 2024 Texas Instruments Incorporated # 7.2 Functional Block Diagram 図 7-1. Block Diagram # 7.3 Feature Description ### 7.3.1 Pin Description ### 7.3.1.1 TXD The TXD input is a logic-level signal, referenced to either $V_{CC}$ or $V_{IO}$ from a CAN controller to the transceiver. ### 7.3.1.2 GND GND is the ground pin of the transceiver. The pin must be connected to the PCB ground. ### 7.3.1.3 V<sub>CC</sub> $V_{\text{CC}}$ provides the 5V power supply to the CAN transceiver. ### 7.3.1.4 RXD RXD is the logic-level signal, referenced to either $V_{CC}$ or $V_{IO}$ , from the TCAN844-Q1 to a CAN controller. This pin is only driven once $V_{IO}$ is present. ### 7.3.1.5 V<sub>IO</sub> The $V_{IO}$ pin provides the digital I/O voltage to match the CAN controller voltage which avoids the requirement for a level shifter. $V_{IO}$ supports voltages from 2.9V to 5.25V providing the widest range of controller support. ### 7.3.1.6 CANH and CANL The CANH and CANL pins are the CAN high and CAN low differential bus pins. These pins are internally connected to the CAN transmitter, receiver and the low-power wake-up receiver. ### 7.3.1.7 STB (Standby) The STB pin is an input pin used for mode control of the transceiver. The STB pin can be supplied from either the system processor or from a static system voltage source. If normal mode is the only intended mode of operation, the STB pin can be tied directly to GND. ### 7.3.2 CAN Bus States The CAN bus has two logical states during operation, recessive and dominant. See 🗵 7-2 and 🗵 7-3. A dominant bus state occurs when the bus is driven differentially and corresponds to a logic low on the TXD and RXD pins. A recessive bus state occurs when the bus is biased to $V_{CC}/2$ via the high-resistance internal input resistors ( $R_{IN}$ ) of the receiver and corresponds to a logic high on the TXD and RXD pins. A dominant state overwrites the recessive state during arbitration. Multiple CAN nodes may be transmitting a dominant bit at the same time during arbitration, and in this case, the differential voltage of the bus is greater than the differential voltage of a single driver. The TCAN844(V)-Q1 transceiver implements a low-power standby (STB) mode which enables a third bus state where the bus pins are weakly biased to ground via the high resistance internal resistors of the receiver. See $\boxtimes$ 7-2 and $\boxtimes$ 7-3. 図 7-2. Bus States A - Normal Mode B - Standby Mode 図 7-3. Simplified Recessive Common Mode Bias Unit and Receiver ### 7.3.3 TXD Dominant Timeout (DTO) During normal mode, the only mode where the CAN driver is active, the TXD DTO circuit prevents the local node from blocking network communication in the event of a hardware or software failure where TXD is held dominant longer than the timeout period $t_{TXD\_DTO}$ . The TXD DTO circuit is triggered by a falling edge on TXD. If no rising edge is seen before the timeout period of the circuit, $t_{TXD\_DTO}$ , the CAN driver is disabled. This frees the bus for communication between other nodes on the network. The CAN driver is reactivated when a recessive signal is seen on the TXD pin; thus, clearing the dominant time out. The receiver remains active and biased to $V_{CC}/2$ and the RXD output reflects the activity on the CAN bus during the TXD DTO fault. The minimum dominant TXD time allowed by the TXD DTO circuit limits the minimum possible transmitted data rate of the device. The CAN protocol allows a maximum of eleven successive dominant bits (on TXD) for the worst case, where five successive dominant bits are followed immediately by an error frame. The minimum transmitted data rate can be calculated using $\pm$ 1. 図 7-4. Example Timing Diagram for TXD Dominant Timeout ### 7.3.4 CAN Bus Short-Circuit Current Limiting The TCAN844(V)-Q1 has several protection features that limit the short-circuit current when a CAN bus line is shorted. These include CAN driver current limiting in the dominant and recessive states and TXD dominant state Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 timeout. Which prevents permanently having the higher short-circuit current of a dominant state in a system fault. During CAN communication, the bus switches between the dominant and recessive states. The short-circuit current may be viewed as either the current during each bus state or as a DC average current. When selecting termination resistors or a common-mode choke for the CAN design, the average power rating, I<sub>OS(AVG)</sub>, are used. The percentage dominant is limited by the TXD DTO and the CAN protocol. Which has forced state changes and recessive bits due to bit stuffing, control fields, and interframe space. Providing a minimum amount of recessive time on the bus even if the data field contains a high percentage of dominant bits. The average short-circuit current of the bus depends on the ratio of recessive to dominant bits and their respective short-circuit currents. The average short-circuit current may be calculated using $\sharp$ 2. ### Where: - I<sub>OS(AVG)</sub> is the average short-circuit current - % Transmit is the percentage the node is transmitting CAN messages - % Receive is the percentage the node is receiving CAN messages - % REC\_Bits is the percentage of recessive bits in the transmitted CAN messages - % DOM\_Bits is the percentage of dominant bits in the transmitted CAN messages - I<sub>OS(SS)</sub> REC is the recessive steady state short-circuit current - I<sub>OS(SS)</sub> DOM is the dominant steady state short-circuit current This short circuit current and the possible fault cases of the network are taken into consideration when sizing the power supply used to generate the transceivers V<sub>CC</sub> supply. ### 7.3.5 Thermal Shutdown (TSD) If the junction temperature of the TCAN844(V)-Q1 exceeds the thermal shutdown threshold, $T_{TSD}$ , the device turns off the CAN driver circuitry and blocks the TXD to bus transmission path. The shutdown condition is cleared when the junction temperature of the device drops below $T_{TSD}$ . The CAN bus pins are biased to $V_{CC}/2$ during a TSD fault and the receiver to RXD path remains operational. The TCAN844(V)-Q1 TSD circuit includes hysteresis which prevents the CAN driver output from oscillating during a TSD fault. ### 7.3.6 Undervoltage Lockout The supply pins, $V_{CC}$ and $V_{IO}$ , have undervoltage detection that places the device into a protected state. This protects the bus during an undervoltage event on either supply pin. 表 7-1. Undervoltage Lockout - TCAN844-Q1 | V <sub>CC</sub> | DEVICE STATE | BUS | RXD PIN | |---------------------|--------------|----------------|----------------| | > UV <sub>VCC</sub> | Normal | Per TXD | Mirrors bus | | < UV <sub>VCC</sub> | Protected | High impedance | High impedance | 表 7-2. Undervoltage Lockout - TCAN844V-Q1 | V <sub>CC</sub> | V <sub>IO</sub> | DEVICE STATE | BUS | RXD PIN | |---------------------|---------------------|--------------------------|--------------------|------------------------------------------------------------------------------------------------------------------| | > UV <sub>VCC</sub> | > UV <sub>VIO</sub> | Normal | Per TXD | Mirrors bus | | < UV <sub>VCC</sub> | > UV <sub>VIO</sub> | STB = High: Standby Mode | Weak biased to GND | V <sub>IO</sub> : Remote wake request<br>See Remote Wake Request via<br>Wake-Up Pattern (WUP) in Standby<br>Mode | | | | STB =Low: Protected Mode | High impedance | Recessive | | > UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected | High impedance | High impedance | | < UV <sub>VCC</sub> | < UV <sub>VIO</sub> | Protected | High impedance | High impedance | Once the undervoltage condition is cleared and $t_{MODE}$ has expired, the TCAN844-Q1 transitions to normal mode. The host controller can again send and receive CAN traffic. 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ### 7.3.7 Unpowered Device The TCAN844(V)-Q1 is designed to be a passive or no load to the CAN bus if the device is unpowered. The bus pins were designed to have low leakage currents when the device is unpowered, so the device does not load the bus. This is critical if some nodes of the network are unpowered while the rest of the of network remains operational. The logic pins also have low leakage currents when the device is unpowered, so the pins do not load other circuits which may remain powered. ### 7.3.8 Floating pins The device has internal pull-ups on critical pins which place the device into known states if the pin floats. This internal bias cannot be relied upon by design though, especially in noisy environments. Instead internal bias should be considered a failsafe protection feature. When a CAN controller supporting open-drain outputs is used an adequate external pull-up resistor must be chosen. This makes sure the TXD output of the CAN controller maintains acceptable bit time to the input of the CAN transceiver. See $\frac{1}{8}$ 7-3 for details on pin bias conditions. | 5X 1-0.1 III Dias | | | | | | | |-------------------|----------------------|------------------------------------------------------------------------------------|--|--|--|--| | Pin | Pull-up or Pull-down | Comment | | | | | | TXD | Pull-up | Weakly biases TXD towards recessive to prevent bus blockage or TXD DTO triggering | | | | | | STB | Pull-up | Weakly biases STB towards low-power standby mode to prevent excessive system power | | | | | 表 7-3. Pin Bias ### 7.4 Device Functional Modes ### 7.4.1 Operating Modes The TCAN844(V)-Q1 has two main operating modes, normal mode and standby mode. Operating mode selection is made by applying a high or low level to the STB pin. | STB | Device Mode | Driver | Receiver | RXD Pin | | | | |------|-------------------------------------------|----------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|--|--| | High | Low current standby mode with bus wake-up | Disabled | Low-power receiver and bus monitor enable | High (recessive) until valid WUP is received See Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode | | | | | Low | Normal Mode | Fnabled | Fnabled | Mirrors bus state | | | | 表 7-4. Operating Modes ### 7.4.2 Normal Mode This is the normal operating mode of the TCAN844(V)-Q1. The CAN driver and receiver are fully operational and CAN communication is bi-directional. The driver is translating a digital input on the TXD input to a differential output on the CANH and CANL bus pins. The receiver is translating the differential signal from CANH and CANL to a digital output on the RXD output. ### 7.4.3 Standby Mode This is the low-power mode of the TCAN844(V)-Q1. The CAN driver and main receiver are switched off and bidirectional CAN communication is not possible. The low-power receiver and bus monitor circuits are enabled to allow for RXD wake-up requests via the CAN bus. A wake-up request is output to RXD as shown in $\boxtimes$ 7-5. The local CAN protocol controller should monitor RXD for transitions (high-to-low) and reactivate the device to normal mode by pulling the STB pin low. The CAN bus pins are weakly pulled to GND in this mode; see $\boxtimes$ 7-2 and $\boxtimes$ 7-3. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 19 In standby mode, only the $V_{IO}$ supply is required; therefore, the $V_{CC}$ may be switched off for additional system level current savings. ### 7.4.3.1 Remote Wake Request via Wake-Up Pattern (WUP) in Standby Mode The TCAN844(V)-Q1 supports a remote wake-up request that is used to indicate to the host controller that the bus is active and the node needs to return to normal operation. The device uses the multiple filtered dominant wake-up pattern (WUP) from the ISO 11898-2:2024 standard to qualify bus activity. Once a valid WUP has been received, the wake request is indicated to the controller by a falling edge and low period corresponding to a filtered dominant on the RXD output of the TCAN844(V)-Q1. The WUP consists of a filtered dominant pulse, followed by a filtered recessive pulse, and finally by a second filtered dominant pulse. The first filtered dominant initiates the WUP, and the bus monitor then waits on a filtered recessive; other bus traffic does not reset the bus monitor. Once a filtered recessive is received the bus monitor is waiting for a filtered dominant and again, other bus traffic does not reset the bus monitor. Immediately upon reception of the second filtered dominant the bus monitor recognizes the WUP and drives the RXD output low every time an additional filtered dominant signal is received from the bus. For a dominant or recessive to be considered filtered, the bus must be in that state for more than the $t_{WK\_FILTER}$ time. Due to variability in $t_{WK\_FILTER}$ the following scenarios are applicable. Bus state times less than $t_{WK\_FILTER(MIN)}$ are never detected as part of a WUP; thus, no wake request is generated. Bus state times between $t_{WK\_FILTER(MIN)}$ and $t_{WK\_FILTER(MAX)}$ can be detected as part of a WUP and a wake-up request can be generated. Bus state times greater than $t_{WK\_FILTER(MAX)}$ are always detected as part of a WUP; thus, a wake request is always generated. See $\boxtimes$ 7-5 for the timing diagram of the wake-up pattern. The pattern and t<sub>WK\_FILTER</sub> time used for the WUP prevents noise and bus stuck dominant faults from causing false wake-up requests while allowing any valid message to initiate a wake-up request. The ISO 11898-2:2024 standard has defined times for a short and long wake-up filter time. The $t_{WK\_FILTER}$ timing for the device has been picked to be within the minimum and maximum values of both filter ranges. This timing has been chosen such that a single bit time at 500kbps, or two back-to-back bit times at 1Mbps triggers the filter in either bus state. Any CAN frame at 500kbps or less can contain a valid WUP. For an additional layer of robustness and to prevent false wake-ups, the device implements a wake-up timeout feature. For a remote wake-up event to successfully occur, the entire WUP must be received within the timeout value $t \le t_{WK\_TIMEOUT}$ . If not, the internal logic is reset and the transceiver remains in the current state without waking up. The full pattern must then be transmitted again, conforming to the constraints mentioned in this section. See $\boxtimes$ 7-5 for the timing diagram of the wake-up pattern with wake timeout feature. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated 図 7-5. Wake-Up Pattern (WUP) with twk\_TIMEOUT ### 7.4.4 Driver and Receiver Function The TCAN844-Q1 logic I/Os support CMOS levels with respect to either $V_{CC}$ for 5V systems (TCAN844-Q1) or $V_{IO}$ for compatibility with MCUs that support 3.3V or 5V systems (TCAN844V-Q1). | 表 7-5 | Driver | <b>Function</b> | Table | |----------|--------|-----------------|-------| | 2X 1 -U. | | i uncuon | IGNIC | | Device Mode | TXD Input <sup>(1)</sup> | Bus Outputs | | Driven Bus State <sup>(2)</sup> | | | | |-------------|--------------------------|----------------|----------------|---------------------------------|--|--|--| | Device Mode | mode 17D input | CANH | CANL | Driven bus State | | | | | Normal | Low | High | Low | Dominant | | | | | Normal | High or open | High impedance | High impedance | Biased recessive | | | | | Standby | X | High impedance | High impedance | Biased to ground | | | | <sup>(1)</sup> X = irrelevant ### 表 7-6. Receiver Function Table Normal and Standby Mode | Device Mode | CAN Differential Inputs V <sub>ID</sub> = V <sub>CANH</sub> - V <sub>CANL</sub> | Bus State | RXD Pin | |-------------|---------------------------------------------------------------------------------|-----------|-------------------------------------| | | V <sub>ID</sub> ≥ 0.9V | Dominant | Low | | Normal | 0.5V < V <sub>ID</sub> < 0.9V | Undefined | Undefined | | | V <sub>ID</sub> ≤ 0.5V | Recessive | High | | | V <sub>ID</sub> ≥ 1.15V | Dominant | High | | Standby | 0.4V < V <sub>ID</sub> < 1.15V | Undefined | Low if a remote wake event occurred | | | V <sub>ID</sub> ≤ 0.4V | Recessive | See ⊠ 7-5 | | Any | Open (V <sub>ID</sub> ≈ 0V) | Open | High | English Data Sheet: SLLSFX3 <sup>(2)</sup> For bus state and bias see 図 7-2 and 図 7-3 # **8 Application Information Disclaimer** 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### **8.1 Application Information** The TCAN844(V)-Q1 transceiver can be used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. ☑ 8-1 shows a typical configuration for 5V controller applications. The bus termination is shown for illustrative purposes. # 8.2 Typical Application 図 8-1. Transceiver Application Using 5V IO Connections ### 8.2.1 Design Requirements ### 8.2.1.1 CAN Termination Termination can be a single $120\Omega$ resistor at each end of the bus, either on the cable or in a terminating node. If filtering and stabilization of the common-mode voltage of the bus is desired, then split termination can be used, see $\boxtimes$ 8-2. Split termination improves the electromagnetic emissions behavior of the network by filtering higher-frequency common-mode noise that can be present on the differential signal lines. Copyright © 2024 Texas Instruments Incorporated 図 8-2. CAN Bus Termination Concepts ### 8.2.2 Detailed Design Procedures ### 8.2.2.1 Bus Loading, Length and Number of Nodes A typical CAN application can have a maximum bus length of 40 meters and maximum stub length of 0.3m. However, with careful design, users can have longer cables, longer stub lengths, and many more nodes to a bus. A high number of nodes requires a transceiver with high input impedance such as the TCAN844V-Q1. Many CAN organizations and standards have scaled the use of CAN for applications outside the original ISO 11898-2 standard. Various CAN standards made system level trade off decisions for data rate, cable length, and parasitic loading of the bus. Examples of these CAN systems level specifications are ARINC 825, CANopen, DeviceNet, SAE J2284, SAE J1939, and NMEA 2000. A CAN network system design is a series of tradeoffs. In the ISO 11898-2:2024 specification the driver differential output is specified with a bus load that can range from $50\Omega$ to $65\Omega$ where the differential output must be greater than 1.5V. The TCAN844(V)-Q1 family is specified to meet the 1.5V requirement down to $50\Omega$ and is specified to meet 1.4V differential output at $45\Omega$ bus load. The differential input resistance of the device is a minimum of $40k\Omega$ . If 100 TCAN844V-Q1 transceivers are in parallel on a bus, this is equivalent to a $400\Omega$ differential load in parallel with the nominal $60\Omega$ bus termination which gives a total bus load of approximately $52\Omega$ . Therefore, the TCAN844(V)-Q1 family theoretically supports over 100 transceivers on a single bus segment. However, for a CAN network design margin must be given for signal loss across the system and cabling, parasitic loadings, timing, network imbalances, ground offsets, and signal integrity; thus, a practical maximum number of nodes is often lower. Bus length can also be extended beyond 40 meters by careful system design and data rate tradeoffs. For example, CANopen network design guidelines allow the network to be up to 1km with changes in the termination resistance, cabling, less than 64 nodes and significantly lowered data rate. This flexibility in CAN network design is one of the key strengths of the various extensions and additional standards that have been built on the original ISO 11898-2 CAN standard. However, when using this flexibility the CAN network system designer must take the responsibility of good network design to develop robust network operation. See the application report Controller Area Network Physical layer requirements (SLLA270). The document discusses in detail all system design physical layer parameters. 図 8-3. Typical CAN Bus ### 8.2.3 Application Curve 図 8-4. V<sub>OD(DOM)</sub> vs V<sub>CC</sub> # 8.3 System Examples The TCAN844V-Q1 transceiver is typically used in applications with a host controller or FPGA that includes the link layer portion of the CAN protocol. A 3.3V application is shown in ⊠ 8-5. The bus termination is shown for illustrative purposes. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLLSFX3 図 8-5. Typical Transceiver Application Using 3.3V IO Connections ### 8.4 Power Supply Recommendations The TCAN844-Q1 transceiver is designed to operate with a main $V_{CC}$ input voltage supply range between 4.75V and 5.25V. The TCAN844V-Q1 implements an IO level shifting supply input, $V_{IO}$ , designed for a range between 2.9V and 5.25V. Both the $V_{CC}$ and $V_{IO}$ inputs must be well regulated. In addition to the power supply filtering a decoupling capacitance, typically 100nF, can be placed near the CAN transceiver main $V_{CC}$ and $V_{IO}$ supply pins. ### 8.5 Layout Robust and reliable CAN node design may require special layout techniques depending on the application and design requirements. Since transient disturbances have high frequency content and a wide bandwidth, high-frequency layout techniques should be applied during PCB design. ### 8.5.1 Layout Guidelines - Place the protection and filtering circuitry close to the bus connector, J1, to prevent transients, ESD, and noise from propagating onto the board. This layout example shows a optional transient voltage suppression (TVS) diode, D1, which may be implemented if the system-level requirements exceed the specified rating of the transceiver. This example also shows optional bus filter capacitors C4 and C5. - Design the bus protection components in the direction of the signal path. Do not force the transient current to divert from the signal path to reach the protection device. - Decoupling capacitors are placed as close as possible to the supply pins V<sub>CC</sub> and V<sub>IO</sub> of transceiver. - Use at least two vias for supply and ground connections of bypass capacitors and protection devices to minimize trace and via inductance. 注 High-frequency current follows the path of least impedance and not the path of least resistance. • This layout example shows how split termination could be implemented on the CAN node. The termination is split into two resistors, R2 and R3, with the center or split tap of the termination connected to ground via capacitor C3. Split termination provides common mode filtering for the bus. See セクション 8.2.1.1, セクション 7.3.4, and 式 2 for information on termination concepts and power ratings needed for the termination resistor(s). Product Folder Links: TCAN844-Q1 Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 25 ### 8.5.2 Layout Example 図 8-6. Layout Example # 9 Device and Documentation Support # 9.1 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 9.2 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 ### 9.3 Trademarks テキサス・インスツルメンツ E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 # 9.4 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 ### 9.5 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ### 10 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | C | hanges from Revision * (October 2024) to Revision A (October 2024) | Page | |---|-----------------------------------------------------------------------------------------------------------------------------------------------|------| | • | リビジョン A は、本データシートの最初の公開リリースです | 1 | | • | 「特長」の一覧に HBM、CDM、接触放電の情報を追加 | 1 | | • | Added the Dissipation Rating table | 5 | | | Changed the operating conditions from: $T_J = -40^{\circ}\text{C}$ to 125°C to: $T_J = -40^{\circ}\text{C}$ to 150°C in the <i>Electrical</i> | | | | Characteristics and Switching Characteristics tables | 5 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 27 ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 22-Aug-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | • | | Part marking | |-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | TCAN844VDRBRQ1 | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | T844V | | TCAN844VDRBRQ1.A | Active | Production | SON (DRB) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | T844V | | TCAN844VDRQ1 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | T844V | | TCAN844VDRQ1.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 150 | T844V | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Aug-2025 ### TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO W Cavity A0 | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | TCAN844VDRBRQ1 | SON | DRB | 8 | 3000 | 330.0 | 12.4 | 3.3 | 3.3 | 1.1 | 8.0 | 12.0 | Q1 | | TCAN844VDRQ1 | SOIC | D | 8 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 23-Aug-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | TCAN844VDRBRQ1 | SON | DRB | 8 | 3000 | 367.0 | 367.0 | 35.0 | | TCAN844VDRQ1 | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4203482/L PLASTIC QUAD FLAT PACK- NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLAT PACK- NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE INTEGRATED CIRCUIT ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated