

# TAS2320 15W、15V 対応、モノラル、デジタル入力、Class-D スピーカ アンブ

### 1 特長

- パワフルな Class-D アンプ
  - 1% THD+N で 15W
  - 15V 外部 PVDD 電源
- クラス最高の効率
  - 最大 89% のシステム レベル効率 (8Ω 負荷時)
  - 14.2mW のアイドル チャネル電力 (ノイズ ゲート
  - 5mW のアイドル チャネル電力 (ノイズ ゲート オン)
  - 内蔵 1.8V Y ブリッジ
- 高性能オーディオ チャネル
  - 17.2µV の A 特性アイドル チャネル ノイズ
  - 109dB のダイナミック レンジ
  - -89dB Ø THD+N
  - ERC と SSM による低 EMI 特性
  - < 1µs のチップ間群遅延マッチング
- 先進の内蔵機能
  - 信号検出高効率モード
  - 高精度の電圧モニタと温度センサ
- 使いやすい機能
  - ハードウェア ピン制御または I<sup>2</sup>C 制御
  - 外部 PVDD 電源
  - クロックベースのパワーアップ / ダウン
  - 自動クロックレート検出:16~192kHz
  - MCLK フリー動作
  - 過熱および過電流保護
- 電源とユーザー インターフェイス
  - VBAT:2.5V∼5.5V
  - VDD:1.65V~1.95V
  - IOVDD: 1.8V または 3.3V
  - PVDD:2.5V∼15V
  - I<sup>2</sup>S/TDM:8 チャネル
  - HWピン制御または I<sup>2</sup>C 制御
- 0.4mm ピッチの 26 ピン QFN パッケージ

## 2 アプリケーション

- スマートスピーカ (音声アシスタント)
- Bluetooth およびワイヤレス スピーカ
- タブレット、ウェアラブル
- ラップトップ、デスクトップ PC

### 3 概要

TAS2320 は、大きなピーク電力でスピーカを効率的に駆 動できるように設計された、モノラル、デジタル入力 Class-D オーディオ アンプです。

本デバイスは、音楽再生と音声通話の実際の使用事例で 最長のバッテリ寿命を実現するように最適化されていま す。Y ブリッジ、アルゴリズムなどの先進の効率最適化機 能により、本デバイスはすべての動作電力領域にわたって クラス最高の効率を達成できます。この Class-D アンプ は、外部 PVDD 電源を使用して、15W の出力電力を供 給できます。

I<sup>2</sup>S/TDM + I<sup>2</sup>C インターフェイスを使って、最大 4 つのデ バイスが 1 つの共通バスを共有できます。本デバイスは、 目的の動作モードに本デバイスを構成できる 5 つの HW 制御ピンもサポートしています。

#### 製品情報

| 部品番号    | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> |
|---------|----------------------|--------------------------|
| TAS2320 | QFN                  | 4mm × 3.5mm              |

- (1) 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。
- パッケージ サイズ (長さ×幅) は公称値であり、該当する場合はピ ンも含まれます。



機能ブロック図



### **Table of Contents**

| 1 特長                                 | 1  | 7.1 Application Information             | 32 |
|--------------------------------------|----|-----------------------------------------|----|
| 2 アプリケーション                           |    | 7.2 Typical Application                 |    |
| 3 概要                                 |    | 8 Power Supply Recommendations          | 37 |
| 4 Pin Configuration and Functions    |    | 9 Layout                                | 38 |
| 5 Specifications                     |    | 9.1 Layout Guidelines                   | 38 |
| 5.1 Absolute Maximum Ratings         |    | 9.2 Layout Example                      | 38 |
| 5.2 ESD Ratings                      |    | 10 Device and Documentation Support     | 39 |
| 5.3 Recommended Operating Conditions |    | 10.1 Documentation Support              | 39 |
| 5.4 Thermal Information              |    | 10.2ドキュメントの更新通知を受け取る方法                  | 39 |
| 5.5 Electrical Characteristics       | 5  | 10.3 サポート・リソース                          | 39 |
| 5.6 Timing Requirements              |    | 10.4 Trademarks                         |    |
| 5.7 Typical Characteristics          |    | 10.5 静電気放電に関する注意事項                      | 40 |
| 6 Detailed Description               |    | 10.6 用語集                                | 40 |
| 6.1 Overview                         |    | 11 Revision History                     |    |
| 6.2 Functional Block Diagram         | 11 | 12 Mechanical, Packaging, and Orderable |    |
| 6.3 Device Functional Modes          |    | Information                             | 40 |
| 6.4 Feature Description              |    | 12.1 Package Option Addendum            |    |
| 6.5 Programming                      |    | 12.2 Tape and Reel Information          |    |
| 7 Application and Implementation     |    | •                                       |    |

# 4 Pin Configuration and Functions



図 4-1. QFN Package Bottom View



### **Pin Functions**

| PIN       |                       | _ (1)               |                                                                                                                                                                              |  |
|-----------|-----------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME      | NO.                   | Type <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                  |  |
| DREG      | 26                    | Р                   | Digital core voltage regulator output. Bypass to GND with a capacitor. Do not connect to an external load.                                                                   |  |
| FSYNC     | 8                     | I                   | I <sup>2</sup> S word clock or TDM frame sync.                                                                                                                               |  |
| GREG      | 17                    | Р                   | High-side gate CP regulator output. Do not connect to an external load.                                                                                                      |  |
| GND       | 12, 14, 22, 23,<br>25 | Р                   | Connect to PCB GND plane. Strong connection to ground plane required through multiple vias.                                                                                  |  |
| IOVDD     | 5                     | Р                   | 1.8V or 3.3V Digital IO supply. Decouple to GND with capacitor.                                                                                                              |  |
| IRQZ      | 6                     | 0                   | Open drain, active low interrupt pin. Pull up to IOVDD with resistor if optional internal pullup is not used.                                                                |  |
| NC        | 13                    | -                   | No connect. Keep floating.                                                                                                                                                   |  |
| OUT_N     | 19                    | 0                   | Class-D negative output.                                                                                                                                                     |  |
| OUT_P     | 20                    | 0                   | Class-D positive output.                                                                                                                                                     |  |
| PGND      | 21                    | Р                   | Class-D Power stage ground. Connect to PCB GND plane strongly through multiple vias.                                                                                         |  |
| PVDD      | 18                    | Р                   | Class-D power stage supply.                                                                                                                                                  |  |
| SBCLK     | 9                     | I                   | I <sup>2</sup> S/TDM serial bit clock.                                                                                                                                       |  |
| SDIN      | 10                    | I                   | I <sup>2</sup> S or TDM serial data input.                                                                                                                                   |  |
| SDOUT     | 11                    | I/O                 | I <sup>2</sup> S or TDM serial data output.                                                                                                                                  |  |
| SDZ       | 7                     | I                   | Active low hardware shutdown.                                                                                                                                                |  |
| SEL1      | 16                    | I                   | HW Mode: Select 1 Pin. Amplifier gain level selection with volume ramp enable and disable options.  I <sup>2</sup> C Mode: Short to GND for I <sup>2</sup> C mode selection. |  |
| SEL2_SCL  | 4                     | I                   | HW Mode: Select 2 Pin. I <sup>2</sup> S, TDM, Left justified selection. I <sup>2</sup> C Mode: Clock Pin. Pull up to IOVDD with a resistor.                                  |  |
| SEL3_SDA  | 3                     | I/O                 | HW Mode: Select 3 Pin. Data valid rising edge and falling edge selection. I <sup>2</sup> C Mode: Data Pin. Pull up to IOVDD with a resistor.                                 |  |
| SEL4_ADDR | 2                     | I                   | HW Mode: Select 4 Pin.Y-bridge threshold configuration setting. I <sup>2</sup> C Mode: I <sup>2</sup> C address pin.                                                         |  |
| SEL5      | 1                     | I/O                 | HW Mode: Connect to IOVDD for external PVDD selection.                                                                                                                       |  |
| VBAT      | 15                    | Р                   | Battery power supply input. Connect to a 2.5 to 5.5V supply and decouple with a capacitor.                                                                                   |  |
| VDD       | 24                    | Р                   | Connect to 1.8V supply and decouple to GND with capacitor.                                                                                                                   |  |

<sup>(1)</sup> I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power.

English Data Sheet: SLASFC5



## 5 Specifications

### 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                           |                                         | MIN  | MAX      | UNIT |
|---------------------------|-----------------------------------------|------|----------|------|
| Supply Voltage            | PVDD                                    | -0.3 | 19       | V    |
| Supply Voltage            | VBAT                                    | -0.3 | 6        | V    |
| Supply Voltage            | VDD                                     | -0.3 | 2        | V    |
| Supply Voltage            | IOVDD                                   | -0.3 | 6        | V    |
| Class-D Output            | OUTP, OUTM                              | -0.7 | 19       | V    |
| High Side Drive Regulator | GREG                                    | -0.3 | PVDD + 6 | V    |
| Digital Supply Regulator  | DREG                                    | -0.3 | 1.65     | V    |
| Digital IO Pins           | Digital pins referenced to IOVDD supply | -0.3 | 6        | V    |
| T <sub>stg</sub>          | Storage temperature                     | -65  | 150      | °C   |

Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                    |                         |                                                                                     | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub> | Lieurostano discriarge  | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500  | V    |

- JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (1)
- JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

### 5.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                    |                                       | MIN              | NOM | MAX  | UNIT |
|--------------------|---------------------------------------|------------------|-----|------|------|
| V <sub>PVDD</sub>  | Amplifier Supply (External PVDD Mode) | V <sub>BAT</sub> | 12  | 15   | V    |
| $V_{VDD}$          | Supply Voltage                        | 1.65             | 1.8 | 1.95 | V    |
| V <sub>IOVDD</sub> | IO Supply Voltage 1.8V                | 1.62             | 1.8 | 1.98 | V    |
| V <sub>IOVDD</sub> | IO Supply Voltage 3.3V                | 3.0              | 3.3 | 3.6  | V    |
| R <sub>SPK</sub>   | Speaker resistance                    | 3.2              | 8   | 38.4 | Ω    |
| L <sub>SPK</sub>   | Speaker inductance                    | 5                | 33  | 100  | μH   |
| T <sub>A</sub>     | Ambient temperature                   | -40              |     | 85   | °C   |
| TJ                 | Junction temperature                  | -40              |     | 150  | °C   |

#### **5.4 Thermal Information**

|                       |                                            | Standard JEDEC <sup>(2)</sup> |      |
|-----------------------|--------------------------------------------|-------------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>              | HR-QFN                        | UNIT |
|                       |                                            | 26 PINS                       |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance     | 51.5                          | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance  | 28.5                          | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance       | 15.3                          | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter | 0.9                           | °C/W |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated

Product Folder Links: TAS2320



## 5.4 Thermal Information (続き)

|                       |                                              | Standard JEDEC <sup>(2)</sup> |      |
|-----------------------|----------------------------------------------|-------------------------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | HR-QFN                        | UNIT |
|                       |                                              | 26 PINS                       |      |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 15.2                          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a                           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 5.5 Electrical Characteristics

TA = 25 °C, VBAT = 3.6 V, PVDD = 12 V (External PVDD mode enabled), VDD = 1.8 V, IOVDD = 1.8V, RL =  $8\Omega + 33\mu H$ , fin = 1 kHz, fs = 48 kHz, Gain = 21dBV, SDZ = 1, Noise gate disabled, Measured filter free with an Audio Precision using 22 Hz to 20 kHz un-weighted bandwidth (unless otherwise noted).

|                                           | PARAMETER                                    | TEST CONDITIONS                                                                                                                                                                                                                              | MIN TYP   | MAX | UNIT |
|-------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----|------|
| AMPLIFIE                                  | R PERFORMANCE - EXTERNAL PVDD I              | Mode                                                                                                                                                                                                                                         |           |     |      |
| P <sub>OUT_EXT</sub>                      | Maximum Continuous Output Power - 1%         | R <sub>L</sub> = 8 Ω + 33 μH                                                                                                                                                                                                                 | 8.3       |     | W    |
| _PVDD                                     | THDN                                         | R <sub>L</sub> = 4 Ω + 33 μH                                                                                                                                                                                                                 | 14.9      |     | W    |
| P <sub>OUT_EXT</sub>                      | Maximum Continuous Output Power - 1% THDN    | $R_L$ = 8 Ω + 33 μH, HW pin control mode                                                                                                                                                                                                     | 8.3       |     | W    |
|                                           |                                              | RL = 8 Ω + 33 μH                                                                                                                                                                                                                             | 10.3      |     | W    |
| P <sub>OUT_EXT</sub>                      | Maximum Continuous Output Power - 10% THDN   | RL = 4 Ω + 33 μH                                                                                                                                                                                                                             | 18.4      |     | W    |
| _FVDD                                     |                                              | RL = 4 Ω + 33 μH, PVDD=14V                                                                                                                                                                                                                   | 24.5      |     | W    |
| η <sub>SYSTEM</sub>                       | System Efficiency at P <sub>OUT</sub> = 0.5W | R <sub>L</sub> = 8 Ω + 33 μH                                                                                                                                                                                                                 | 83.9      |     | %    |
| EXT_0.5W                                  | System Emiciency at P <sub>OUT</sub> - 0.5W  | R <sub>L</sub> = 4 Ω + 33 μH                                                                                                                                                                                                                 | 80.0      |     | %    |
| η <sub>SYSTEM</sub>                       | System Efficiency at D = 1.000               | R <sub>L</sub> = 8 Ω + 33 μH                                                                                                                                                                                                                 | 88.1      |     |      |
| _EXT_1W                                   | System Efficiency at P <sub>OUT</sub> = 1.0W | R <sub>L</sub> = 4 Ω + 33 μH                                                                                                                                                                                                                 | 84.2      |     | %    |
| η <sub>SYSTEM</sub> _<br>_EXT_1W          | System Efficiency at P <sub>OUT</sub> = 1.0W | $R_L$ = 8 Ω + 33 μH, HW pin control mode                                                                                                                                                                                                     | 88.1      |     | %    |
| η <sub>SYSTEM_</sub>                      |                                              | R <sub>L</sub> = 8 Ω + 33 μH                                                                                                                                                                                                                 | 93.2      |     | %    |
| EXT_MAX_<br>POUT                          |                                              | R <sub>L</sub> = 4 Ω + 33 μH                                                                                                                                                                                                                 | 88.5      |     | %    |
| η <sub>SYSTEM</sub> _<br>EXT_MAX_<br>POUT | System Efficiency at 1% THD+N power<br>Level | $R_L$ = 8 Ω + 33 μH, HW pin control mode                                                                                                                                                                                                     | 93.2      |     | %    |
| V <sub>N_EXT</sub>                        | Idle channel Noise                           | A-Weighted, Gain = 21dBV (Speaker<br>Mode), DAC-Running                                                                                                                                                                                      | 14.4      |     | μV   |
| DNR_EX<br>T                               | Dynamic Range                                | A-Weighted, -60 dBFS Method, RL = 8 $\Omega$ + 33 $\mu$ H                                                                                                                                                                                    | 114.4     |     | dB   |
| THD+N                                     | Total Harmonic distortion + Noise            | $P_{OUT}$ = 1 W, $R_L$ = 8 $\Omega$ + 33 $\mu$ H, $f_{in}$ = 1 kHz                                                                                                                                                                           | 0.003     |     | %    |
| EXT                                       | Total Harmonic distortion + Noise            | $P_{OUT}$ = 1 W, $R_L$ = 4 $\Omega$ + 33 $\mu$ H, $f_{in}$ = 1 kHz                                                                                                                                                                           | 0.004     |     | %    |
| K <sub>CP</sub> _EXT                      | Click and pop performance                    | All dynamic power up/downs of audio channel except for faults. Includes In/Out of Mute, Power Up and power Down, Noise Gate mode entry and Exit. Measured at Peak A-weighted Voltage. RL = 8 $\Omega$ + 33 $\mu$ H, Input = Digital Silience | -68       |     | dBV  |
| V <sub>OS</sub> _EX<br>T                  | Output Offset Voltage                        | Idle channel                                                                                                                                                                                                                                 | <b>–1</b> | 1   | mV   |

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

<sup>(2)</sup> JEDEC Standard 4 Layer PCB



### 5.5 Electrical Characteristics (続き)

TA = 25 °C, VBAT = 3.6 V, PVDD = 12 V (External PVDD mode enabled), VDD = 1.8 V, IOVDD = 1.8V, RL =  $8\Omega + 33\mu H$ , fin = 1 kHz, fs = 48 kHz, Gain = 21dBV, SDZ = 1, Noise gate disabled, Measured filter free with an Audio Precision using 22 Hz to 20 kHz un-weighted bandwidth (unless otherwise noted).

|                                         | PARAMETER                                                | TEST CONDITIONS                                                               | MIN TYP | MAX   | UNIT   |
|-----------------------------------------|----------------------------------------------------------|-------------------------------------------------------------------------------|---------|-------|--------|
|                                         |                                                          | PVDD = 12 V + 200 mVpp, fripple = 217<br>Hz                                   | 115     |       | dB     |
| PSRR <sub>PV</sub>                      | PVDD power-supply rejection ratio                        | PVDD = 12 V + 200 mVpp, fripple = 1 kHz                                       | 115     |       | dB     |
|                                         |                                                          | PVDD = 12 V + 200 mVpp, fripple = 20 kHz                                      | 95      |       | dB     |
|                                         |                                                          | VBAT = 3.6 V + 200 mV <sub>pp</sub> , f <sub>ripple</sub> = 217 Hz            | 115     |       | dB     |
| PSRR <sub>VB</sub><br><sub>AT</sub> EXT | VBAT power-supply rejection ratio                        | VBAT = 3.6 V + 200 mV <sub>pp</sub> , f <sub>ripple</sub> = 1 kHz             | 115     |       | dB     |
| AI_LXI                                  |                                                          | VBAT = 3.6 V + 200 mV <sub>pp</sub> , f <sub>ripple</sub> = 20 kHz            | 90      |       | dB     |
|                                         |                                                          | VDD = 1.8 V + 200 mV <sub>pp</sub> , f <sub>ripple</sub> = 217 Hz             | 110     |       | dB     |
| PSRR <sub>VD</sub><br><sub>D</sub> EXT  | VDD power-supply rejection ratio                         | VDD = 1.8 V + 200 mV <sub>pp</sub> , f <sub>ripple</sub> = 1 kHz              | 110     |       | dB     |
| D_LX1                                   |                                                          | $VDD = 1.8 \text{ V} + 200 \text{ mV}_{pp}, f_{ripple} = 20 \text{ kHz}$      | 90      |       | dB     |
| TDM Ser                                 | ial Port                                                 |                                                                               |         |       |        |
|                                         | PCM Sample Rates and FSYNC Input Frequency               |                                                                               | 16      | 192   | kHz    |
|                                         | SBCLK Input Frequency                                    | I <sup>2</sup> S/TDM Operation                                                | 0.512   | 24.57 | MHz    |
|                                         | SPCLV Maximum Input litter                               | RMS Jitter below 40 kHz that can be tolerated without performance degradation |         | 0.5   | ns     |
|                                         | SBCLK Maximum Input Jitter                               | RMS Jitter above 40 kHz that can be tolerated without performance degradation |         | 5     | ns     |
|                                         | SBCLK Cycles per FSYNC in I <sup>2</sup> S and TDM Modes | Values: 64, 96, 128, 192, 256, 384 and 512                                    | 64      | 512   | Cycles |
| PCM Pla                                 | yback Characteristics to fs ≤ 48 kHz                     |                                                                               |         |       |        |
| fs                                      | Sample Rates                                             |                                                                               | 16      | 48    | kHz    |
|                                         | Audio Channel Passband LPF Corner                        | Ripple < pass-band ripple                                                     | 0.454   |       | fs     |
|                                         | Audio Channel Passband Ripple                            | 20 Hz to LPF cutoff                                                           | ± 0.1   |       | dB     |
|                                         | Audia Channal Chan Dand Attanuation                      | ≥ 0.55 fs                                                                     | 60      |       | dB     |
|                                         | Audio Channel Stop Band Attenuation                      | ≥ 1 fs                                                                        | 65      |       | dB     |
|                                         |                                                          | Fin = 1kHz, Class-H mode                                                      | 31.5    |       | 1/fs   |
|                                         |                                                          | Fin = 1kHz, Class-H bypassed                                                  | 6.5     |       | 1/fs   |
|                                         | Audio Channel Group Delay                                | DC to 20kHz, HPF bypassed, Class-H bypassed                                   | 11.0    |       | 1/fs   |
|                                         |                                                          | DC to 20kHz, HPF bypassed, Class-H mode                                       | 37.0    |       | 1/fs   |
| PCM Pla                                 | yback Characteristics to fs > 48 kHz                     |                                                                               |         |       |        |
| fs                                      | Sample Rates                                             |                                                                               | 88.2    | 192   | kHz    |
|                                         | Audio Channel Passband LPF Corner                        | fs = 96 kHz                                                                   | 0.469   |       | fs     |
|                                         | Addio Orialino i assuana Li i Golfiel                    | fs = 192 kHz                                                                  | 0.234   |       | fs     |
|                                         | Audio Channel Passband Ripple                            | 20 Hz to LPF cutoff                                                           | ± 0.2   |       | dB     |
|                                         |                                                          | fs = 96 kHz, fin ≥ 0.55 fs                                                    | 60      |       | dB     |
|                                         | Audio Channel Stop Band Attenuation                      | fs = 96 kHz, fin ≥ 1 fs                                                       | 65      |       | dB     |
|                                         |                                                          | fs = 192 kHz, 0.55 fs ≥ fin ≥ 0.275 fs                                        | 60      |       | dB     |

Product Folder Links: TAS2320

資料に関するフィードバック(ご意見やお問い合わせ) を送信



### 5.5 Electrical Characteristics (続き)

TA = 25 °C, VBAT = 3.6 V, PVDD = 12 V ( External PVDD mode enabled), VDD = 1.8 V, IOVDD = 1.8V, RL =  $8\Omega + 33\mu H$ , fin = 1 kHz, fs = 48 kHz, Gain = 21dBV, SDZ = 1, Noise gate disabled, Measured filter free with an Audio Precision using 22 Hz to 20 kHz un-weighted bandwidth (unless otherwise noted).

|                      | PARAMETER                                                      | TEST CONDITIONS                                                                | MIN | TYP   | MAX | UNIT |
|----------------------|----------------------------------------------------------------|--------------------------------------------------------------------------------|-----|-------|-----|------|
|                      |                                                                | fin=1kHz, fs=96 kHz, Class-H mode                                              |     | 56.7  |     | 1/fs |
|                      | Audio Channel Group Delay                                      | DC to 40kHz, fs=96 kHz, HPF Bypassed,<br>Class-H bypassed                      |     | 8.6   |     | 1/fs |
|                      |                                                                | DC to 40kHz, fs=192 kHz, HPF<br>Bypassed, Class-H Mode                         |     | 117.8 |     | 1/fs |
| Protectio            | n Circuits                                                     |                                                                                |     |       |     |      |
|                      | Thermal shutdown temperature                                   |                                                                                |     | 140   |     | °C   |
|                      | Thermal shutdown retry time                                    |                                                                                |     | 1.5   |     | s    |
|                      | VBAT undervoltage lockout threshold                            | UVLO is asserted                                                               | 1.9 |       |     | V    |
|                      | (UVLO)                                                         | UVLO is released                                                               |     |       | 2.3 | V    |
|                      | VDD undervoltage lockout threshold                             | UVLO is asserted                                                               | 1.4 |       |     | V    |
|                      | (UVLO)                                                         | UVLO is released                                                               |     |       | 1.6 | V    |
|                      | PVDD undervoltage lockout threshold                            | UVLO is asserted, external PVDD mode only                                      | 2.6 |       |     | V    |
|                      | (UVLO)                                                         | UVLO is released, external PVDD mode only                                      |     |       | 2.8 | V    |
|                      | PVDD overvoltage lockout threshold (OVLO)                      | OVLO is asserted, OVLO protection enabled.                                     |     | 16    |     | V    |
|                      | Output Short circuit protection                                | Output to Output, Output to GND, Output to PVDD, Output to VBAT, H-bridge mode |     | 4.1   |     | Α    |
| Power up             | /down Time                                                     |                                                                                |     | ,     |     |      |
| T <sub>STDBY</sub>   | Turn ON time from SDZ Asserted to device ready for i2c Command |                                                                                |     |       | 300 | us   |
| <b>T</b>             | Turn ON time from release of Software                          | Volume ramping disabled                                                        |     | 1.6   |     | ms   |
| T <sub>ACTIVE</sub>  | Shutdown to Amplifier output Active                            | Volume ramping enabled                                                         |     | 3.9   |     | ms   |
| <b>T</b>             | Turn OFF time from assertion of Software                       | Volume ramping disabled                                                        |     | 0.2   |     | ms   |
| T <sub>TURNOFF</sub> | Shutdown to Amplifier output Hi-Z                              | Volume ramping enabled                                                         |     | 13.9  |     | ms   |
| Current C            | Consumption - External PVDD Mode                               |                                                                                |     |       | "   |      |
|                      |                                                                | PVDD, SDZ=0                                                                    |     | 1     |     | uA   |
|                      | Current consumption in Hardware                                | VBAT, SDZ=0                                                                    |     | 0.1   |     | uA   |
| I <sub>Q_HW_SD</sub> | Shutdown                                                       | VDD, SDZ=0                                                                     |     | 0.2   |     | uA   |
|                      |                                                                | IOVDD, SDZ=0                                                                   |     | 0.1   |     | uA   |
|                      |                                                                | PVDD, All clocks Stopped                                                       |     | 1     |     | uA   |
|                      | Current consumption in Software                                | VBAT, All clocks Stopped                                                       |     | 0.1   |     | uA   |
| I <sub>Q_SW_SD</sub> | Shutdown                                                       | VDD, All clocks Stopped                                                        |     | 12    |     | uA   |
|                      |                                                                | IOVDD, All clocks Stopped                                                      |     | 0.1   |     | uA   |
|                      |                                                                | PVDD, P <sub>OUT</sub> = 0, Noise gate enabled                                 |     | 0.1   |     | mA   |
|                      |                                                                | VBAT, P <sub>OUT</sub> = 0, Noise gate enabled                                 |     | 0.15  |     | mA   |
| ام برد               | Current consumption in Idle channel                            | VDD, P <sub>OUT</sub> = 0, Noise gate enabled                                  |     | 2.2   |     | mA   |
| I <sub>Q_NG</sub>    | Carrent consumption in fale charmer                            | IOVDD, P <sub>OUT</sub> = 0, Noise gate enabled                                |     | 0.1   |     | mA   |
|                      |                                                                | Total Power, P <sub>OUT</sub> = 0, Noise gate enabled                          |     | 5.3   |     | mW   |

English Data Sheet: SLASFC5



### 5.5 Electrical Characteristics (続き)

TA = 25 °C, VBAT = 3.6 V, PVDD = 12 V (External PVDD mode enabled), VDD = 1.8 V, IOVDD = 1.8V, RL =  $8\Omega + 33\mu H$ , fin = 1 kHz, fs = 48 kHz, Gain = 21dBV, SDZ = 1, Noise gate disabled, Measured filter free with an Audio Precision using 22 Hz to 20 kHz un-weighted bandwidth (unless otherwise noted).

|                       | PARAMETER                                                       | TEST CONDITIONS                                                     | MIN              | TYP  | MAX            | UNIT |
|-----------------------|-----------------------------------------------------------------|---------------------------------------------------------------------|------------------|------|----------------|------|
|                       |                                                                 | PVDD, P <sub>OUT</sub> = 0, Noise gate disabled                     |                  | 0.2  |                | mA   |
|                       |                                                                 | VBAT, P <sub>OUT</sub> = 0, Noise gate disabled                     |                  | 0.5  |                | mA   |
| $I_{Q\_IDLE}$         | Current consumption in Idle channel                             | VDD, P <sub>OUT</sub> = 0, Noise gate disabled                      |                  | 5.6  |                | mA   |
| ·Q_IDLE               |                                                                 | IOVDD, P <sub>OUT</sub> = 0, Noise gate disabled                    |                  | 0.1  |                | mA   |
|                       |                                                                 | Total Power, P <sub>OUT</sub> = 0, Noise gate disabled              |                  | 14.0 |                | mW   |
|                       |                                                                 | PVDD, P <sub>OUT</sub> = 0, Noise gate disabled                     |                  |      |                | mA   |
|                       |                                                                 | VBAT, P <sub>OUT</sub> = 0, Noise gate disabled                     |                  |      |                | mA   |
| I <sub>Q IDLE</sub>   | Current consumption in Idle channel, ,                          | VDD, P <sub>OUT</sub> = 0, Noise gate disabled                      |                  |      |                | mA   |
| ·Q_IDLE               | HW pin control mode                                             | IOVDD, P <sub>OUT</sub> = 0, Noise gate disabled                    |                  |      |                | mA   |
|                       |                                                                 | Total Power, P <sub>OUT</sub> = 0, Noise gate disabled              | gate mW          | mW   |                |      |
| DIGITAL               | IOs                                                             |                                                                     |                  |      | '              |      |
| V <sub>IH</sub>       | High-level digital input logic voltage threshold                | All digital pins                                                    | 0.7 x<br>IOVDD   |      |                | V    |
| V <sub>IL</sub>       | Low-level digital input logic voltage threshold                 | All digital pins                                                    |                  |      | 0.3 x<br>IOVDD | V    |
| V <sub>OH</sub>       | High-level digital output voltage                               | All digital pins except SDA, SCL and IRQZ; I <sub>OH</sub> = 100μA  | IOVDD -<br>0.2 V |      |                | V    |
| V <sub>OL</sub>       | Low-level digital output voltage                                | All digital pins except SDA, SCL and IRQZ; I <sub>OL</sub> = -100µA |                  |      | 0.2            | V    |
| V <sub>OL(I2C)</sub>  | Low-level digital output voltage                                | SDA and SCL; I <sub>OL</sub> = -1mA                                 |                  |      | 0.2 x<br>IOVDD | V    |
| V <sub>OL(IRQZ)</sub> | Low-level digital output voltage for open drain output          | IRQZ pin; I <sub>OL</sub> = -1mA                                    |                  |      | 0.2            | V    |
| I <sub>IH</sub>       | Input logic-high leakage for digital inputs                     | All digital pins; Input = IOVDD.                                    | -1               |      | 1              | μΑ   |
| I <sub>IL</sub>       | Input logic-low leakage for digital inputs                      | All digital pins; Input = GND                                       | -1               |      | 1              | μA   |
| C <sub>IN</sub>       | Input capacitance for digital inputs                            | All digital pins                                                    |                  | 5    |                | pF   |
| R <sub>PD</sub>       | Pull down resistance for digital input/IO pins when asserted on | All digital pins. Pull down resistance option enabled               |                  | 18   |                | kΩ   |

### 5.6 Timing Requirements

 $T_A = 25 \,^{\circ}\text{C}$ , VDD = IOVDD = 1.8 V (unless other wise noted)

|                     |                                                                                              | MIN | NOM MAX | UNIT |
|---------------------|----------------------------------------------------------------------------------------------|-----|---------|------|
| I2C - Star          | ndard-Mode                                                                                   |     |         | 1    |
| f <sub>SCL</sub>    | SCL clock frequency                                                                          | 0   | 100     | kHz  |
| t <sub>HD;STA</sub> | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 4   |         | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                  | 4.7 |         | μs   |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                 | 4   |         | μs   |
| t <sub>SU;STA</sub> | Setup time for a repeated START condition                                                    | 4.7 |         | μs   |
| t <sub>HD;DAT</sub> | Data hold time: For I <sup>2</sup> C bus devices                                             | 0   | 3.45    | j µs |
| t <sub>SU;DAT</sub> | Data set-up time                                                                             | 250 |         | ns   |
| t <sub>r</sub>      | SDA and SCL rise time                                                                        |     | 1000    | ns   |
| t <sub>f</sub>      | SDA and SCL fall time                                                                        |     | 300     | ) ns |

資料に関するフィードバック(ご意見やお問い合わせ)を送信

Copyright © 2024 Texas Instruments Incorporated



### 5.6 Timing Requirements (続き)

 $T_A = 25 \,^{\circ}\text{C}$ , VDD = IOVDD = 1.8 V (unless other wise noted)

| ,,                                     | VDD = 10VDD = 1.0 V (unless other wise noted)                                                | MIN              | NOM MAX | UNIT |
|----------------------------------------|----------------------------------------------------------------------------------------------|------------------|---------|------|
| t <sub>SU;STO</sub>                    | Set-up time for STOP condition                                                               | 4                |         | μs   |
| t <sub>BUF</sub>                       | Bus free time between a STOP and START condition                                             | 4.7              |         | μs   |
| C <sub>b</sub>                         | Capacitive load for each bus line                                                            |                  | 400     | pF   |
| I2C - Fast-N                           | Mode                                                                                         |                  |         |      |
| f <sub>SCL</sub>                       | SCL clock frequency                                                                          | 0                | 400     | kHz  |
| t <sub>HD;STA</sub>                    | Hold time (repeated) START condition. After this period, the first clock pulse is generated. | 0.6              |         | μs   |
| t <sub>LOW</sub>                       | LOW period of the SCL clock                                                                  | 1.3              |         | μs   |
| t <sub>HIGH</sub>                      | HIGH period of the SCL clock                                                                 | 0.6              |         | μs   |
| t <sub>SU;STA</sub>                    | Setup time for a repeated START condition                                                    | 0.6              |         | μs   |
| t <sub>HD;DAT</sub>                    | Data hold time: For I <sup>2</sup> C bus devices                                             | 0                | 0.9     | μs   |
| t <sub>SU;DAT</sub>                    | Data set-up time                                                                             | 100              |         | ns   |
| t <sub>r</sub>                         | SDA and SCL rise time                                                                        | 20 + 0.1 ×<br>Cb | 300     | ns   |
| t <sub>f</sub>                         | SDA and SCL fall time                                                                        | 20 + 0.1 ×<br>Cb | 300     | ns   |
| t <sub>SU;STO</sub>                    | Set-up time for STOP condition                                                               | 0.6              |         | μs   |
| t <sub>BUF</sub>                       | Bus free time between a STOP and START condition                                             | 1.3              |         | μs   |
| C <sub>b</sub>                         | Capacitive load for each bus line                                                            |                  | 400     | pF   |
| TDM Port                               |                                                                                              |                  |         |      |
| t <sub>H</sub> (SBCLK)                 | SBCLK high period                                                                            | 20               |         | ns   |
| t <sub>L</sub> (SBCLK)                 | SBCLK low period                                                                             | 20               |         | ns   |
| t <sub>SU</sub> (FSYNC<br>)            | FSYNC setup time                                                                             | 8                |         | ns   |
| t <sub>HLD</sub> (FSYN<br>C)           | FSYNC hold time                                                                              | 8                |         | ns   |
| t <sub>SU</sub> (SDIN/<br>ICC)         | SDIN/ICC setup time                                                                          | 8                |         | ns   |
| t <sub>HLD</sub> (SDIN/ICC)            | SDIN/ICC hold time                                                                           | 8                |         | ns   |
| t <sub>d</sub> (SDO/<br>ICC-<br>SBCLK) | SBCLK to SDOUT/ICC delay : 50% of SBCLK to 50% of SDOUT IOVDD=1.8V                           |                  | 13      | ns   |
| t <sub>d</sub> (SDO/<br>ICC-<br>SBCLK) | SBCLK to SDOUT/ICC delay : 50% of SBCLK to 50% of SDOUT IOVDD=3.3V                           |                  | 30      | ns   |
| t <sub>r</sub> (SBCLK)                 | SBCLK rise time : 10 % - 90 % Rise Time                                                      |                  | 8       | ns   |
| t <sub>f</sub> (SBCLK)                 | SBCLK fall time : 90 % - 10 % Rise Time                                                      |                  | 8       | ns   |

### **5.7 Typical Characteristics**

 $T_A$  = 25°C, VBAT = 3.6V, PVDD = 12V (External PVDD mode enabled) , VDD=1.8 V, IOVDD=1.8 V, Load = 8 $\Omega$  + 33 $\mu$ H,  $F_{IN}$  = 1kHz, Fs = 48kHz, Gain = 21dBV, SDZ=1, Noise gate mode disabled, Measured filter free with an Audio Precision with a 22Hz to 20kHz un-weighted bandwidth, unless otherwise noted.







### 6 Detailed Description

#### 6.1 Overview

The TAS2320 is a mono digital input Class-D amplifier optimized for delivering the highest efficiency across all powers for longer battery life operation. It comes with a small solution size for board space-constrained applications. It integrates battery/temperature sensors for system-level protection features.

### 6.2 Functional Block Diagram



図 6-1. Top Level Functional block diagram

#### **6.3 Device Functional Modes**

#### 6.3.1 Operational Modes

#### 6.3.1.1 Hardware Shutdown

The device can be powered down by asserting SDZ pin low. The shutdown behavior of the device when SDZ pin is pulled low is controlled by SDZ\_MODE register settings.

In Hardware Shutdown mode (SDZ\_MODE[1:0] = 00 or 01) if the SDZ pin is asserted low, the device consumes the minimum quiescent current from VDD and VBAT supplies. All registers lose state in this mode and go back to default settings, and I<sup>2</sup>C communication is disabled.

If configured in SDZ\_MODE[1:0] = 00, when the SDZ pin is asserted low while audio is playing, the device will follow the normal power down sequencing like volume ramp down on the audio (if enabled), stop the Class-D



switching, power down analog and digital blocks to ensure no power down pop and finally put the device into Hardware Shutdown mode. I2C communication is disabled while the SDZ pin is asserted low in this mode.

If configured in SDZ\_MODE[1:0] = 01, when the SDZ pin is asserted low the device will immediately enter the hardware shutdown and will not go through any power-down sequencing routine. It is recommended to ensure that the audio input signal is ramped down to the idle channel before asserting the SDZ pin low in this mode (device software mute mode can be used to realize this). I2C communication is disabled while the SDZ pin is asserted low in this mode.

Finally, the device can be configured to Software shutdown mode by setting SDZ\_MODE[1:0] = 10. In this mode, when the SDZ pin is pulled low, the device will follow normal power-down sequencing and enter software shutdown mode. All the device register configuration programmed is retained as is from the state the device was in before the SDZ pin was pulled low. I2C communication is still available while the SDZ pin is asserted low in this mode.

表 6-1. Shutdown Control

| SDZ_MODE[1:0] | Configuration                                         |
|---------------|-------------------------------------------------------|
| 00 (default)  | Hardware shutdown mode with power-down sequencing     |
| 01            | Hardware shutdown mode - immediate                    |
| 10            | Software shutdown mode (All register values retained) |
| 11            | Reserved                                              |

When SDZ\_MODE[1:0] is 00 or 10, the device goes through shutdown sequencing and the SDZ pin must be held low for the entire duration of the shutdown time. The shutdown time is specified in the Power up/down Time section of the Electrical Characteristics section. When SDZ is released, the device will sample the AD1 and AD2 pins and enter the software shutdown mode.

### 6.3.1.2 Hardware Config Modes

The device can operate in a pre-configured HW Mode depending on the resistor terminations used for Select pin1 to Select Pin5. HW Mode behavior of the device is designed to simplify device configuration without using any software based configurations through I<sup>2</sup>C communication.

表 6-2. SEL1 HW Mode configuration

| pt v 2: v22 : :::: invac voimgaration |                                         |  |  |
|---------------------------------------|-----------------------------------------|--|--|
| SEL1 Connection                       | Configuration                           |  |  |
| Direct Short to GND                   | I <sup>2</sup> C Mode selection         |  |  |
| 1.2k to GND                           | 6dBV Amp Gain, Volume ramp<br>disabled  |  |  |
| 1.2k to VBAT                          | 12dBV Amp Gain, Volume ramp<br>disabled |  |  |
| 5k to GND                             | 18dBV Amp Gain, Volume ramp<br>disabled |  |  |
| 330 to VBAT                           | 21dBV Amp Gain, Volume ramp<br>disabled |  |  |
| 4.7k to VBAT                          | 6dBV Amp Gain, Volume ramp<br>enabled   |  |  |
| 24k to GND                            | 12dBV Amp Gain, Volume ramp<br>enabled  |  |  |
| 24k to VBAT                           | 18dBV Amp Gain, Volume ramp<br>enabled  |  |  |
| Direct Short to VBAT                  | 21dBV Amp Gain, Volume ramp<br>enabled  |  |  |

資料に関するフィードバック(ご意見やお問い合わせ)を送信



| 表 6-3. | SEL2 H | N Mode | configu | ıration |
|--------|--------|--------|---------|---------|
|--------|--------|--------|---------|---------|

| SEL2_SCL Connection   | Configuration                    |
|-----------------------|----------------------------------|
| Direct Short to GND   | I <sup>2</sup> S L or TDM0       |
| 470 to IOVDD          | I <sup>2</sup> S R or TDM1       |
| Direct Short to IOVDD | I <sup>2</sup> S (L+R)/2 or TDM2 |
| 1.2k to GND           | Left-Justified L or TDM3         |
| 1.2k to IOVDD         | Left-Justified R or TDM4         |
| 4.7k to GND           | Left-Justified (L+R)/2 or TDM5   |
| 4.7k to IOVDD         | I <sup>2</sup> S L+Tx or TDM6    |
| 24k to GND            | I <sup>2</sup> S R+Tx or TDM7    |
| 24k to IOVDD          | Reserved                         |

#### 表 6-4. SEL3 HW Mode configuration

|                       | <b>U</b>                   |
|-----------------------|----------------------------|
| SEL3_SDA Connection   | Configuration              |
| Direct Short to GND   | Data valid on rising edge  |
| Direct Short to IOVDD | Data valid on falling edge |

#### 表 6-5. SEL4 HW Mode configuration

|                       | •                          |
|-----------------------|----------------------------|
| SEL4_ADDR Connection  | Configuration              |
| Direct Short to GND   | Y-bridge threshold of 80mW |
| Direct Short to IOVDD | Y-bridge threshold of 40mW |
| 24k to IOVDD          | Y-bridge threshold of 1mW  |

#### 表 6-6. SEL5 HW Mode configuration

| SEL5 Connection       | Configuration      |
|-----------------------|--------------------|
| Direct Short to IOVDD | External PVDD Mode |

#### 6.3.1.3 Software Power Modes Control and Software Reset

The TAS2320 power state can be controlled using the register MODE[1:0]. Change in any of the MODE settings will not cause the device to lose any of the existing device configuration register settings.

**Active state:** When MODE[1:0] is configured as '00', the device enters an active mode of operation with proper power-up sequencing to minimize the click and pop.

**Software shutdown state:** When MODE[1:0] is configured as '10', the device enters software shutdown mode. This mode powers down all analog blocks required to playback audio but does not cause the device to lose register state. If audio is playing when Software Shutdown is asserted, the Class-D will volume ramp down before shutting down. When de-asserted, the Class-D will begin switching and volume ramp back to the programmed digital volume setting.

Clock based Active and shutdown state: When MODE[1:0] is configured as '11' the device toggles between Active and Shutdown state based on valid ASI clock signals applied on the ASI input pins, BCLK and FSYNC. When clocks are applied, the device will automatically detect the clock signals and follow proper power-up sequencing to avoid any power-up click and pop. When the audio channels are powered up and the ASI clock is removed, the device will automatically start power-down sequencing and avoid any click and pop. It is recommended to do a volume ramp-down in the input data stream before stopping the clocks for the best pop & click experience (device software mute mode can be used to realize this).

表 6-7. Software Mode Control

| MODE[1:0] | Configuration                      |
|-----------|------------------------------------|
| 00        | Device in active mode of operation |

Product Folder Links: TAS2320

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



表 6-7. Software Mode Control (続き)

| MODE[1:0]    | Configuration                                  |
|--------------|------------------------------------------------|
| 01           | Reserved                                       |
| 10 (default) | Device in software shutdown mode               |
| 11           | Device in Clock based Active and shutdown mode |

TAS2320 can be reset to its default configuration by setting the SW\_RESET register to '1'. If the device is powered up, when the SW\_RESET bit is set high, all the channels are powered down immediately. All the registers are restored to the default state when SW\_RESET is set high. This bit is self-clearing and goes back to '0' once the reset is complete.

The device can also signal to the host once the status of the device reaches Active mode of operation using the *INT\_LTCH0[1]* bit (セクション 6.3.2). This bit is a live device status bit and reflects the device status in real-time. This bit is set high when the device is in Active mode and set low when the device is in shutdown mode.

#### 6.3.1.4 Efficiency and power saving modes

TAS2320 has multiple power-saving modes of operation designed to achieve the highest system level efficiency under all operating conditions. The device transitions from one mode to the next based on the configured mode and the signal condition. The transitions from one mode to another are automatic and designed to ensure high-performance audio levels during the transition of the modes.

#### 6.3.1.4.1 Noise Gate

When the Noise gate feature is enabled, the device automatically detects periods of silence during active playback mode and reduces the idle channel power consumption significantly to extend the battery life. This feature is useful for signals playback having long periods of silence, eg voice calls, movie tracks, etc.

The device monitors the input audio signal level against the programmed Noise gate threshold configured by the NG\_TH\_LVL[2:0] register. When the audio signal falls below the threshold, an internal Hysteresis timer is enabled. If the signal level remains below the configured NG\_TH\_LVL[2:0] for the entire duration of the NG\_HYST\_TIMER[1:0], the device enters into the Noise gate mode and reduces the idle channel power consumption. In the Noise gate mode of operation, the high switching blocks like class-D PWM output are turned OFF and outputs are pulled low. The output impedance of class-D can be controlled when the Noise gate mode is active using the CLASSD\_HIZ\_MODE register. While the Noise gate mode is active, class-D outputs are not switching and the device does not produce any audio output signal. When the device is in Noise gate mode, the NG\_STATUS bit is set as high and when the device comes out of noise gate mode, the status bit is set to low.

When the signal level increases above the NG\_TH\_LVL[1:0], the device automatically wakes up the blocks in low IQ mode and starts playing out the audio input signals. The wake up from Noise gate maintains the signal fidelity by buffering the input signal data during the transition time from noise gate mode to active playback mode. The device does not lose any audio input samples while transitioning from noise gate to active playback.

The transition into noise gate mode and recovery out of noise gate mode is designed to be click and pop-free by following the proper shutdown and power up sequencing.

表 6-8. Noise gate threshold

| NG_TH_LVL[2:0] | Configuration |
|----------------|---------------|
| 000            | -85 dBFs      |
| 001            | -90 dBFs      |
| 010            | -95 dBFs      |
| 011            | -100 dBFs     |



| 表 6-8. Noise gate thresh | old (続き) |  |
|--------------------------|----------|--|
|--------------------------|----------|--|

| NG_TH_LVL[2:0] | Configuration |
|----------------|---------------|
| 100 (default)  | -105 dBFs     |
| 101            | -110 dBFs     |
| 110            | -115 dBFs     |
| 111            | -120 dBFs     |

表 6-9. Noise gate hysteresis timer

| zv v or more gane my control amore |               |
|------------------------------------|---------------|
| NG_HYST_TIMER[1:0]                 | Configuration |
| 00                                 | 10 ms         |
| 01 (default)                       | 50 ms         |
| 10                                 | 100 ms        |
| 11                                 | 1000 ms       |

#### 6.3.1.4.2 Music Efficiency Mode

When the Music efficiency mode feature is enabled, the device automatically detects low-power signal states during active playback mode and reduces the overall  $I_Q$  power consumption to extend the battery life. This feature is useful for dynamic audio signals with varying signal levels for example music tracks, voice calls movie tracks, and so forth.

The device monitors the input audio signal level against the programmed Music efficiency threshold configured by the <code>MUSIC\_EFF\_MODE\_THR[23:0]</code> register. When the audio signal falls below the threshold, an internal hysteresis timer is enabled. If the signal level remains below the configured <code>MUSIC\_EFF\_MODE\_THR[23:0]</code> for the entire duration of the <code>MUSIC\_EFF\_MODE\_TIMER[23:0]</code>, the device enters into the Music efficiency mode. When the device is in Music efficiency mode, the <code>MUSIC\_EFF\_STATUS</code> bit is set as high and when the device comes out of music efficiency mode, the status bit is set low.

When the signal level increases above the *MUSIC\_EFF\_MODE\_THR*[23:0], the device automatically wakes up the blocks in low I<sub>Q</sub> mode and continues playing out the audio input signals. The transition from Music efficiency mode to normal operation occurs with minimal click and pop. While the device is in Music efficiency mode, the audio channel performance is maintained and doesn't impact the output signal level or noise.

The MUSIC\_EFF\_MODE\_THR[23:0] and MUSIC\_EFF\_MODE\_TIMER[23:0] registers can be configured using the PPC3 Software セクション 6.4.1.

#### 6.3.2 Faults and Status

During power-up sequencing, the power-on-reset circuit (POR) monitors the VDD and IOVDD pins and holds device in reset (including all the configuration registers) until the supplies are valid. Any supply voltage dip on VDD or IOVDD below the UVLO voltage thresholds resets the device immediately along with all the register configurations.

During operation modes, the device monitors internal device status and fault conditions and can notify the host of error and status conditions using the IRQZ interrupt pin and internal I<sup>2</sup>C based interrupt registers. The interrupt generation in IRQZ pin can be masked by configuring the corresponding Interrupt mask register bit.

表 6-10 lists the different faults and interrupts that the device monitors and the corresponding configuration bits to enable/disable the interrupt generation and reading the I2C interrupt status



表 6-10. Faults and Interrupts

| 及 0-10. Faults and interrupts          |                               |                                |                     |                              |
|----------------------------------------|-------------------------------|--------------------------------|---------------------|------------------------------|
| Category                               | Interrupt                     | Interrupt Mask register<br>bit | Default Mask status | Interrupt Latched status bit |
|                                        | Brownout detected             | INT_MASK0[3]                   | Not Masked          | INT_LTCH0[3]                 |
|                                        | BOP Active                    | INT_MASK0[2]                   | Not Masked          | INT_LTCH0[2]                 |
| Limiter & Brown out                    | BOP infinite hold             | INT_MASK0[7]                   | Not Masked          | INT_LTCH0[7]                 |
| protection                             | Limiter Active                | INT_MASK0[4]                   | Not Masked          | INT_LTCH0[4]                 |
| セクション 6.4.2.4                          | Limiter attenuation           | INT_MASK0[6]                   | Not Masked          | INT_LTCH0[6]                 |
|                                        | Supply below inflection point | INT_MASK0[5]                   | Not Masked          | INT_LTCH0[5]                 |
|                                        | PVDD Over voltage             | INT_MASK3[2]                   | Not Masked          | INT_LTCH3[2]                 |
|                                        | PVDD Under voltage            | INT_MASK1[7]                   | Not Masked          | INT_LTCH1[7]                 |
| Supply Voltage Monitors<br>セクション 6.4.4 | VBAT2S supply under voltage   | INT_MASK1[6]                   | Not Masked          | INT_LTCH1[6]                 |
|                                        | VBAT supply under voltage     | INT_MASK4[7]                   | Not Masked          | INT_LTCH4[7]                 |
|                                        | Thermal warning at 135C       | INT_MASK1[4]                   | Masked              | INT_LTCH1[4]                 |
|                                        | Thermal warning at 125C       | INT_MASK1[3]                   | Masked              | INT_LTCH1[3]                 |
| Thermal protection<br>セクション 6.4.5      | Thermal warning at 115C       | INT_MASK1[2]                   | Masked              | INT_LTCH1[2]                 |
| E9930.4.3                              | Thermal warning at 105C       | INT_MASK1[1]                   | Masked              | INT_LTCH1[1]                 |
|                                        | Over temperature error        | INT_MASK3[7]                   | Not Masked          | INT_LTCH3[7]                 |
|                                        | Clock error                   | INT_MASK2[3]                   | Not Masked          | INT_LTCH2[3]                 |
|                                        | Pre-Power-up Clock error      | INT_MASK4[2]                   | Not Masked          | INT_LTCH4[2]                 |
|                                        | Clock ratio change error      | INT_MASK2[2]                   | Not Masked          | INT_LTCH2[2]                 |
| Clock protection                       | Fs change error               | INT_MASK2[1]                   | Not Masked          | INT_LTCH2[1]                 |
| セクション 6.4.6.1                          | Fs invalid error              | INT_MASK2[0]                   | Not Masked          | INT_LTCH2[0]                 |
|                                        | Frame out of sync             | INT_MASK2[5]                   | Not Masked          | INT_LTCH2[5]                 |
|                                        | Internal PLL Clock error      | INT_MASK2[4]                   | Not Masked          | INT_LTCH2[4]                 |
|                                        | Digital watchdog              | INT_MASK2[7]                   | Not Masked          | INT_LTCH2[7]                 |
| Other Protections & Status             | Class-D Over current error    | INT_MASK3[3]                   | Not Masked          | INT_LTCH3[3]                 |
| Other Frotections & Status             | Device Active                 | INT_MASK0[1]                   | Masked              | INT_LTCH0[1]                 |
|                                        |                               |                                |                     |                              |

### 6.3.2.1 Interrupt generation and clearing

The IRQZ is an open drain output that asserts low during unmasked fault conditions and therefore must be pulled up with a resistor to IOVDD. An internal pull up resistor ( $18k\Omega$ ) is provided in the device and can be assessed by setting the IRQZ\_PU register bit.

The interrupt generation on IRQZ pin can be configured using *IRQZ\_PIN\_CFG[1:0]* register. For the interrupts that have auto retry feature, the retry timer can be configured using *RETRY\_WAIT\_TIME* register. The interrupt pin polarity can be changed from the default case of Active Low to Active high by setting the *IRQZ\_POL* register bit high.

Any latched interrupt can be cleared by setting INT\_CLR\_LTCH bit high. This is self clearing bit and automatically gets updated to low once the interrupt is cleared. Interrupts can also be cleared by hardware shutdown by pulling the SDZ pin low, or by software reset using SW RESET bit.

表 6-11. IRQZ pin configuration

| IRQZ_PIN_CFG[1:0] | Configuration                                         |
|-------------------|-------------------------------------------------------|
| 00                | Reserved                                              |
| 01(default)       | Interrupt generated on any unmasked latched interrupt |

資料に関するフィードバック(ご意見やお問い合わせ)を送信



表 6-11. IRQZ pin configuration (続き)

| • • • • • • • • • • • • • • • • • • • | · · · · · ·                                                                          |
|---------------------------------------|--------------------------------------------------------------------------------------|
| IRQZ_PIN_CFG[1:0]                     | Configuration                                                                        |
| 10                                    | Reserved                                                                             |
| 11                                    | Interrupt generated for 2 to 4 ms<br>every 4 ms on any unmasked<br>latched interrupt |

表 6-12. Retry wait timer

| RETRY_WAIT_TIME | Configuration      |
|-----------------|--------------------|
| 0 (default)     | Retry every 1.5sec |
| 1               | Retry every 100ms  |

### **6.4 Feature Description**

#### 6.4.1 PurePath™ Console 3 Software

The TAS2320's advanced features and device configuration can be performed using PurePath Console 3(PPC3) software. The base software PPC3 is downloaded and installed from the TI website. Once installed the TAS2320 application can be downloaded from with-in PPC3. The PCC3 tool calculates necessary register coefficients that are described in the following sections. The device performance is optimized using registers named *TUNING* based on the options for system configuration selected in the GUI. This is the recommended method to configure the device. Once the TAS2320 application calculates and updates the device, the registers values can be read back using the PPC3 tool for final system integration.

#### 6.4.2 Playback Signal Path

#### 6.4.2.1 Digital Volume Control and Amplifier Output Level

The gain from audio input to speaker terminals is controlled by setting the amplifier's analog gain level ( $A_{AMP}$ ) and digital volume control ( $A_{DVC}$ ).  $\rightrightarrows$  1 calculates the amplifiers output voltage. Amplifier analog gain setting should be set before powering up the playback channel and shouldn't be changed while the channel is active. The digital volume control can be modified while the channel is active and also allows for soft volume ramp up/down feature to allow for smooth transition of output voltage from one level to another.

$$V_{AMP} = Input + A_{dvc} + A_{AMP} dBV$$
 (1)

#### where

- V<sub>AMP</sub> is the amplifier output voltage in dBV
- Input is the digital input amplitude in dB with respect to 0 dBFS
- A<sub>DVC</sub> is the digital volume control setting, 6 dB to -110 dB in 0.5 dB steps
- A<sub>AMP</sub> is the amplifier output level setting, -0.071dBV to 21.0dBV in 0.5017dBV steps.

Amplifier output level settings are presented in dBV (dB relative to 1  $V_{rms}$ ) with a full scale digital audio input (0 dBFS) and the digital volume control set to 0 dB. It should be noted that these levels may not be achievable because of analog clipping in the amplifier, so they should be used to convey gain only.

Table below shows gain settings that can be programmed via the *AMP\_LVL* register. When AMP\_LVL is set to less than 9dBV settings, the playback channel is automatically configured to low noise mode or receiver mode of operation.

表 6-13. Amplifier Output Level Settings

| AMP LVL[5:0] | FULL SCAL | LE OUTPUT             |
|--------------|-----------|-----------------------|
| AMF_LVL[0.0] | dBV       | V <sub>PEAK</sub> (V) |
| 0x00         | 21.000    | 15.9                  |
| 0x01         | 20.498    | 15.0                  |

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



表 6-13. Amplifier Output Level Settings (続き)

| AMP_LVL[5:0] | FULL SCAL | E OUTPUT              |
|--------------|-----------|-----------------------|
| AMF_LVL[3.0] | dBV       | V <sub>PEAK</sub> (V) |
| 0x02         | 19.997    | 14.1                  |
| 0x03         | 19.495    | 13.3                  |
| 0x04         | 18.993    | 12.6                  |
|              |           |                       |
| 0x27         | 1.434     | 1.7                   |
| 0x28         | 0.932     | 1.6                   |
| 0x29         | 0.430     | 1.5                   |
| 0x2A         | -0.071    | 1.4                   |
| 0x2B-0x3F    | Reserved  | Reserved              |

When a change in digital volume control occurs, the device ramps the volume to the new setting based on the *DVC\_SLEW\_RATE* register bits. If *DVC\_SLEW\_RATE* is set to 0x7FFFFF, volume ramp is disabled. This can be used to speed up start up, shutdown and digital volume changes when volume ramp is handled by the system host. When volume ramp is disabled, the input audio data stream should be held at digital silence during shutdown and power up of the device to avoid any clicks and pops.

The device can be put in software based mute by setting DVC\_LEVEL to 0x000000 setting.

The digital voltage control registers *DVC\_LEVEL* and DVC\_SLEW\_RATE registers can be configured using the PPC3 Software セクション 6.4.1.

表 6-14. Digital Volume Control

| DVC_LEVEL[23:0] | VOLUME (dB)   |
|-----------------|---------------|
| 0x000000        | Software MUTE |
| 0x00000D (MIN)  | -110          |
|                 |               |
| 0x400000        | 0 (default)   |
|                 |               |
| 0x7FB261 (MAX)  | 6             |

表 6-15. Digital Volume Ramp Rate

| 20 Tot 2 Igital Totalilo Ttalip Ttato |                       |  |
|---------------------------------------|-----------------------|--|
| DVC_SLEW_RATE[23:0]                   | RAMP RATE @ 48kHz (s) |  |
| 0x00036A                              | 1000ms                |  |
|                                       |                       |  |
| 0x034A51                              | 4ms (default)         |  |
|                                       |                       |  |
| 0x7FFFF                               | 0 - Ramp disabled     |  |

#### 6.4.2.2 High Pass Filter

Excessive DC and low frequency content in audio playback signal can damage loudspeakers. The playback path employs a high-pass filter (HPF) to prevent this from occurring. The HPF is a 1st order filter and can be changed from the default 2 Hz for 48ksps fs using the *AUDIO\_HPF\_N0*, *AUDIO\_HPF\_N1*, *AUDIO\_HPF\_D1* registers. The HPF filter frequency scales with change in the FSYNC clock and can be re-configured to achieve the required cutoff frequency for different FSYNC clock frequencies. The coefficients can also be changed to disable the HPF coefficients appropriately. These coefficients should be calculated and set using PPC3 Software \$\frac{127}{2}\$ \$\frac{1}{2}\$\$ \$\frac{1}{2}\$\$ \$\frac{1}{2}\$\$.

#### 6.4.2.3 Class-D Amplifier



TAS2320 has integrated high performance class-D amplifier with low idle channel noise, low distortion and high PSRR. The Class-D amplifier switches on a clock frequency derived from the SBCLK frequency and is always synchronized to the input clock source. The SAMP\_RATE\_CFG register enables selection between input clock source based out of multiple of 44.1kHz vs 48kHz multiples.

表 6-16. Sample rate configuration

|               | •                                                        |
|---------------|----------------------------------------------------------|
| SAMP_RATE_CFG | Configuration                                            |
| 0 (default)   | Audio data rate is multiple/sub-<br>multiple of 48ksps   |
| 1             | Audio data rate is multiple/sub-<br>multiple of 44.1ksps |

For improvements in EMI performance the class-D amplifier supports programmable Edge rate control (ERC) and class-D clock spread spectrum modulation (SSM).

The edge rate of class-D can be controlled using CLASSD\_OUTPUT\_EDGERATE\_CTRL[1:0] register. By default the class-D output edge rate is configured to fastest setting to enable high efficiency in the system. The class-D output edge rate can be slowed down using other configuration settings to reduce the EMI energy at high frequency with reduction in efficiency. The exact rate of change of output edge rate varies based on output load conditions, and the values mentioned in the tables below are approximate edge rate levels for default loading conditions.

表 6-17. Class-D output edge rate control

| CLASSD_OUTPUT_EDGERATE _CTRL[1:0] | Configuration                         |
|-----------------------------------|---------------------------------------|
| 00                                | Class-D output edge rate of 0.5 V/ns  |
| 01                                | Class-D output edge rate of 1.0 V/ns  |
| 10                                | Reserved                              |
| 11(default)                       | Class-D output edge rate of 2<br>V/ns |

The class-D amplifier has over current protection on each of the output power FETs, including the PVDD High side and the ground power FETs.

The class-D amplifier output impedance can be controlled when the outputs stop switching during Noise gate mode using CLASSD\_HIZ\_MODE control register.

表 6-18. Class-D high-Z mode control

| CLASSD_HIZ_MODE | Configuration                 |
|-----------------|-------------------------------|
| 0 (default)     | Output pulled down with 2.5kΩ |
| 1               | Output pulled down with >13kΩ |

#### 6.4.2.4 Supply Tracking Limiters with Brown Out Prevention

TAS2320 monitors class-D supply voltage (VBAT or PVDD) along with the audio signal to automatically decrease gain when the audio signal peaks exceed a programmable threshold. This helps prevent clipping and extends playback time through end of charge battery conditions. The limiter and brown out module calculates the signal attenuation required based on the condition of the signal level, channel gain and the selected supply voltage.

The Brown Out Prevention (BOP) module provides a priority input to provide a fast response to transient dips in the battery supply. The BOP feature can be enabled by configuring the register bit *BOP\_EN* high. The supply voltage that is tracked to determine Brown out conditions can be configured as V<sub>BAT</sub> or PVDD based on system

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

configuration needs by using BOP\_SRC register bit. When the selected supply dips below the brown-out threshold configured by setting register BOP\_THR\_LVL[23:0], the BOP will begin reducing gain. The rate of gain reduction (db/sample) can be configured by setting the BOP\_ATK\_RATE[23:0] registers. When the VBAT supply rises above the brownout threshold, the BOP will begin to release the gain after the programmed hold timer, BOP\_HLD\_COUNT[23:0]. The BOP feature uses the LIM\_RLS\_RATE[23:0] register setting to release after a brown out event. The release rate is rate of gain increase in db/sample ratio. During a BOP event the limiter updates will be paused. This is to prevent a limiter from releasing during a BOP event.



図 6-2. Brown Out Prevention Event

The device can be configured to hold the gain attenuation once a BOP event is detected by setting the register bit BOP\_INF\_HLD high. When the bit is programmed high, the Limiter and BOP module does not release the gain attenuation and holds the device in the programmed min gain attenuation level until the infinite hold is cleared by setting the register bit BOP\_HLD\_CLR high. The hold clearing bit is self clearing and will automatically reset to low state once the hold is cleared.

A hard brownout level can be set to shutdown the device if the BOP gain attenuation cannot mitigate the drop in battery voltage. The brown out based shutdown of the device is enabled when BOPSD\_EN bit is set high and shuts down when the battery voltage falls below the voltage threshold set by BOSD\_THR\_LVL[23:0] register bits.

A maximum level of attenuation applied by the limiters and brown out prevention feature is configurable via the LIM\_MAX\_ATN register. This attenuation limit is shared between the features. For instance, if the maximum attenuation is set to 6 dB and the limiters have reduced gain by 4 dB, the brown out prevention feature will only be able to reduce the gain further by another 2 dB. If the limiter or brown out prevention feature is attacking and it reaches the maximum attenuation, gain will not be reduced any further.



図 6-3. Limiter and Brown out gain attenuation

#### 6.4.2.4.1 Voltage Limiter and Clipping protection

The supply tracking limiter can be configured using LIM\_MODE[1:0] register. In the VBAT voltage mode, the limiter tracks the VBAT supply voltage for voltage limiter and in PVDD voltage mode, the limiter tracks the PVDD voltage for external PVDD mode of use case.

| 丰  | 6_4          | 10  | Li | imitor | modo | 601 | lection |  |
|----|--------------|-----|----|--------|------|-----|---------|--|
| 20 | ' <b>-</b> מ | IY. | L  | ımıter | moae | sei | ection  |  |

| LIM_MODE[1:0] | Configuration              |
|---------------|----------------------------|
| 00 (default)  | Disabled                   |
| 01            | VBAT voltage based limiter |
| 10            | PVDD voltage based limiter |
| 11            | Reserved                   |

The limiter can be configured to reduce the output signal based on fixed signal threshold level, or it can attenuate signal based on a dynamic threshold which tracks the selected supply voltage. The register bit SUPPLY\_HEADROOM\_LIM\_MODE enables the dynamic supply tracking and can be used to limit the clipping distortion when the supply voltage is varying in the system.

表 6-20. Limiter dynamic supply headroom tracking mode

| SUPPLY_HEADROOM_LIM_MO<br>DE | Configuration                                                                                              |
|------------------------------|------------------------------------------------------------------------------------------------------------|
| 0(default)                   | Disabled                                                                                                   |
| 1                            | Enabled. Limiter threshold is dynamically changed based as a fixed percentage of monitored supply voltage. |

When SUPPLY\_HEADROOM\_LIM\_MODE is set high, the limiter sets the threshold as a fixed percentage of the monitored supply voltage. The limiter begins reducing gain when the output signal level is greater than the threshold configured. For eg, if voltage limiting is desired to be 10% below the supply voltage, then LIM\_SLOPE[23:0] is configured as 0.9 and the threshold is calculated as monitored supply voltage multiplied by 1.1. Similarly if the LIM\_SLOPE[23:0] is configured at > 1.0, the limiter threshold is set at higher than the supply voltage, and a small amount of controlled clipping occurs.



図 6-4. Limiter with dynamic supply headroom

When SUPPLY\_HEADROOM\_LIM\_MODE is set low, the limiter begins reducing gain when the output signal level is greater than the limiter threshold. The limiter can be configured to track selected supply below a programmable inflection point with a minimum threshold value. ☒ 6-5below shows the limiter configured to limit to a constant level regardless of the selected supply level. To achieve this behavior, set the limiter maximum

threshold to the desired level using LIM\_TH\_MAX[23:0]. Set the limiter inflection point using LIM\_INF\_PT[23:0] below the minimum allowable supply setting. The limiter minimum threshold register LIM\_TH\_MIN[23:0] does not impact limiter behavior in this use case.



図 6-5. Limiter with Fixed Threshold

⊠ 6-6 shows how to configure the limiter to track selected supply below a threshold without a minimum threshold. Set the LIM\_TH\_MAX[23:0] register to the desired threshold and LIM\_INF\_PT[23:0] register to the desired inflection point where the limiter begins to reduce the threshold with the selected supply. The LIM\_SLOPE[23:0] register bits can be used to change the slope of the limiter tracking the supply voltage in V/V. For example, a slope value of 1 V/V reduces the limiter threshold 1 V for every 1 V of drop in the supply voltage. Program the LIM\_TH\_MIN[23:0] below the minimum of the selected supply to prevent the limiter from having a minimum threshold reduction when tracking the selected supply.



図 6-6. Limiter with Inflection Point

To achieve a limiter that tracks the selected supply below a threshold, configure the limiter as explained in the previous example, except program the  $LIM\_TH\_MIN[23:0]$  register to the desired minimum threshold. This is shown in  $\boxtimes$  6-7 below.





図 6-7. Limiter with Inflection Point and Minimum Threshold

The limiter has a configurable attack rate (dB/Sample), hold time ( no of samples) and release rate (db/Sample), which are available via the LIM\_ATK\_RATE[23:0], LIM\_HLD\_COUNT[23:0], LIM\_RLS\_RATE[23:0] register bits.

#### 6.4.2.5 Tone Generator

TAS2320 can generate internally a sine tone using an integrated tone generator. This feature can be enabled by configuring the register bit <code>INTERNAL\_TONE\_GEN\_ENZ</code> to low. The tone signal will start playing back on the output by configuring the <code>INTERNAL\_TONE\_PLAYBACK\_EN</code> bit high. When set high, the device will start generating a sine tone based on the programmed <code>TONE\_GEN\_CNTRL\_xx</code> registers. The tone generator can generate any frequency from 16Hz to a maximum frequency of 0.45\*Fs, where Fs is the sampling rate of the input digital clocks. The amplitude of the tone signal can also be controlled using the <code>TONE\_GEN\_CNTRL\_xx</code> registers. It is recommended to program the tone frequency and amplitude using the PPC3 Software.

The internally generated tone can be mixed with incoming audio stream, or can replace the input audio stream and only tone signal is generated using INTERNAL\_TONE\_MIXING\_EN register.

表 6-21. Internal tone generator mixing options

| INTERNAL_TONE_MIXING_EN | Configuration                                                                 |
|-------------------------|-------------------------------------------------------------------------------|
| 0                       | Only internal tone is generated.                                              |
| 1(default)              | Internally generated tone is mixed with input audio data and played together. |

The tone generator can use external clock source like BCLK, or it can be generated using internal oscillator to generate tone signals even with no external clock sources using *INTERNAL\_TONE\_CLK\_SEL* register.

表 6-22. Internal tone clock source selection

| INTERNAL_TONE_CLK_SEL | Configuration                           |
|-----------------------|-----------------------------------------|
| 0 (default)           | Tone generator uses external clocks     |
| 1                     | Tone generator uses internal oscillator |

Product Folder Links: TAS2320

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



#### 6.4.3 Digital Audio Serial Interface

The device provides a flexible Audio Serial Interface (ASI) port. The port can be configured to support a variety of formats including stereo I<sup>2</sup>S, Left Justified, and TDM. Mono audio playback is available via the SDIN pin. The SDOUT pin is used to transmit sample streams including PVDD voltage, VBAT voltage, die temperature, status and audio for echo reference.

The TDM serial audio port supports up to 16 32-bit time slots at 44.1/48 kHz, 8 32-bit time slots at a 88.2/96 kHz sample rate and 4 32-bit time slots at a 176.4/192 kHz sample rate. The device supports 2 time slots at 32 bits in width and 4 or 8 time slots at 16, 24 or 32 bits in width. The device automatically detects the number of time slots and this does not need to be programmed. PCM data sampling rate and SBCLK to FSYNC ratio detected on the is reported back on the read-only register bits FS RATE DETECTED[2:0] and FS RATIO DETECTED[3:0] respectively.

| 表 6-23. PCM Data S    | ample Rate Detected |
|-----------------------|---------------------|
| FS_RATE_DETECTED[2:0] | Setting             |
| (Read Only)           |                     |

| FS_RATE_DETECTED[2:0]<br>(Read Only) | Setting             |
|--------------------------------------|---------------------|
| 000                                  | Reserved            |
| 001                                  | 14.7kHz / 16kHz     |
| 010                                  | 22.05kHz / 24kHz    |
| 011                                  | 29.4kHz / 32kHz     |
| 100 (default)                        | 44.1kHz / 48kHz     |
| 101                                  | 88.2 kHz / 96 kHz   |
| 110                                  | 176.4 kHz / 192 kHz |
| 111                                  | Error condition     |

A frame begins with the transition of FSYNC from either high to low or low to high (set by the FRAME START register bit). FSYNC and SDIN are sampled by SBCLK using either the rising or falling edge set by the RX EDGE register bit. The RX OFFSET[4:0] register bits define the number of SBCLK cycles from the transition of FSYNC until the beginning of time slot 0. This is typically set to a value of 0 for Left Justified format and 1 for an I<sup>2</sup>S format.

The RX SLEN[1:0] register bits set the length of the RX time slot to 16, 24 or 32 (default) bits. The length of the audio sample word within the time slot is configured by the RX\_WLEN[1:0] register bits. The RX port will left justify the audio sample within the time slot by default, but this can be changed to right justification via the RX\_JUSTIFY register bit. The device supports mono and stereo down mix playback ([L+R]/2). By default the device will playback mono from the time slot equal to the I<sup>2</sup>C base address offset (set by the AD1 and AD2 pins) for playback. The RX SCFG[1:0] register bits can be used to override the playback source to the left time slot, right time slot or stereo down mix set by the RX SLOT R[3:0] and RX SLOT L[3:0] register bits.

If time slot selection places reception either partially or fully beyond the frame boundary, the receiver returns a null sample equivalent to a digitally muted sample.

The TDM port can transmit a number of sample streams on the SDOUT pin including interrupts and status, PVDD voltage, VBAT voltage and die temperature.

Either the rising or falling edge of SBCLK can be used to transmit data on the SDOUT pin. This can be configured by setting the TX EDGE register bit. The TX OFFSET[2:0] register bits define the number SBCLK cycles between the start of a frame and the beginning of time slot 0. This is programmed to 0 for Left Justified format and 1 for I<sup>2</sup>S format. The TDM TX can either transmit logic 0 or Hi-Z depending on the setting of the TX FILL register bit. An optional bus keeper can weakly hold the state of SDOUT pin when all devices are driving Hi-Z. Since only one bus keeper is required on SDOUT, this feature can be disabled via the TX KEEPEN register bit. The bus keeper can be configured to hold the bus for only 1 LSB or Always (permanent) using TX KEEPLN register bit. Additionally, the keeper LSB can be driven for a full cycle or half of cycle using TX\_KEEPCY register bit.



The device also support monitoring and TDM transmit of PVDD and VBAT input voltages. For PVDD slot, enable and length settings PVDD\_SLOT[5:0], PVDD\_TX and PVDD\_SLEN register bits can be use. Similarly for VBAT slot, enable and length settings VBAT\_SLOT[5:0], VBAT\_TX and VBAT\_SLEN register bits can be used. Die temperature can also be transmitted from the device in same manner. Enable and slot settings for Die temperature are done using TEMP\_TX and TEMP\_SLOT [5:0] register bits.

Information about status of slots can be found in *STATUS\_SLOT[5:0]* register bits. *STATUS\_TX* register bit set high enables the status transmit. If time slot selections place transmission beyond the frame boundary, the transmitter will truncate transmission at the frame boundary.

#### 6.4.3.1 Digital Loopback

The device supports loop back feature to loop SDIN data to SDOUT at two levels. When this feature is enabled through *TDM\_LOOPBACK* register bit, loop back is done at the IO Pin level without any ASI data decoding within the device. Other option is to enable the loop back feature through *TDM\_DESER\_LOOPBACK* register bit in which case SDIN data first goes through ASI protocol decoding within the device and then sent back via SDOUT. These SDIN to SDOUT loop back options can be useful for board level debug of an audio system.

Device can also loop back echo reference digital audio data at the end of the internal signal processing blocks like Limiter, BOP etc. through SDOUT signal. This allows audio system to perform noise and echo cancellation algorithms in a host processor that is connected to the device. The echo reference can be enabled by configuring AUDIO\_TX register bit. The slot length and the time slot can be selected using AUDIO\_SLEN and AUDIO\_SLOT[5:0] register bits.

### 6.4.4 Supply Voltage Monitors

TAS2320 has integrated SAR ADC to monitor the supply voltage pins VBAT and PVDD. The sensed voltages are used for internal device features, protections and can also be streamed out over digital data bus or read through i2c registers.

The monitor ADC samples the VBAT pin at higher rate compared to PVDD pin voltage. This sampling speed can be swapped to prioritize PVDD pin sampling rate over VBAT, for example in case of external PVDD mode of operation.

表 6-24. Supply monitor sampling rate

| SUPPLY_SAMPLING_RATE | Configuration                          |
|----------------------|----------------------------------------|
| 0(default)           | VBAT Sampling rate is higher than PVDD |
| 1                    | PVDD Sampling rate is higher than VBAT |

The VBAT and PVDD monitored voltages are stored in the register *VBAT\_CNV* and *PVDD\_CNV* registers and can be read using i2c commands.

The supply monitors are also used for voltage protection like VBAT under voltage, PVDD over voltage and under voltage. The voltage protection features monitors the supply voltages, and shuts down the device when the voltage crosses the protection threshold levels. The device also sets the corresponding fault register and can generate an interrupt on IRQZ pin based on configured interrupt Mask register as described in セクション 6.3.2. Once the device is shutdown, the device can be re-powered up using the MODE[1:0] register bits.

PVDD over voltage protection is based on the monitored PVDD voltage compared against a programmable threshold which can be controlled using *PVDD\_OVLO\_TH\_SEL\_EXT* in the external PVDD mode of operation. The PVDD Over voltage protection is enabled by default and can be disabled by setting *PVDD\_OV\_DET\_DIS* bit high.

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



表 6-25. PVDD Over voltage protection threshold, External PVDD mode

| PVDD_OVLO_TH_SEL_EXT[1:0] | Configuration                   |
|---------------------------|---------------------------------|
| 00                        | Over voltage threshold is 13.5V |
| 01 (default)              | Over voltage threshold is 14V   |
| 10                        | Over voltage threshold is 15V   |
| 11                        | Over voltage threshold is 16V   |

#### 6.4.5 Thermal Protection

TAS2320 has internal device junction temperature monitor which protects the device against over temperature. When the internal temperature rises above the Over temperature threshold, the device automatically shuts down and sets the Over temperature flag in the corresponding Interrupt registers. The device can automatically retry to power up if OTE\_RETRY bit is set high. When set high, the device attempts to re-power up after every RETRY\_WAIT\_TIME setting (default 1.5 seconds of retry)

Along with over temperature protection, the device has thermal warning thresholds to allow for system to raise interrupts or flags as the junction temperature is approaching the shutdown. There are four thermal warning flags available at the internal temperature of 105C, 115C, 125C and 135C. Each thermal warning flag can be independently set to control the Interrupt generation on the IRQZ pad. The minimum temperature and the step size of the temperature warning flag can be programmed using the registers THERMAL WARN MIN TEMP[23:0] and THERMAL WARN TEMP STEP[23:0]

The real time internal junction temperature is monitored are stored in the register *TMP\_CNV* and can be read using i2c commands.

#### 6.4.6 Clocks and PLL

In TDM/I $^2$ S Mode, the device operates from SBCLK.  $\gtrsim$  6-26 below shows the valid SBCLK frequencies for each sample rate and SBCLK to FSYNC ratio. For 44.1kHz based clocking, the same table is applicable with the associated ratio change between 48ksps to 44.1ksps.

While the sampling rate of 192kHz is supported, data is internally down-sampled to 96kHz. Therefore audio content greater than 40kHz should not be applied to prevent aliasing. This additionally affects all processing blocks like BOP and limiter which should use 96 kHz fs when accepting 192 kHz audio.

If the sample rate is properly configured via the SAMPLE\_RATE\_CFG bits, no additional configuration is required as long as the SBCLK to FSYNC ratio is valid. The device automatically detects the input PCM FSYNC and BCLK frequency and auto configures itself to playback audio signal. The detected clock rates can be read using the read only registers FS\_RATIO\_DETECTED and FS\_RATE\_DETECTED. The device will detect improper SBCLK frequencies and SBCLK to FSYNC ratios and volume ramp down the playback path to minimize audible artifacts.

表 6-26. Supported SBCLK Frequencies (MHz) (48 kHz based sample rates)

|            |       |                      |       |       |        | •      | •      | , ,    |        |        | •      | ,   |     |     |
|------------|-------|----------------------|-------|-------|--------|--------|--------|--------|--------|--------|--------|-----|-----|-----|
| Sample     |       | SBCLK to FSYNC Ratio |       |       |        |        |        |        |        |        |        |     |     |     |
| Rate (kHz) | 16    | 24                   | 32    | 48    | 64     | 96     | 128    | 192    | 256    | 384    | 512    | 125 | 250 | 500 |
| 16 kHz     | NA    | 0.384                | 0.512 | 0.768 | 1.024  | 1.536  | 2.048  | 3.072  | 4.096  | 6.144  | 8.192  | 2   | 4   | 8   |
| 24 kHz     | 0.384 | 0.576                | 0.768 | 1.152 | 1.536  | 2.304  | 3.072  | 4.608  | 6.144  | 9.216  | 12.288 | 3   | 6   | 12  |
| 32 kHz     | 0.512 | 0.768                | 1.024 | 1.536 | 2.048  | 3.072  | 4.096  | 6.144  | 8.192  | 12.288 | 16.384 | 4   | 8   | 16  |
| 48 kHz     | 0.768 | 1.152                | 1.536 | 2.304 | 3.072  | 4.608  | 6.144  | 9.216  | 12.288 | 18.432 | 24.576 | 6   | 12  | 24  |
| 96 kHz     | 1.536 | 2.304                | 3.072 | 4.608 | 6.144  | 9.216  | 12.288 | 18.432 | 24.576 | NA     | NA     | 12  | 24  | NA  |
| 192 kHz    | 3.027 | 4.608                | 6.144 | 9.216 | 12.288 | 18.432 | 24.576 | NA     | NA     | NA     | NA     | 24  | NA  | NA  |

資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated



#### 6.4.6.1 Auto clock based wakeup and clock errors

TAS2320 supports flexible operating mode transition from active to shutdown and vice-verse using ASI clock auto detection feature. When MODE[1:0] is configured as '11' the device toggles between Active and Software shutdown state based on valid ASI clock signals applied on the ASI input pins, ie BCLK and FSYNC. If no ASI clocks are detected in this mode, the device remains in software shutdown, with software shutdown mode  $I_Q$  on VDD pin, until a valid BCLK and FSYNC clock is detected. Once a valid clock is detected, the device is powered up in active state until the clocks are valid or device is shutdown using software or hardware shutdown commands.

The device can detect and raise interrupt flags on detection of incorrect clock configurations based on status of *CLK\_ERR\_PWR\_EN*. When this bit is set high, the device monitors for activity on the clock pins and flags any error using the latched interrupts status register. The device can also raise interrupts using IRQZ pin based on status of the corresponding interrupt MASK registers. When the error protection bit is enabled, if a clock error is detected, the device will automatically shutdown with proper shutdown sequencing and minimize any clicks and pops due to invalid clocks.

When the device is in shutdown state, the clock error detection can be delayed to provide system with time required to settle the input clocks. This power up delay in clock error detection is controlled using an internal prepower up clock error detection timer configured by  $CLK_HALT_TIMER$ . If device doesn't detect a valid clock at the end of the  $CLK_HALT_TIMER$  expiry, the Pre-Power-up Clock error is flagged on  $INT_LTCH4[2]$  bit, and corresponding interrupt can be generated on IRQZ pin based on status of  $INT_MASK4[2]$  bit. When MODE[1:0] is configured as '11' (Wake-up on ASI mode),  $CLK_HALT_TIMER$  of '000' is not recommended and it stops the device from entering the software shutdown and increases the VDD  $I_O$  while the device is shutdown.

Once the device is powered up, the external and internally generated clocks are constantly monitored based on status of *CLK\_ERR\_PWR\_EN* bit. If enabled, any error in external or internal clock is flagged using the clock error status register *INT\_LTCH2[3]* bit, and corresponding interrupt can be generated on IRQZ pin based on status of *INT\_MASK2[3]*.

For system flexibility, the device will also set the error status for the type of detected clock error. The device can also be configured to raise an interrupt on IRQZ pin for any specific type of clock error, instead of using the generic clock error interrupt generation. 表 6-29 below explains the different type of clock errors and corresponding status bits and interrupt MASK register bits. One or more register bits in the table below can be set based on the type of clock error detected.

If the device shuts down due to any type of clock error, it can attempt to re-power itself automatically when MODE[1:0] is set to '11'.

表 6-27. Clock Error detection control

| CLK_ERR_PWR_EN | Setting           |
|----------------|-------------------|
| 0              | Disabled          |
| 1              | Enabled (default) |

表 6-28. Clock Halt Timer

| CLK_HALT_TIMER[2:0] | Setting                   |  |
|---------------------|---------------------------|--|
| 000                 | Disabled (infinite time). |  |
| 001                 | 0.8 ms (default)          |  |
| 010                 | 3.2 ms                    |  |
| 011                 | 34.1 ms                   |  |
| 100                 | 68.3 ms                   |  |
| 101                 | 256 ms                    |  |
| 110                 | 768 ms                    |  |
| 111                 | 1.3 s                     |  |

Product Folder Links: TAS2320

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



表 6-29. Clock error type description

| Clock error type         | Description                                                                                                                                                                                                 | Status flag register bit | IRQZ generation<br>Mask bit |
|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-----------------------------|
| Clock error              | Clock error for any internal or external clocking configuration errors. This bit will be set along with specific clock errors detected in the rest of the table below except for Pre-Power-up Clock errors. | INT_LTCH2[3]             | INT_MASK2[3]                |
| Pre-Power-up Clock error | Clock error detected during shutdown mode after clock error is detected at end of CLK_HALT_TIMER.  INT_LTCH4[2]                                                                                             |                          | INT_MASK4[2]                |
| Clock ratio change error | Clock error detected due to on the fly change in FSYNC to SBCLK ratio.                                                                                                                                      | INT_LTCH2[2]             | INT_MASK2[2]                |
| Fs change error          | Clock error detected due to on the fly change in FSYNC clock frequency                                                                                                                                      | INT_LTCH2[1]             | INT_MASK2[1]                |
| Fs invalid error         | Clock error detected due to incorrect FSYNC clock frequency                                                                                                                                                 | INT_LTCH2[0]             | INT_MASK2[0]                |
| Frame out of sync        | Clock error detected due to Frame out of sync                                                                                                                                                               | INT_LTCH2[5]             | INT_MASK2[5]                |
| Internal PLL Clock error | Clock error detected due to internally generated clock frequency error.                                                                                                                                     | INT_LTCH2[4]             | INT_MASK2[4]                |

The device also has a digital watchdog timer which monitors for errors in the internal digital state machine and shuts down the device on detection of such errors. This error can also raise an interrupt on IRQZ pin and flag to the host device of the error state.

#### 6.4.7 Digital IO pins

TAS2320 supports 1.8V and 3.3V IO voltage supply based on the voltage applied on the IOVDD pin.

I2S digital input pin has an optional weak pull down to prevent the pin from floating. Pull downs are not enabled during HW shutdown. The pull downs are disabled by default and can be enabled by setting the corresponding Pull down enable bit high.

表 6-30. Digital pin weak pull down

| Pin Name | Pull down control register name |
|----------|---------------------------------|
| SDOUT    | SDOUT_PD_EN                     |
| SDIN     | SDIN_PD_EN                      |
| FSYNC    | FSYNC_PD_EN                     |
| SBCLK    | SBCLK_PD_EN                     |

### 6.5 Programming

The device contains configuration registers and programming coefficients that can be set to the desired values for a specific system and application use. These registers are called device control registers and are each eight bits in width, mapped using a page scheme.

Each page contains 128 configuration registers. All key device configuration registers are stored in page 0, which is the default page setting at power up and after a software reset. All programmable coefficient registers are located in page 2, page 3 and later pages. The current page of the device can be switched to a new desired page by using the PAGE[7:0] bits located in register 0 of every page.

#### 6.5.1 I<sup>2</sup>C Control Interface

The device supports the I<sup>2</sup>C control protocol as a target device, and is capable of operating in standard mode, fast mode, and fast mode plus. Device configuration and status are provided via the SDA and SCL pins using the I<sup>2</sup>C protocol.

Product Folder Links: TAS2320

た見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated



#### 6.5.2 I<sup>2</sup>C Address Selection

The TAS2320 can operate using one of four selectable device addresses. I<sup>2</sup>C target addresses is defined as the 7 MSBs followed by read/write bit. 表 6-31 below illustrates how to select the device I<sup>2</sup>C address and the address corresponds to R/W bit set to 0 (ie ADDR[6:0],1b'0). The I<sup>2</sup>C address is detected by sampling the address pins when SDZ pin is released or when device is reset using software reset bit.

| I <sup>2</sup> C TARGET<br>ADDRESS | AD2 PIN | AD1 PIN |
|------------------------------------|---------|---------|
| 0x80 (global address)              | NA      | NA      |
| 0x90                               | GND     | GND     |
| 0x92                               | GND     | IOVDD   |
| 0x94                               | IOVDD   | GND     |
| 0x96                               | IOVDD   | IOVDD   |

The TAS2320 has a global 7-bit  $I^2C$  address 0x40 (0x80 in 8-bit format with R/W bit set to 0). When enabled the device will additionally respond to  $I^2C$  commands at this address regardless of the address pins selected . This is used to speed up device configuration when using multiple TAS2320 devices and programming similar settings across all devices. The  $I^2C$  ACK / NACK cannot be used during the multi-device writes since multiple devices are responding to the  $I^2C$  command. The  $I^2C$  CRC function should be used to ensure each device properly received the  $I^2C$  commands. At the completion of writing multiple devices using the global address, the CRC at  $I^2C_CKSUM$  register should be checked on each device using the local address for a proper value. The global  $I^2C$  address can be disabled using  $I^2C_CBL_EN$  register.

表 6-32. I<sup>2</sup>C Global Address Enable

| I2C_GBL_EN | _EN SETTING       |  |
|------------|-------------------|--|
| 0          | Disabled          |  |
| 1          | Enabled (default) |  |

#### 6.5.3 General I<sup>2</sup>C Operation

The I<sup>2</sup>C bus employs two signals, SDA (data) and SCL (clock), to communicate between integrated circuits in a system using serial data transmission. The address and data 8-bit bytes are transferred MSB first. In addition, each byte transferred on the bus is acknowledged by the receiving device with an acknowledge bit. Each transfer operation begins with the controller device driving a start condition on the bus and ends with the controller device driving a stop condition on the bus. The bus uses transitions on the data pin (SDA) while the clock is at logic high to indicate start and stop conditions. A high-to-low transition on SDA indicates a start, and a low-to-high transition indicates a stop. Normal data-bit transitions must occur within the low time of the clock period.

The controller device drives a start condition followed by the 7-bit target address and the read/write (R/W) bit to open communication with another device and then waits for an acknowledgment condition. The target device holds SDA low during the acknowledge clock period to indicate acknowledgment. When this occurs, the controller device transmits the next byte of the sequence. Each target device is addressed by a unique 7-bit target address plus the R/W bit (1 byte). All compatible devices share the same signals via a bidirectional bus using a wired-AND connection.

English Data Sheet: SLASFC5



There is no limit on the number of bytes that can be transmitted between start and stop conditions. When the last word transfers, the controller device generates a stop condition to release the bus. 🗵 6-8 shows a generic data transfer sequence.



図 6-8. Typical I<sup>2</sup>C Sequence

In the system, use external pullup resistors for the SDA and SCL signals to set the logic high level for the bus. The SDA and SCL voltages must not exceed the device supply voltage, IOVDD.

### 6.5.4 I<sup>2</sup>C Single-Byte and Multiple-Byte Transfers

The device I<sup>2</sup>C interface supports both single-byte and multiple-byte read/write operations for all registers. During multiple-byte read operations, the device responds with data, a byte at a time, starting at the register assigned, as long as the controller device continues to respond with acknowledges.

The device supports sequential I<sup>2</sup>C addressing. For write transactions, if a register is issued followed by data for that register and all the remaining registers that follow, a sequential I<sup>2</sup>C write transaction takes place. For I<sup>2</sup>C sequential write transactions, the register issued then serves as the starting point, and the amount of data subsequently transmitted, before a stop or start is transmitted, determines how many registers are written.

#### 6.5.5 I<sup>2</sup>C Single-Byte Write

As shown in  $\boxtimes$  6-9, a single-byte data write transfer begins with the controller device transmitting a start condition followed by the I<sup>2</sup>C device address and the read/write bit. The read/write bit determines the direction of the data transfer. For a write-data transfer, the read/write bit must be set to 0. After receiving the correct I<sup>2</sup>C target address and the read/write bit, the device responds with an acknowledge bit (ACK). Next, the controller device transmits the register byte corresponding to the device internal register address being accessed. After receiving the register byte, the device again responds with an acknowledge bit (ACK). Then, the controller transmits the byte of data to be written to the specified register. When finished, the target device responds with an acknowledge bit (ACK). Finally, the controller device transmits a stop condition to complete the single-byte data write transfer.



図 6-9. I<sup>2</sup>C Single-Byte Write Transfer



### 6.5.6 I<sup>2</sup>C Multiple-Byte Write

As shown in 🗵 6-10, a multiple-byte data write transfer is identical to a single-byte data write transfer except that multiple data bytes are transmitted by the controller device to the target device. After receiving each data byte, the device responds with an acknowledge bit (ACK). Finally, the controller device transmits a stop condition after the last data-byte write transfer.



図 6-10. I<sup>2</sup>C Multiple-Byte Write Transfer

### 6.5.7 I2C Single-Byte Read

As shown in  $\boxtimes$  6-11, a single-byte data read transfer begins with the controller device transmitting a start condition followed by the I<sup>2</sup>C target address and the read/write bit. For the data read transfer, both a write followed by a read are done. Initially, a write is done to transfer the address byte of the internal register address to be read. As a result, the read/write bit is set to 0.

After receiving the target address and the read/write bit, the device responds with an acknowledge bit (ACK). The controller device then sends the internal register address byte, after which the device issues an acknowledge bit (ACK). The controller device transmits another start condition followed by the target address and the read/write bit again. This time, the read/write bit is set to 1, indicating a read transfer. Next, the device transmits the data byte from the register address being read. After receiving the data byte, the controller device transmits a not-acknowledge (NACK) followed by a stop condition to complete the single-byte data read transfer.



図 6-11. I<sup>2</sup>C Single-Byte Read Transfer

#### 6.5.8 I<sup>2</sup>C Multiple-Byte Read

As shown in 🗵 6-12, a multiple-byte data read transfer is identical to a single-byte data read transfer except that multiple data bytes are transmitted by the device to the controller device. With the exception of the last data byte, the controller device responds with an acknowledge bit after receiving each data byte. After receiving the last data byte, the controller device transmits a not-acknowledge (NACK) followed by a stop condition to complete the data read transfer.



図 6-12. I<sup>2</sup>C Multiple-Byte Read Transfer

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信



## 7 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 7.1 Application Information

TAS2320 is a mono channel digital-in Class-D amplifier with battery voltage and temperature monitoring capabilities. I2S audio data is supplied by host processor via SDIN data port along with the bit clock and frame sync signals. I<sup>2</sup>C bus is used for configuration and control.

The device needs external power supply voltage rails of VBAT: 2.5V to 5.5V, VDD: 1.65V to 1.95V and IOVDD: 1.8V or 3.3V for operation.

PurePath<sup>TM</sup> Console 3 (PPC3) software is the recommended tool to configure the device, and it enables optimization of device performance parameters depending on different application scenarios.

### 7.2 Typical Application

Diagrams below shows the typical application connections for Li-Ion battery and for the external PVDD or 3S Battery connection. SEL1 is used for HW Mode selection or I<sup>2</sup>C Mode selection of the Device.

System can use same 1.8V supply source to power the IOVDD and VDD if required. The decoupling caps C2 and C3 should still be placed close to the device pins.

VBAT, VDD, PVDD power rails are critical for device performance and wide trace should be used from the source PMIC to these pins to minimize parasitic inductance. Supply ripple should be kept at minimum for these rails and should be connected to common supply planes.

Product Folder Links: TAS2320

資料に関するフィードバック(ご意見やお問い合わせ)を送信





図 7-1. Application Diagram for External PVDD or 3S Battery system



表 7-1. Recommended External Components

| Component  | Description                                                                | Specification              | Min    | Тур | Max | Unit |
|------------|----------------------------------------------------------------------------|----------------------------|--------|-----|-----|------|
| L2, L3     | Optional EMI Filter Inductors<br>(must use C10, C11 if L2, L3 are<br>used) | DC Current                 | 2      |     |     | А    |
| C1 C2      | C1, C2 DREG, IOVDD decap                                                   | Capacitance, 20% tolerance |        | 1   |     | μF   |
| C1, C2     |                                                                            | Voltage rating             | 2      | 6.3 |     | V    |
| C3         | C3 VDD decap                                                               | Capacitance, 20% tolerance |        | 2.2 |     | μF   |
| 03         |                                                                            | Voltage rating             | 2      | 6.3 |     | V    |
| C4         | C4 VBAT decap                                                              | Capacitance, 20% tolerance |        | 1   |     | μF   |
| C4         |                                                                            | Voltage rating             | 6.3    | 10  |     | V    |
| Ce         | C6 PVDD Low ESL decap                                                      | Capacitance, 20% tolerance |        | 0.1 |     | μF   |
| Co         |                                                                            | Voltage rating             | 16     | 25  |     | V    |
| 67         | C7 PVDD Power decap                                                        | Capacitance, 20% tolerance |        | 10  |     | μF   |
| C7         |                                                                            | Voltage rating             | 16     | 25  |     | V    |
| C9         | 00 OPFO 4                                                                  | Capacitance, 20% tolerance |        | 0.1 |     | μF   |
| C9 GREG de | GREG decap                                                                 | Voltage rating             | 6.3    | 10  |     | V    |
| C10, C11   | Optional EMI Filter capacitors (must use L2, L3 if C10, C11 are used)      | Voltage rating             | 2xPVDD |     |     | V    |

### 7.2.1 Design Requirements

表 7-1 lists the BOM components required for the application. 表 7-2 lists other requirements for the application.

### 表 7-2. Design Parameters

| PARAMETER                         | CONDITION                                              | SPECIFICATION |
|-----------------------------------|--------------------------------------------------------|---------------|
| VDD supply current <sup>(1)</sup> | VDD Y-bridge disabled, 48ksps mode, all blocks enabled | < 15mA        |
|                                   | VDD Y-bridge disabled, 96ksps mode, all blocks enabled | < 20mA        |
| IOVDD supply current              | 1.8V mode                                              | < 1mA         |
|                                   | 3.3V mode                                              | < 1mA         |
| VBAT supply current               | < 10mA                                                 |               |

(1) When VDD Y-bridge is enabled, additional power taken from VDD supply based on the selected switchover threshold voltage and the output load impedance.

Product Folder Links: TAS2320

資料に関するフィードバック(ご意見やお問い合わせ)を送信



#### 7.2.2 Detailed Design Procedure

(2)

#### 7.2.2.1 Mono/Stereo Configuration

In this application, the device is assumed to be operating in mono mode. See  $\forall 2 \neq 3 \neq 5$  for information on changing the I<sup>2</sup>C address of the TAS2320 to support stereo or multi-channel operation. Mono or stereo configuration does not impact the device performance.

#### 7.2.2.2 EMI Passive Devices

The TAS2320 supports edge-rate control to minimize EMI, but the system designer may want to include passive devices on the Class-D output for further reduction in EMI. These passive devices that are labeled L2, L3, C10 and C11 in セクション 7.2. If C10 and C11 are used, L2 and L3 must also be installed, and C10 and C11 must be placed after L2 and L3 respectively to maintain the stability of the output stage.

The component value selection for the EMI filters depends on the application need on the frequency band that needs to be suppressed using these filters. Higher cutoff frequency helps in reducing the BOM size and reduces the switching power loss associated with the filters. Application should select the highest cutoff frequency filter which will meet the system's frequency suppression target to get better efficiency performance.

The DC resistance of the inductors or ferrite beads used in the EMI filters also plays a critical role in system efficiency. Lower resistance reduces power loss and helps in improving overall system efficiency. Based on available board space, smallest DC resistance components which meet the application needs will give better efficiency performance.

#### 7.2.2.3 Miscellaneous Passive Devices

The GREG Capacitor requires 100 nF to meet Class-D power delivery and efficiency specs. For device functionality, the GREG capacitor should be kelvin/star connected to PVDD pin of the device.

In order to maintain the device performance and keep the supply ripple within the device specification, minimizing the parasitic inductance on supply/ground paths for decoupling capacitors is required. All supply decapacitors should be selected as smallest package footprint to minimize the ESL of the capacitors. The layout placement and routing of the capacitors is critical for minimizing the trace parasitic inductance. Refer to Layout section (セクション 9.1) to get detailed recommendations.

#### 7.2.3 Application Performance Plots

 $T_A$  = 25 °C, VBAT = 3.6 V, VDD=1.8 V, IOVDD=1.8 V, Load = 8  $\Omega$  + 33  $\mu$ H,  $F_{IN}$  = 1kHz, Fs = 48 kHz, Gain = 21dBV, SDZ=1, Noise gate mode disabled, Measured on EVM with typical application use case (לא 7.2). Measured filter free with an Audio Precision with a 22Hz to 20kHz un-weighted bandwidth, unless otherwise noted.

Product Folder Links: TAS2320

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信







# 8 Power Supply Recommendations

TAS2320 supports supply voltages to ramp up/down in any order of sequence for the externally supplied voltages on VDD, IOVDD, VBAT and PVDD(for external PVDD mode).

SDZ pin must be held low when supplies are not in stable operating condition. Once all the supplies are stable, SDZ pin can be asserted high for device to start operating. SDZ pin must be pulled low before any supply is ramped down below its recommended operating voltage.

If using the device in external PVDD mode, the SW pad must be kept floating.

Once all the supplies are valid and SDZ pin is released to high, the digital core voltage regulator powers up, and starts the internal initialization sequence. After a hardware or software reset, additional i2c commands to the device should be delayed by at-least 300us to allow the device internal blocks to be initialized.



# 9 Layout

## 9.1 Layout Guidelines

- Use wide traces for signals that carry high current and avoid VIAs wherever possible. If VIAs can't be
  avoided, multiple VIAs should be added to enable low parasitic inductance and high current capability. These
  include traces for PVDD, VBAT, VDD, PGND, GND, OUT P and OUT N.
- PGND and BGND signals should be directly connected and shorted to the ground plane of board to minimize
  parasitic inductance. Common inductance between ground pins (eg GND and PGND common routing) before
  connecting to ground plane should be avoided.
- The coupling between high switching signal traces like OUT\_P, OUT\_N, SW, should be avoided from sensitive low voltage signals.
- Minimize capacitance between high switching lines like OUT\_P, OUT\_N, SW, to ground/static nodes. Larger
  capacitance will result in efficiency drop. Coupling between OUT\_P and OUT\_N will also cause degraded
  efficiency.
- Decoupling capacitors should be placed close to the device. Smallest possible package size is recommended
  for the decaps to achieve best performance from device. DREG, VDD, IOVDD, VBAT (C4 cap), PVDD low
  ESL (C6 cap) are recommended to be 0201 case size or lower. VIAs between decapacitors and device pins
  should be avoided, or multiple VIAs added to minimize parasitic inductances.
- All decoupling capacitor's ground terminal should be strongly connected to the ground plane with multiple ground VIAs. The ground routing loop between the cap ground and the device ground pins should be minimized.
- For VDD Y-bridge functionality, the routing from the host PMIC to the device VDD should be wide supply
  plane trace with minimal routing parasitic inductance.
- For the capacitor between GREG-PVDD (C9 cap), PVDD side of capacitor should not be connected directly
  to the PVDD decoupling capacitors (C6, C7 and C8), and should be connected as close as possible to the
  device PVDD pin.

#### 9.2 Layout Example



図 9-1. Example Layout Top

Copyright © 2024 Texas Instruments Incorporated





図 9-2. Example Layout Bottom

# 10 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documents see the following

• Texas Instruments, Purepath Console 3 (PPC3) Software

#### 10.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。

### 10.3 サポート・リソース

テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。

リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。

# 10.4 Trademarks

テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments.

すべての商標は、それぞれの所有者に帰属します。



### 10.5 静電気放電に関する注意事項



この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。

ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。

### 10.6 用語集

テキサス・インスツルメンツ用語集 こ

この用語集には、用語や略語の一覧および定義が記載されています。

# 11 Revision History

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

| DATE        | REVISION | NOTES           |
|-------------|----------|-----------------|
| August 2024 | *        | Initial Release |

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: TAS2320

資料に関するフィードバック(ご意見やお問い合わせ) を送信

Copyright © 2024 Texas Instruments Incorporated



12.1 Package Option Addendum

#### **Packaging Information**

| · •••••••••••••••••••••••••••••••••••• |                       |              |                    |      |             |                         |                                    |                                 |              |                                      |
|----------------------------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|------------------------------------|---------------------------------|--------------|--------------------------------------|
| Orderable Device                       | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball<br>Finish <sup>(6)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | On Temp (°C) | Device<br>Marking <sup>(4) (5)</sup> |
| PTAS2320RBGR                           | ACTIVE                | VQFN-HR      | RBG                | 26   | 3000        | RoHS & Green            | NiPdAu                             | Level-1-260C<br>-UNLIM          | -40 to 85    | PTS2X20                              |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

- 3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

Product Folder Links: TAS2320

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Copyright © 2024 Texas Instruments Incorporated

資料に関するフィードバック(ご意見やお問い合わせ)を送信

41

English Data Sheet: SLASFC5



# 12.2 Tape and Reel Information



# **TAPE DIMENSIONS** Ф B0 ▼ Ф

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |
|    |                                                           |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |  |
|--------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|--|
| PTAS2320RBGR | VQFN-HR         | RBG                | 26   | 3000 | 330                      | 12.4                     | 3.8        | 4.3        | 1.5        | 8          | 12        | Q1               |  |

Product Folder Links: TAS2320





| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PTAS2320RBGR | VQFN-HR      | RGB             | 26   | 3000 | 360.0       | 360.0      | 35          |

**RBG0026A** 



# **PACKAGE OUTLINE**

# VQFN-HR - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.





#### **EXAMPLE BOARD LAYOUT**

# **RBG0026A**

#### VQFN-HR - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



45



### **EXAMPLE STENCIL DESIGN**

# **RBG0026A**

#### VQFN-HR - 1 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

 Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status<br>(1) | Material type | Package   Pins     | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|---------------|---------------|--------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| PTAS2320RBGR          | Active        | Preproduction | VQFN-HR (RBG)   26 | 3000   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 85    |                  |
| PTAS2320RBGR.A        | Active        | Preproduction | VQFN-HR (RBG)   26 | 3000   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 85    |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated