- 2-V to 5.5-V V<sub>CC</sub> Operation
- Unbuffered Outputs
- Max t<sub>pd</sub> of 6.5 ns at 5 V
- Typical V<sub>OLP</sub> (Output Ground Bounce)
   <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot)
   >2.3 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C
- Support Mixed-Mode Voltage Operation on All Ports
- Latch-Up Performance Exceeds 250 mA Per JESD 17
- ESD Protection Exceeds JESD 22
  - 2000-V Human-Body Model (A114-A)
  - 200-V Machine Model (A115-A)
  - 1000-V Charged-Device Model (C101)





SN74LVU04A . . . RGY PACKAGE



SN54LVU04A . . . FK PACKAGE

NC - No internal connection

## description/ordering information

These hex inverters are designed for 2-V to 5.5-V V<sub>CC</sub> operation.

The 'LVU04A devices contain six independent inverters with unbuffered outputs. These devices perform the Boolean function  $Y = \overline{A}$ .

### ORDERING INFORMATION

| TA             | PACK        | AGE <sup>†</sup>                   | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING |
|----------------|-------------|------------------------------------|--------------------------|---------------------|
|                | QFN – RGY   | Reel of 1000                       | SN74LVU04ARGYR           | LVU04A              |
|                | COIC D      | Tube of 50                         | SN74LVU04AD              | 11/1/1044           |
|                | SOIC - D    | Reel of 2500                       | SN74LVU04ADR             | LVU04A              |
|                | SOP - NS    | DP – NS Reel of 2000 SN74LVU04ANSR |                          | LVU04A              |
| -40°C to 85°C  | SSOP – DB   | Reel of 2000                       | SN74LVU04ADBR            | LU04A               |
|                |             | Tube of 90                         | SN74LVU04APW             |                     |
|                | TSSOP - PW  | Reel of 2000                       | SN74LVU04APWR            | LU04A               |
|                |             | Reel of 250                        | SN74LVU04APWT            |                     |
|                | TVSOP - DGV | Reel of 2000                       | SN74LVU04ADGVR           | LU04A               |
|                | CDIP – J    | Tube of 25                         | SNJ54LVU04AJ             | SNJ54LVU04AJ        |
| -55°C to 125°C | CFP – W     | Tube of 150                        | SNJ54LVU04AW             | SNJ54LVU04AW        |
|                | LCCC - FK   | Tube of 85                         | SNJ54LVU04AFK            | SNJ54LVU04AFK       |

<sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



# FUNCTION TABLE (each inverter)

| INPUT<br>A | OUTPUT<br>Y |
|------------|-------------|
| Н          | L           |
| L          | Н           |

# logic diagram, each inverter (positive logic)



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)

| Supply voltage range, $V_{CC}$                                     | –0.5 V to 7 V |
|--------------------------------------------------------------------|---------------|
| Output voltage range, V <sub>O</sub> (see Notes 1 and 2)           |               |
| Input clamp current, $I_{ K }(V_{ I } < 0)$                        | –20 mA        |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0)         |               |
| Continuous output current, $I_O$ ( $V_O = 0$ to $V_{CC}$ )         | ±25 mA        |
| Continuous current through V <sub>CC</sub> or GND                  | ±50 mA        |
| Package thermal impedance, θ <sub>JA</sub> (see Note 3): D package | 86°C/W        |
| (see Note 3): DB package                                           | 96°C/W        |
| (see Note 3): DGV package                                          | 127°C/W       |
| (see Note 3): NS package                                           | 76°C/W        |
| (see Note 3): PW package                                           | 113°C/W       |
| (see Note 4): RGY package                                          | 47°C/W        |
| Storage temperature range, T <sub>stg</sub>                        |               |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. The input and output voltage ratings may be exceeded if the input and output current ratings are observed.
  - 2. This value is limited to 5.5 V maximum.
  - 3. The package thermal impedance is calculated in accordance with JESD 51-7.
  - 4. The package thermal impedance is calculated in accordance with JESD 51-5.



# recommended operating conditions (see Note 5)

|          |                                |                                            | SN54L                 | VU04A               | SN74L               | VU04A               |      |  |
|----------|--------------------------------|--------------------------------------------|-----------------------|---------------------|---------------------|---------------------|------|--|
|          |                                |                                            | MIN                   | MAX                 | MIN                 | MAX                 | UNIT |  |
| VCC      | Supply voltage                 |                                            | 2                     | 5.5                 | 2                   | 5.5                 | V    |  |
|          |                                | V <sub>CC</sub> = 2 V                      | 1.7                   |                     | 1.7                 |                     |      |  |
| .,       | LPak Java Canada sakana        | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | V <sub>CC</sub> × 0.8 |                     | $V_{CC} \times 0.8$ |                     | V    |  |
| VIH      | High-level input voltage       | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$   | $V_{CC} \times 0.8$   |                     | $V_{CC} \times 0.8$ |                     | V    |  |
|          |                                | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | $V_{CC} \times 0.8$   |                     | $V_{CC} \times 0.8$ |                     |      |  |
|          |                                | V <sub>CC</sub> = 2 V                      |                       | 0.3                 |                     | 0.3                 |      |  |
| .,       | Laveland insert valtage        | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | $V_{CC} \times 0.2$ |                     | $V_{CC} \times 0.2$ | V    |  |
| $V_{IL}$ | Low-level input voltage        | V <sub>CC</sub> = 3 V to 3.6 V             |                       | $V_{CC} \times 0.2$ |                     | $V_{CC} \times 0.2$ | V    |  |
|          |                                | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | $V_{CC} \times 0.2$ |                     | $V_{CC} \times 0.2$ |      |  |
| VI       | Input voltage                  |                                            | 0                     | 5.5                 | 0                   | 5.5                 | V    |  |
| VO       | Output voltage                 |                                            | 0                     | VCC                 | 0                   | Vcc                 | V    |  |
|          |                                | V <sub>CC</sub> = 2 V                      | 1                     | -50                 |                     | -50                 | μΑ   |  |
|          | LPak lavel sylvet symmet       | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 20                    | -2                  |                     | -2                  |      |  |
| ЮН       | High-level output current      | V <sub>CC</sub> = 3 V to 3.6 V             | 20                    | -6                  |                     | -6                  | mA   |  |
|          |                                | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | P                     | -12                 |                     | -12                 |      |  |
|          |                                | V <sub>CC</sub> = 2 V                      |                       | 50                  |                     | 50                  | μΑ   |  |
|          | Landard advisarious            | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ |                       | 2                   |                     | 2                   |      |  |
| lOL      | Low-level output current       | V <sub>CC</sub> = 3 V to 3.6 V             |                       | 6                   |                     | 6                   | mA   |  |
|          |                                | V <sub>CC</sub> = 4.5 V to 5.5 V           |                       | 12                  |                     | 12                  |      |  |
| TA       | Operating free-air temperature |                                            | -55                   | 125                 | -40                 | 85                  | °C   |  |

NOTE 5: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED      | TEST CONDITIONS                  | .,              | SN54                 | ILVU04A |      | SN74                 | LVU04A | ١    |      |  |
|----------------|----------------------------------|-----------------|----------------------|---------|------|----------------------|--------|------|------|--|
| PARAMETER      | TEST CONDITIONS                  | v <sub>CC</sub> | MIN                  | TYP     | MAX  | MIN                  | TYP    | MAX  | UNIT |  |
|                | I <sub>OH</sub> = -50 μA         | 2 V to 5.5 V    | V <sub>CC</sub> -0.1 |         |      | V <sub>CC</sub> -0.1 |        |      |      |  |
| V              | $I_{OH} = -2 \text{ mA}$         | 2.3 V           | 2                    |         |      | 2                    |        |      | V    |  |
| Voн            | I <sub>OH</sub> = -6 mA          | 3 V             | 2.48                 | , sh    |      | 2.48                 |        |      | V    |  |
|                | $I_{OH} = -12 \text{ mA}$        | 4.5 V           | 3.8                  | ,S      |      | 3.8                  |        |      |      |  |
|                | I <sub>OL</sub> = 50 μA          | 2 V to 5.5 V    |                      | 77      | 0.1  |                      |        | 0.1  |      |  |
| V = :          | $I_{OL} = 2 \text{ mA}$          | 2.3 V           |                      |         | 0.4  |                      |        | 0.4  | .,   |  |
| VOL            | I <sub>OL</sub> = 6 mA           | 3 V             | "//                  |         | 0.44 |                      |        | 0.44 | V    |  |
|                | I <sub>OL</sub> = 12 mA          | 4.5 V           | 020                  |         | 0.55 |                      |        | 0.55 |      |  |
| lį             | V <sub>I</sub> = 5.5 V or GND    | 0 V to 5.5 V    | Q                    |         | ±1   |                      |        | ±1   | μΑ   |  |
| Icc            | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V           |                      |         | 20   |                      |        | 20   | μΑ   |  |
| C <sub>i</sub> | $V_I = V_{CC}$ or GND            | 3.3 V           |                      | 4       |      |                      | 4      |      | pF   |  |

SCES130L - MARCH 1998 - REVISED DECEMBER 2004

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 2.5 V $\pm$ 0.2 V (unless otherwise noted) (see Figure 1)

| 242445          | FROM    | то       | LOAD                   | T   | <b>Վ = 25</b> °C | ;     | SN54LVU04A | SN74L | VU04A |      |
|-----------------|---------|----------|------------------------|-----|------------------|-------|------------|-------|-------|------|
| PARAMETER       | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN | TYP              | MAX   | MIN MAX    | MIN   | MAX   | UNIT |
| tool            | ۸       | V        | C <sub>L</sub> = 15 pF |     | 3.2*             | 10.9* | 1* 14*     | 1     | 14    | 20   |
| <sup>t</sup> pd | A       | ſ        | C <sub>L</sub> = 50 pF |     | 6.6              | 13.4  | 1 16       | 1     | 16    | ns   |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 3.3 V $\pm$ 0.3 V (unless otherwise noted) (see Figure 1)

| 242445          | FROM    | то       | LOAD                   | T,  | ղ = 25°C | ;    | SN54LVU04A | SN74L | VU04A |      |   |
|-----------------|---------|----------|------------------------|-----|----------|------|------------|-------|-------|------|---|
| PARAMETER       | (INPUT) | (OUTPUT) | CAPACITANCE            | MIN | TYP      | MAX  | MIN MA     | MIN   | MAX   | UNIT | l |
| t               | ۸       | V        | C <sub>L</sub> = 15 pF |     | 2.5*     | 8.9* | 1* 10.5    | 1     | 10.5  |      | 1 |
| <sup>t</sup> pd | A       | r        | C <sub>L</sub> = 50 pF |     | 4.7      | 11.4 | (1 1:      | 3 1   | 13    | ns   |   |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

# switching characteristics over recommended operating free-air temperature range, $V_{CC}$ = 5 V $\pm$ 0.5 V (unless otherwise noted) (see Figure 1)

| DADAMETER        | FROM TO LOAD |          | T,                     | T <sub>A</sub> = 25°C |      | SN54LVU04A | SN74L     | SN74LVU04A |     |      |
|------------------|--------------|----------|------------------------|-----------------------|------|------------|-----------|------------|-----|------|
| PARAMETER        | (INPUT)      | (OUTPUT) | CAPACITANCE            | MIN                   | TYP  | MAX        | MIN MA    | MIN        | MAX | UNIT |
| t <sub>o a</sub> | ^            | V        | C <sub>L</sub> = 15 pF |                       | 2.2* | 5.5*       | 1* 6.5    | * 1        | 6.5 |      |
| <sup>t</sup> pd  | A            | r        | C <sub>L</sub> = 50 pF |                       | 3.9  | 7          | <b>21</b> | 3 1        | 8   | ns   |

<sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter is not production tested.

# noise characteristics, $V_{CC} = 3.3 \text{ V}$ , $C_L = 50 \text{ pF}$ , $T_A = 25^{\circ}\text{C}$ (see Note 6)

|                     | DADAMETED                                     | SN7  | !A   |      |      |
|---------------------|-----------------------------------------------|------|------|------|------|
|                     | PARAMETER                                     | MIN  | TYP  | MAX  | UNIT |
| V <sub>OL(P)</sub>  | Quiet output, maximum dynamic V <sub>OL</sub> |      | 0.5  | 8.0  | V    |
| V <sub>OL</sub> (V) | Quiet output, minimum dynamic V <sub>OL</sub> |      | -0.1 | -0.8 | V    |
| VOH(V)              | Quiet output, minimum dynamic VOH             |      | 3    |      | V    |
| V <sub>IH(D)</sub>  | High-level dynamic input voltage              | 2.31 |      |      | V    |
| V <sub>IL(D)</sub>  | Low-level dynamic input voltage               |      |      | 0.99 | V    |

NOTE 6: Characteristics are for surface-mount packages only.

# operating characteristics, T<sub>A</sub> = 25°C

|        | PARAMETER                     | TEST CO                | VCC         | TYP   | UNIT |     |
|--------|-------------------------------|------------------------|-------------|-------|------|-----|
| C., .1 | Power dissipation capacitance | C 50 pE                | f = 10 MHz  | 3.3 V | 5.6  | , E |
| Cpd    | Power dissipation capacitance | $C_L = 50 \text{ pF},$ | I = 10 WIHZ | 5 V   | 6.7  | pF  |



### PARAMETER MEASUREMENT INFORMATION



- NOTES: A.  $C_L$  includes probe and jig capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_f \leq$  3 ns.  $t_f \leq$  3 ns.
  - D. The outputs are measured one at a time, with one input transition per measurement.
  - E. tpLZ and tpHZ are the same as tdis.
  - F. tpzi and tpzH are the same as ten.
  - G. tpHL and tpLH are the same as tpd.
  - H. All parameters and waveforms are not applicable to all devices.

Figure 1. Load Circuit and Voltage Waveforms



www.ti.com 23-May-2025

### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)      | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |          |               |                 |                       |      | (4)           | (5)                |              |              |
| SN74LVU04AD           | Obsolete | Production    | SOIC (D)   14   | -                     | -    | Call TI       | Call TI            | -40 to 85    | LVU04A       |
| SN74LVU04ADBR         | Active   | Production    | SSOP (DB)   14  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LU04A        |
| SN74LVU04ADBR.A       | Active   | Production    | SSOP (DB)   14  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LU04A        |
| SN74LVU04ADR          | Active   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVU04A       |
| SN74LVU04ADR.A        | Active   | Production    | SOIC (D)   14   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVU04A       |
| SN74LVU04ANSR         | Active   | Production    | SOP (NS)   14   | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVU04A       |
| SN74LVU04ANSR.A       | Active   | Production    | SOP (NS)   14   | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LVU04A       |
| SN74LVU04APW          | Obsolete | Production    | TSSOP (PW)   14 | -                     | -    | Call TI       | Call TI            | -40 to 85    | LU04A        |
| SN74LVU04APWR         | Active   | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LU04A        |
| SN74LVU04APWR.A       | Active   | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LU04A        |
| SN74LVU04APWRG4       | Active   | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | LU04A        |
| SN74LVU04APWT         | Obsolete | Production    | TSSOP (PW)   14 | -                     | -    | Call TI       | Call TI            | -40 to 85    | LU04A        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVU04A:

Automotive: SN74LVU04A-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| SN74LVU04ADBR | SSOP            | DB                 | 14 | 2000 | 330.0                    | 16.4                     | 8.35       | 6.6        | 2.4        | 12.0       | 16.0      | Q1               |
| SN74LVU04ADR  | SOIC            | D                  | 14 | 2500 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |
| SN74LVU04ANSR | SOP             | NS                 | 14 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |
| SN74LVU04APWR | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74LVU04ADBR | SSOP         | DB              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LVU04ADR  | SOIC         | D               | 14   | 2500 | 353.0       | 353.0      | 32.0        |
| SN74LVU04ANSR | SOP          | NS              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| SN74LVU04APWR | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |



SMALL OUTLINE INTEGRATED CIRCUIT



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



# **MECHANICAL DATA**

# NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

## PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
  4. Reference JEDEC registration MO-150.





- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.







- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated