#### SN54LVC541A, SN74LVC541A SCAS298N - JANUARY 1993 - REVISED JUNE 2014 # SNx4LVC541A Octal Buffers/Drivers With 3-State Outputs #### **Features** - Operate From 1.65 V to 3.6 V - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 5.1 ns at 3.3 V - Typical V<sub>OLP</sub> (Output Ground Bounce) $<0.8 \text{ V at V}_{CC} = 3.3 \text{ V}, T_A = 25^{\circ}\text{C}$ - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Support Mixed-Mode Signal Operation on All Ports (5-V Input/Output Voltage With 3.3-V $V_{CC}$ ) - I<sub>off</sub> Supports Live Insertion, Partial-Power-Down Mode, and Back-Drive Protection - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) - On Products Compliant to MIL-PRF-38535. All Parameters Are Tested Unless Otherwise Noted. On All Other Products, Production Processing Does Not Necessarily Include Testing of All Parameters. # 2 Applications - Servers - PCs and Notebooks - **Network Switches** - Wearable Health and Wellness Devices - Telecom Infrastructures - Electronic Points of Sale # 3 Description The SN54LVC541A octal buffer/driver is designed for 2.7-V to 3.6-V $V_{CC}$ operation, and the SN74L $\bar{V}$ C541A octal buffer/driver is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | | | | |-------------|------------|--------------------|--|--|--| | | SSOP (20) | 7.20 mm × 5.30 mm | | | | | | TVSOP (20) | 5.00 mm × 4.40 mm | | | | | SN74LVC541A | VQFN (20) | 4.50 mm × 3.50 mm | | | | | | SOIC (20) | 12.80 mm × 7.50 mm | | | | | | TSSOP (20) | 6.50 mm × 4.40 mm | | | | (1) For all available packages, see the orderable addendum at the end of the data sheet. # Simplified Schematic # **Table of Contents** | 1 | Features 1 | 9 Detailed Description 1 | |---|-----------------------------------------------------|-----------------------------------------| | 2 | Applications 1 | 9.1 Overview 1 | | 3 | Description 1 | 9.2 Functional Block Diagram 1 | | 4 | Simplified Schematic1 | 9.3 Feature Description 1 | | 5 | Revision History2 | 9.4 Device Functional Modes 1 | | 6 | Pin Configuration and Functions3 | 10 Application and Implementation 1 | | 7 | Specifications4 | 10.1 Application Information 1 | | • | 7.1 Absolute Maximum Ratings | 10.2 Typical Application 1 | | | 7.2 Handling Ratings | 11 Power Supply Recommendations 1 | | | 7.3 Recommended Operating Conditions | 12 Layout 1 | | | 7.4 Thermal Information | 12.1 Layout Guidelines 1 | | | 7.5 Electrical Characteristics—DC Limit Changes 6 | 12.2 Layout Example1 | | | 7.6 Switching Characteristics—AC Limit Changes 7 | 13 Device and Documentation Support 1 | | | 7.7 Switching Characteristics, SN74LVC541A –40°C to | 13.1 Related Links 1 | | | 85°C 7 | 13.2 Trademarks 1 | | | 7.8 Switching Characteristics, SN74LVC541A -40°C to | 13.3 Electrostatic Discharge Caution 1 | | | 125°C 7 | 13.4 Glossary 1 | | | 7.9 Operating Characteristics | 14 Mechanical, Packaging, and Orderable | | | 7.10 Typical Characteristics 8 | Information 1 | | 8 | Parameter Measurement Information 9 | | | | | | # **5 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | CI | hanges from Revision M (May 2005) to Revision N | Page | |----|--------------------------------------------------------------------------------------------|----------------| | • | Updated document to new TI data sheet format. | 1 | | • | Removed Ordering Information table. | 1 | | • | Updated I <sub>off</sub> Feature bullet. | 1 | | • | Updated Features to include Military Disclaimer. | 1 | | • | Added Applications | | | • | Added Device Information table. | 1 | | • | Added Handling Ratings table | 4 | | • | Changed MAX operating free-air temperature from 85°C to 125°C for SN74LVC541A | 5 | | • | Updated Thermal Information table. | 5 | | • | Added –40°C TO 125°C temperature range to Electrical Characteristics table for SN74LVC541A | 6 | | • | Added Switching Characteristics table –40°C TO 125°C temperature range for SN74LVC541A | <mark>7</mark> | | • | Added Typical Characteristics. | 8 | | | | | # 6 Pin Configuration and Functions SN54LVC541A...J OR W PACKAGE SN74LVC541A...DB, DGV, DW, NS, OR PW PACKAGE (TOP VIEW) # SN54LVC541A . . . FK PACKAGE (TOP VIEW) #### **Pin Functions** | | PIN | I/O | DESCRIPTION | |-----|------|-----|---------------| | NO. | NAME | 1/0 | DESCRIPTION | | 1 | OE1 | I | Output enable | | 2 | A1 | I | A1 input | | 3 | A2 | 1 | A2 input | | 4 | А3 | 1 | A3 input | | 5 | A4 | 1 | A4 input | | 6 | A5 | I | A5 input | | 7 | A6 | I | A6 input | | 8 | A7 | 1 | A7 input | | 9 | A8 | I | A8 input | | 10 | GND | _ | Ground pin | | 11 | Y8 | 0 | Y8 output | | 12 | Y7 | 0 | Y7 output | | 13 | Y6 | 0 | Y6 output | | 14 | Y5 | 0 | Y5 output | | 15 | Y4 | 0 | Y4 output | | 16 | Y3 | 0 | Y3 output | | 17 | Y2 | 0 | Y2 output | | 18 | Y1 | 0 | Y1 output | | 19 | OE2 | I | Output enable | | 20 | VCC | _ | Power pin | Copyright © 1993–2014, Texas Instruments Incorporated # 7 Specifications ## 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-----------------|---------------------------------------------------|--------------------------------------------------------------------|------|------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 6.5 | V | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high | gh-impedance or power-off state (2) | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high | oltage range applied to any output in the high or low state (2)(3) | | | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 7.2 Handling Ratings | | | | MIN | MAX | UNIT | |--------------------|--------------------------|-------------------------------------------------------------------------------|-----|------|---------------------------------------| | T <sub>stg</sub> | Storage temperature rang | ne e | -65 | 150 | °C | | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | 0 | 2000 | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | V <sub>(ESD)</sub> | | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins (2) | 0 | 1000 | V | (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. <sup>2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(3)</sup> The value of V<sub>CC</sub> is provided in the Recommended Operating Conditions table. # 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted)(1) | | | | SN54LVC | 541A | SN74LV | C541A | LINUT | | |-----------------|--------------------------------|----------------------------------------------|-------------|----------|------------------------|----------------------|------------|--| | | | | MIN | MAX | MIN MAX | | UNIT | | | ., | Cumply valtage | Operating | 2 | 3.6 | 1.65 | 3.6 | V | | | V <sub>CC</sub> | Supply voltage | Data retention only | 1.5 | | 1.5 | | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | | 0.65 × V <sub>CC</sub> | | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | | 1.7 | | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 2 | | 2 | | | | | | | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | | | | $0.35 \times V_{CC}$ | | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | | | 0.7 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | 0.8 | | | | V <sub>I</sub> | Input voltage | | 0 | 5.5 | 0 | 5.5 | V | | | | Output voltage | High or low state | 0 | $V_{CC}$ | 0 | $V_{CC}$ | V | | | Vo | Output voltage | 3-state | 0 | 5.5 | 0 | 5.5 | V | | | | | $V_{CC} = 1.65 \text{ V}$ | | | | -4 | | | | ı | Lligh lovel output ourrent | V <sub>CC</sub> = 2.3 V | | | | -8 | mA | | | l <sub>OH</sub> | High-level output current | $V_{CC} = 2.7 \text{ V}$ | | -12 | | -12 | mA | | | | | $V_{CC} = 3 V$ | | -24 | | -24 | | | | | | $V_{CC} = 1.65 \text{ V}$ | | | | 4 | | | | | Louglaval autaut aurrant | V <sub>CC</sub> = 2.3 V | | | | 8 | <b>∞</b> Λ | | | OL | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | | 12 | mA | | | | | V <sub>CC</sub> = 3 V | | 24 | | 24 | | | | T <sub>A</sub> | Operating free-air temperature | | <b>–</b> 55 | 125 | -40 | 125 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at $V_{CC}$ or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## 7.4 Thermal Information over operating free-air temperature range (unless otherwise noted) | | | | S | N74LVC541 | 1 | | | | | |-----------------------|----------------------------------------------|-------|---------|-----------|------|-------|--------|--|--| | | THERMAL METRIC <sup>(1)</sup> | DB | PW | UNIT | | | | | | | | | | 20 PINS | | | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 112.1 | 128.9 | 99.4 | 90.3 | 100.8 | | | | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 73.6 | 43.8 | 66.9 | 56.6 | 35.2 | | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 67.3 | 70.4 | 66.9 | 57.8 | 51.8 | 00/1/1 | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 33.3 | 3.2 | 33.8 | 28.7 | 2.2 | °C/W | | | | ΨЈВ | Junction-to-board characterization parameter | 66.9 | 69.7 | 66.5 | 57.4 | 51.2 | 1 | | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | n/a | n/a | n/a | n/a | n/a | | | | For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, literature number SPRA953. Product Folder Links: SN54LVC541A SN74LVC541A # 7.5 Electrical Characteristics—DC Limit Changes over recommended operating free-air temperature range (unless otherwise noted) | | | | –55°C | TO 125°C | ; | -40°C | TO 85°C | | -40°C | TO 125°C | | | |------------------|-------------------------------------------------------------------------------|--------------------|-----------------------|--------------------|----------|-----------------------|--------------------|----------|-----------------------|--------------------|----------|------| | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | SN54 | LVC541A | | SN74 | LVC541A | | SN74LVC541A | | | UNIT | | | | | MIN | TYP <sup>(1)</sup> | MAX | MIN | TYP <sup>(1)</sup> | MAX | MIN | TYP <sup>(1)</sup> | MAX | | | | I <sub>OH</sub> = -100 μA | 1.65 V to<br>3.6 V | | | | V <sub>CC</sub> - 0.2 | | | V <sub>CC</sub> - 0.3 | | | | | | 10H = -100 μΑ | 2.7 V to<br>3.6 V | V <sub>CC</sub> - 0.2 | | | | | | | | | | | $V_{OH}$ | $I_{OH} = -4 \text{ mA}$ | 1.65 V | | | | 1.20 | | | 1.20 | | | V | | *OH | $I_{OH} = -8 \text{ mA}$ | 2.3 V | | | | 1.7 | | | 1.7 | | | • | | | I <sub>OH</sub> = -12 mA | 2.7 V | 2.2 | | | 2.2 | | | 2.2 | | | | | | 1 <sub>OH</sub> = -12 IIIA | 3 V | 2.4 | | | 2.4 | | | 2.4 | | | | | | $I_{OH} = -24 \text{ mA}$ | 3 V | 2.2 | | | 2.2 | | | 2.2 | | | | | | Ι <sub>ΟL</sub> = 100 μΑ | 1.65 V to<br>3.6 V | | | | | | 0.2 | | | 0.3 | | | | I <sub>OL</sub> = 100 μA | 2.7 V to<br>3.6 V | | | 0.2 | | | | | | | | | $V_{OL}$ | I <sub>OL</sub> = 4 mA | 1.65 V | | | | | | 0.45 | | | 0.45 | V | | | I <sub>OL</sub> = 8 mA | 2.3 V | | | | | | 0.7 | | | 0.7 | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | | 0.4 | | | 0.4 | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | 0.55 | | | 0.55 | | | lį | V <sub>I</sub> = 0 to 5.5 V | 3.6 V | | | ±5 | | | ±5 | | | ±5 | μΑ | | I <sub>off</sub> | $V_I$ or $V_O = 5.5 \text{ V}$ | 0 | | | | | | ±10 | | | ±10 | μΑ | | I <sub>OZ</sub> | V <sub>O</sub> = 0 to 5.5 V | 3.6 V | | | ±15 | | | ±10 | | | ±10 | μΑ | | Icc | $V_{I} = V_{CC} \text{ or GND}$<br>3.6 V \leq V_{I} \leq 5.5 V <sup>(2)</sup> | 3.6 V | | | 10<br>10 | | | 10<br>10 | | | 10<br>10 | μΑ | | Δl <sub>CC</sub> | One input at V <sub>CC</sub> - 0.6 V, Other inputs at V <sub>CC</sub> or GND | 2.7 V to<br>3.6 V | | | 500 | | | 500 | | | 500 | μA | | C <sub>i</sub> | $V_{I} = V_{CC}$ or GND | 3.3 V | | 4 | | | 4 | | | 4 | | pF | | C <sub>o</sub> | $V_O = V_{CC}$ or GND | 3.3 V | | 5.5 | | | 5.5 | | | 5.5 | | pF | All typical values are at $V_{CC}$ = 3.3 V, $T_{A}$ = 25°C. This applies in the disabled state only. # 7.6 Switching Characteristics—AC Limit Changes over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | TO<br>(OUTPUT) | | | | | | |------------------|-----------------|----------------|-----------------------|-----|--------------------------|------|----| | PARAMETER | FROM<br>(INPUT) | | V <sub>CC</sub> = 2.7 | 7 V | $V_{CC} = 3.3 \text{ V}$ | UNIT | | | | | | MIN | MAX | MIN | MAX | | | $t_{pd}$ | Α | Υ | | 5.6 | 1 | 5.1 | ns | | t <sub>en</sub> | ŌĒ | Υ | | 7.5 | 1 | 7 | ns | | t <sub>dis</sub> | ŌĒ | Υ | | 7.7 | 1 | 7 | ns | # 7.7 Switching Characteristics, SN74LVC541A -40°C to 85°C over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | SN74LVC541A | | | | | | | | | |--------------------|-----------------|----------|-------------------------------------|------|------------------------------------|----------|-------------------------|-----|------------------------------------|-----|------| | | EDOM | то | | | _ | -40°C TO | 85°C | | | | | | PARAMETER | FROM<br>(INPUT) | (OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | Α | Υ | 1 | 15.7 | 1 | 7.8 | 1 | 5.6 | 1.5 | 5.1 | ns | | t <sub>en</sub> | ŌĒ | Υ | 1 | 17.5 | 1 | 10.5 | 1 | 7.5 | 1.5 | 7 | ns | | t <sub>dis</sub> | ŌĒ | Υ | 1 | 16.5 | 1 | 9 | 1 | 7.7 | 1.5 | 7 | ns | | t <sub>sk(o)</sub> | | | | | | | | | | 1 | ns | # 7.8 Switching Characteristics, SN74LVC541A -40°C to 125°C over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | | | | SN74LVC541A | | | | | | | | | |--------------------|-----------------|----------------|-------------------------------------|------|------------------------------------|---------|-------------------------|-----|------------------------------------|-----|------| | | EDOM | то | | | - | 40°C TO | 125°C | | | | | | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> | Α | Υ | 1 | 16.3 | 1 | 8.3 | 1 | 6.1 | 1 | 5.6 | ns | | t <sub>en</sub> | ŌE | Υ | 1 | 18.5 | 1 | 11.1 | 1 | 8 | 1 | 7.5 | ns | | t <sub>dis</sub> | ŌE | Υ | 1 | 17.3 | 1 | 9.7 | 1 | 8.2 | 1 | 7.5 | ns | | t <sub>sk(o)</sub> | | | | | | | | | | 1.5 | ns | # 7.9 Operating Characteristics $T_{\Delta} = 25^{\circ}C$ | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT | | | |----------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------|----|--| | _ | Power dissipation capacitance | Outputs enabled | f 10 MHz | 65 | 58 | 33 | pF | | | $C_{pd}$ | per buffer/driver | Outputs disabled | f = 10 MHz | 2 | 2 | 2 | | | Product Folder Links: SN54LVC541A SN74LVC541A # 7.10 Typical Characteristics #### Parameter Measurement Information LOAD CIRCUIT | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | | ., | INPUTS | | ., | v | 0 | _ | v | | |-------------------|-----------------------------------------------|--------------------------------|--------------------|-------------------|-------|----------------|------------|--| | V <sub>CC</sub> | V <sub>I</sub> t <sub>r</sub> /t <sub>f</sub> | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $V_\Delta$ | | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | | 2.5 V $\pm$ 0.2 V | $V_{CC}$ | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 3. Load Circuit and Voltage Waveforms # 9 Detailed Description #### 9.1 Overview The 'LVC541A devices are ideal for driving bus lines or buffering memory address registers. These devices feature inputs and outputs on opposite sides of the package to facilitate printed circuit board layout. The 3-state control gate is a 2-input AND gate with active-low inputs so that, if either output enable ( $\overline{OE1}$ or $\overline{OE2}$ ) input is high, all eight outputs are in the high-impedance state. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of these devices as translators in a mixed 3.3-V/5-V system environment. These devices are fully specified for partial-power-down applications using $I_{off}$ . The $I_{off}$ circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. #### 9.2 Functional Block Diagram To Seven Other Channels ### 9.3 Feature Description - · Wide operating voltage range - Operates from 1.65 V to 3.6 V - Allows down voltage translation - Inputs accept voltages to 5.5 V - I<sub>off</sub> feature - Allows voltages on the inputs and outputs when V<sub>CC</sub> is 0 V #### 9.4 Device Functional Modes **Table 1. Function Table** | | INPUTS | | OUTPUT | |-----|--------|---|--------| | OE1 | OE2 | Α | Υ | | L | L | L | L | | L | L | Н | Н | | Н | X | Χ | Z | | Χ | Н | Χ | Z | # 10 Application and Implementation ## 10.1 Application Information The SN74LVC541A is a high-drive CMOS device that can be used for a multitude of bus-interface type applications where the data needs to be retained or latched. It can produce 24 mA of drive current at 3.3 V. Therefore, this device is ideal for driving multiple outputs and for high-speed applications up to 100 Mhz. The inputs are 5.5 V tolerant allowing the device to translate down to $V_{\rm CC}$ . #### 10.2 Typical Application Figure 4. Typical Application Diagram #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Care should be taken to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads; therefore, routing and load conditions should be considered to prevent ringing. #### 10.2.2 Detailed Design Procedure - 1. Recommended Input Conditions - Rise time and fall time specs: See (Δt/ΔV) in the Recommended Operating Conditions table. - Specified high and low levels: See (V<sub>IH</sub> and V<sub>IL</sub>) in the Recommended Operating Conditions table. - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>. - 2. Recommend Output Conditions - Load currents should not exceed 25 mA per output and 50 mA total for the part. - Outputs should not be pulled above V<sub>CC</sub>. Copyright © 1993–2014, Texas Instruments Incorporated # Typical Application (continued) 10.2.3 Application Curves # 11 Power Supply Recommendations The power supply can be any voltage between the MIN and MAX supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1 $\mu$ f is recommended; if there are multiple $V_{CC}$ pins, then 0.01 $\mu$ f or 0.022 $\mu$ f is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1 $\mu$ f and a 1 $\mu$ f are commonly used in parallel. The bypass capacitor should be installed as close to the power pin as possible for best results. ## 12 Layout #### 12.1 Layout Guidelines When using multiple bit logic devices inputs should never float. In many cases, functions or parts of functions of digital logic devices are unused, for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins should not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Figure 6 specifies the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that should be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ whichever make more sense or is more convenient. It is generally acceptable to float outputs, unless the part is a transceiver. If the transceiver has an output enable pin, it will disable the output section of the part when asserted. This will not disable the input section of the I/Os, so they cannot float when disabled. ## 12.2 Layout Example Figure 6. Layout Diagram # 13 Device and Documentation Support #### 13.1 Related Links The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy. Table 2. Related Links | PARTS | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY | |-------------|----------------|--------------|---------------------|---------------------|---------------------| | SN54LVC541A | Click here | Click here | Click here | Click here | Click here | | SN74LVC541A | Click here | Click here | Click here | Click here | Click here | #### 13.2 Trademarks All trademarks are the property of their respective owners. ## 13.3 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 13.4 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms and definitions. # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: SN54LVC541A SN74LVC541A Copyright © 1993-2014, Texas Instruments Incorporated www.ti.com 30-Jun-2025 # **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-------------------------------------------| | 5962-9759501Q2A | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9759501Q2A<br>SNJ54LVC<br>541AFK | | 5962-9759501QRA | Active | Production | CDIP (J) 20 | 20 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9759501QR<br>A<br>SNJ54LVC541AJ | | 5962-9759501QSA | Active | Production | CFP (W) 20 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9759501QS<br>A<br>SNJ54LVC541AW | | SN74LVC541ADBR | Active | Production | SSOP (DB) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ADBR.A | Active | Production | SSOP (DB) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ADBR.B | Active | Production | SSOP (DB) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ADBRG4 | Active | Production | SSOP (DB) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ADGVR | Active | Production | TVSOP (DGV) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ADGVR.B | Active | Production | TVSOP (DGV) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ADGVRE4 | Active | Production | TVSOP (DGV) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ADGVRG4 | Active | Production | TVSOP (DGV) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ADW | Active | Production | SOIC (DW) 20 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ADW.B | Active | Production | SOIC (DW) 20 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ADWG4 | Active | Production | SOIC (DW) 20 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ADWG4.B | Active | Production | SOIC (DW) 20 | 25 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ADWR | Active | Production | SOIC (DW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ADWR.A | Active | Production | SOIC (DW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ADWR.B | Active | Production | SOIC (DW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ADWRE4 | Active | Production | SOIC (DW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ANS.B | Active | Production | SOP (NS) 20 | 40 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC541A | | SN74LVC541ANSG4 | Active | Production | SOP (NS) 20 | 40 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ANSG4.B | Active | Production | SOP (NS) 20 | 40 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ANSR | Active | Production | SOP (NS) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541ANSR.A | Active | Production | SOP (NS) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | www.ti.com 30-Jun-2025 | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|-------------------------------------------| | SN74LVC541ANSR.B | Active | Production | SOP (NS) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LVC541A | | SN74LVC541APW | Active | Production | TSSOP (PW) 20 | 70 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APW.B | Active | Production | TSSOP (PW) 20 | 70 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWG4 | Active | Production | TSSOP (PW) 20 | 70 TUBE | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWR | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU SN | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWR.A | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWR.B | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWRE4 | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWRG4 | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWRG4.A | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWRG4.B | Active | Production | TSSOP (PW) 20 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWT | Active | Production | TSSOP (PW) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541APWT.B | Active | Production | TSSOP (PW) 20 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LC541A | | SN74LVC541ARGYR | Active | Production | VQFN (RGY) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC541A | | SN74LVC541ARGYR.A | Active | Production | VQFN (RGY) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC541A | | SN74LVC541ARGYR.B | Active | Production | VQFN (RGY) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC541A | | SN74LVC541ARGYRG4 | Active | Production | VQFN (RGY) 20 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | LC541A | | SNJ54LVC541AFK | Active | Production | LCCC (FK) 20 | 55 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-<br>9759501Q2A<br>SNJ54LVC<br>541AFK | | SNJ54LVC541AJ | Active | Production | CDIP (J) 20 | 20 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9759501QF<br>A<br>SNJ54LVC541A. | | SNJ54LVC541AW | Active | Production | CFP (W) 20 | 25 TUBE | No | SNPB | N/A for Pkg Type | -55 to 125 | 5962-9759501Q9<br>A<br>SNJ54LVC541AV | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # PACKAGE OPTION ADDENDUM www.ti.com 30-Jun-2025 - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN54LVC541A, SN74LVC541A: Catalog: SN74LVC541A Automotive: SN74LVC541A-Q1, SN74LVC541A-Q1 Enhanced Product: SN74LVC541A-EP, SN74LVC541A-EP Military: SN54LVC541A NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE OPTION ADDENDUM** www.ti.com 30-Jun-2025 | Enhanced Product - | <ul> <li>Supports D</li> </ul> | efense, Aeros | pace and M | ledical Applicati | ons | |--------------------|--------------------------------|---------------|------------|-------------------|-----| |--------------------|--------------------------------|---------------|------------|-------------------|-----| • Military - QML certified for Military and Defense Applications www.ti.com 24-Jul-2025 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC541ADBR | SSOP | DB | 20 | 2000 | 330.0 | 16.4 | 8.2 | 7.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC541ADGVR | TVSOP | DGV | 20 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC541ADWR | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.3 | 2.7 | 12.0 | 24.0 | Q1 | | SN74LVC541ANSR | SOP | NS | 20 | 2000 | 330.0 | 24.4 | 8.4 | 13.0 | 2.5 | 12.0 | 24.0 | Q1 | | SN74LVC541APWR | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LVC541APWRG4 | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LVC541APWT | TSSOP | PW | 20 | 250 | 330.0 | 16.4 | 6.95 | 7.0 | 1.4 | 8.0 | 16.0 | Q1 | | SN74LVC541ARGYR | VQFN | RGY | 20 | 3000 | 330.0 | 12.4 | 3.71 | 4.71 | 1.1 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC541ADBR | SSOP | DB | 20 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LVC541ADGVR | TVSOP | DGV | 20 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LVC541ADWR | SOIC | DW | 20 | 2000 | 356.0 | 356.0 | 45.0 | | SN74LVC541ANSR | SOP | NS | 20 | 2000 | 356.0 | 356.0 | 45.0 | | SN74LVC541APWR | TSSOP | PW | 20 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LVC541APWRG4 | TSSOP | PW | 20 | 2000 | 353.0 | 353.0 | 32.0 | | SN74LVC541APWT | TSSOP | PW | 20 | 250 | 353.0 | 353.0 | 32.0 | | SN74LVC541ARGYR | VQFN | RGY | 20 | 3000 | 353.0 | 353.0 | 32.0 | www.ti.com 24-Jul-2025 **PACKAGE MATERIALS INFORMATION** ## **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------------|--------------|--------------|------|-----|--------|--------|--------|--------| | 5962-9759501Q2A | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | 5962-9759501QSA | W | CFP | 20 | 25 | 506.98 | 26.16 | 6220 | NA | | SN74LVC541ADW | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LVC541ADW.B | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LVC541ADWG4 | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LVC541ADWG4.B | DW | SOIC | 20 | 25 | 507 | 12.83 | 5080 | 6.6 | | SN74LVC541ANS.B | NS | SOP | 20 | 40 | 530 | 10.5 | 4000 | 4.1 | | SN74LVC541ANSG4 | NS | SOP | 20 | 40 | 530 | 10.5 | 4000 | 4.1 | | SN74LVC541ANSG4.B | NS | SOP | 20 | 40 | 530 | 10.5 | 4000 | 4.1 | | SN74LVC541APW | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC541APW.B | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | | SN74LVC541APWG4 | PW | TSSOP | 20 | 70 | 530 | 10.2 | 3600 | 3.5 | | SNJ54LVC541AFK | FK | LCCC | 20 | 55 | 506.98 | 12.06 | 2030 | NA | | SNJ54LVC541AW | W | CFP | 20 | 25 | 506.98 | 26.16 | 6220 | NA | # W (R-GDFP-F20) # CERAMIC DUAL FLATPACK NOTES: - A. All linear dimensions are in inches (millimeters). - This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. D. Index point is provided on cap for terminal identification only. E. Falls within Mil—Std 1835 GDFP2—F20 #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-150. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. #### 14 LEADS SHOWN NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package is hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only. - E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20. # DGV (R-PDSO-G\*\*) ## 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 3.5 x 4.5, 0.5 mm pitch PLASTIC QUAD FGLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8.89 x 8.89, 1.27 mm pitch LEADLESS CERAMIC CHIP CARRIER This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. **INSTRUMENTS** www.ti.com SOIC #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side. - 5. Reference JEDEC registration MS-013. SOIC NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SOIC NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated