# SN74LVC2G08-Q1 デュアル 2 入力正論理 AND ゲート # 1 特長 - 下記内容で AEC-Q100 認定済み - デバイス温度グレード 1: -40℃~+125℃の周 囲動作温度範囲 (DCU パッケージ) - デバイス温度グレード3:-40℃~+85℃の周囲 動作温度範囲 (DCT パッケージ) - 5V V<sub>CC</sub> 動作に対応 - 5.5V までの入力電圧に対応 - 低消費電力、最大 I<sub>CC</sub> 10μA - 3.3V において ±24mA の出力駆動能力 - Ioffにより部分的パワーダウン・モード動作をサポ - 最高 5.5V の入力を V<sub>CC</sub> レベルに変換する降圧ト ランスレータとして使用可能 - JESD 78、Class II 準拠で 100mA 超のラッチアッ プ性能 # 2 アプリケーション - 複数の電力レールのパワー・グッド信号を結合 - 条件が真になるまで信号の通過を抑止 - アクティブ LOW エラー信号の結合 # 3 概要 このデュアル 2 入力の正論理 AND ゲートは、1.65V~ 5.5V の $V_{CC}$ で動作するように設計されています。 SN74LVC2G08-Q1 は ブ ー ル 関 Y = A ● B or Y = A + B を正論理で実行します このデバイスは、Ioff を使用する部分的パワーダウン・ アプリケーション用に完全に動作が規定されていま す。loff 回路が出力をディセーブルにするため、電源切 断時にデバイスに電流が逆流して損傷に至ることを回 避できます。 製品情報(1)(0 ページ) | 型番 | パッケージ | 本体サイズ (公称) | | | |-------------------|-----------|-----------------|--|--| | SN74LVC2G08DCT-Q1 | SM8 (8) | 2.95mm × 2.80mm | | | | SN74LVC2G08DCU-Q1 | VSSOP (8) | 2.30mm × 2.00mm | | | 図 3-1. 論理図 (正論理) # **Table of Contents** | 1 特長 | . 1 9.3 Feature Description | 9 | |--------------------------------------|----------------------------------------------------------|------| | 2 アプリケーション | .1 9.4 Device Functional Modes | 10 | | 3 概要 | | | | 4 Revision History | | | | 5 Pin Configuration and Functions | | | | 6 Specifications | | | | 6.1 Absolute Maximum Ratings | | | | 6.2 ESD Ratings | | | | 6.3 Recommended Operating Conditions | .5 13.1 Layout Guidelines | . 12 | | 6.4 Thermal Information | .5 13.2 Layout Example | | | 6.5 Electrical Characteristics | 6 14 Device and Documentation Support | 13 | | 6.6 Switching Characteristics | .6 14.1 Receiving Notification of Documentation Updates. | .13 | | 6.7 Operating Characteristics | . 6 14.2 Support Resources | . 13 | | 7 Typical Characteristics | | | | 8 Parameter Measurement Information | .8 14.4 Glossary | .13 | | 9 Detailed Description | | | | 9.1 Overview | .9 15 Mechanical, Packaging, and Orderable | | | 9.2 Functional Block Diagram | .9 Information | . 13 | | • | | | 4 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | С | hanges from Revision D (March 2010) to Revision E (October 2020) | Page | |---|--------------------------------------------------------------------------------------------------------------------------------|--------------------| | • | 文書全体にわたって表、図、相互参照の採番方法を更新 | 1 | | • | 「概要」セクションから「標準 $V_{OLP}$ (出力グランド・バウンス) < 0.8 $V$ ( $V_{CC}$ = 3.3 $V$ 、 $T_A$ = 25 $^\circ$ C)」を削り | <u>}1</u> | | • | 「概要」セクションから「標準 $V_{OHV}$ (出力 $V_{OHV}$ アンダーシュート) > 2V ( $V_{CC}$ = 3.3V、 $T_A$ = 25 $^\circ$ C)」を削 | 釗除. <mark>1</mark> | | • | <i>「概要</i> 」セクションから「注文情報」表を削除 | <u>1</u> | | • | <i>「概要」</i> セクションに「製品情報」表を追加 | 1 | | • | <i>「概要」</i> セクションに「論理図 (正論理)」図を追加 | 1 | | • | Added the Pin Configuration and Functions section | 3 | | • | Added SN74LVC2G08DCT-Q1 and SN74LVC2G08DCU-Q1 minimum and maximum operating free-air | | | | temperature ranges to the Recommended Operating Conditions section | 5 | | • | Added the T <sub>A</sub> temperature ranges (–40°C to 85°C and –40°C to 125°C) for the t <sub>pd</sub> parameter to the Switch | | | | Characteristics section | | | • | Added the Typical Characteristics section | | | • | Added the Overview section | | | • | Added the Functional Block Diagram section | 9 | | • | Added the Features Description section | 9 | | • | Added the Device Funcational Modes section | | | • | Added the Application and Implementation section | | | • | Added the Application Information section | | | • | Added the Power Supply Recommendations section | | | • | Added the Layout section | 12 | | • | Added the Layout Guidelines section | 12 | | • | Added the Layout Example section | 1 <mark>2</mark> | | • | Updated the Device and Documentation Support section | 1 <mark>3</mark> | | | | | # **5 Pin Configuration and Functions** 図 5-1. DCT Package 8-Pin SM8 Top View 図 5-2. DCU Package 8-Pin VSSOP Top View #### **Pin Functions** | PIN | | I/O | DESCRIPTION | | |-----------------|-----|-----|-----------------------|--| | NAME | NO. | 1/0 | DESCRIPTION | | | 1A | 1 | 1 | Channel 1 logic input | | | 1B | 2 | - 1 | Channel 1 logic input | | | 1Y | 7 | 0 | _ogic level output | | | 2A | 5 | 1 | Channel 2 logic input | | | 2B | 6 | 1 | Channel 2 logic input | | | 2Y | 3 | 0 | ogic level output | | | GND | 4 | _ | Ground | | | V <sub>CC</sub> | 8 | _ | Power Supply | | # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | -0.5 | 6.5 | V | | VI | Input voltage range <sup>(1)</sup> | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state <sup>(1)</sup> | -0.5 | 6.5 | V | | Vo | Voltage range applied to any output in the high or low state <sup>(1)</sup> (2) | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | | <b>–</b> 50 | mA | | I <sub>OK</sub> | Output clamp current | | <b>–</b> 50 | mA | | Io | Continuous output current | | ±50 | mA | | | Continuous current through V <sub>CC</sub> or GND | · | ±100 | mA | | T <sub>J</sub> | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature range | -65 | 150 | °C | <sup>(1)</sup> The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|---------------------------------------------------------|-------|------| | V | Electrostatic | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per AEC Q100-011 | ±1000 | | (1) AEC Q100-002 indicates HBM stressing is done in accordance with the ANSI/ESDA/JEDEC JS-001 specification. Product Folder Links: SN74LVC2G08-Q1 <sup>(2)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table. # **6.3 Recommended Operating Conditions** | | | | MIN | MAX | UNIT | | | | |-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|------------------------|------------------------|------|--|--|--| | \/ | Complement | Operating | 1.65 | 5.5 | V | | | | | $V_{CC}$ | Supply voltage | Data retention only | 1.5 | | V | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | 0.65 × V <sub>CC</sub> | | | | | | | ., | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | | | | | | $V_{IH}$ | | V <sub>CC</sub> = 3 V to 3.6 V | 2 | | V | | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 0.7 × V <sub>CC</sub> | | | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | 0.35 × V <sub>CC</sub> | | | | | | ., | Landard Sound on the ma | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | | | | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | 0.8 | V | | | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.3 × V <sub>CC</sub> | | | | | | VI | Input voltage | , | 0 | 5.5 | V | | | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | | High-level output current | V <sub>CC</sub> = 1.65 V | | -4 | | | | | | | | V <sub>CC</sub> = 2.3 V | | -8 | | | | | | I <sub>OH</sub> | | V 0 V | | -16 | mA | | | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | | | | V <sub>CC</sub> = 4.5 V | | -32 | | | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | | | | V <sub>CC</sub> = 2.3 V | | 8 | | | | | | I <sub>OL</sub> | Low-level output current | V 0 V | | 16 | mA | | | | | | | V <sub>CC</sub> = 3 V | | 24 | | | | | | | | V <sub>CC</sub> = 4.5 V | | 32 | | | | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V, 2.5 V ± 0.2 V | | 20 | | | | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3.3 V ± 0.3 V | | 10 | ns/V | | | | | | • | V <sub>CC</sub> = 5 V ± 0.5 V | | 5 | | | | | | _ | Out and the section of o | SN74LVC2G08DCU-Q1 | -40 | 125 | °0 | | | | | $T_A$ | Operating free-air temperature | SN74LVC2G08DCT-Q1 | -40 | 85 | °C | | | | # **6.4 Thermal Information** | | | SN74LV | C2G08-Q1 | | | |-----------------------|----------------------------------------------|-----------|-------------|------|--| | | THERMAL METRIC <sup>(1)</sup> | DCT (SM8) | DCU (VSSOP) | UNIT | | | | | 8 PINS | 8 PINS | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 220 | 201.5 | °C/W | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 117.2 | 91.9 | °C/W | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 100 | 122.6 | °C/W | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 42.4 | 31.8 | °C/W | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 98.9 | 122.1 | °C/W | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # **6.5 Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | P/ | ARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|--------------------|------|-------| | | | I <sub>OH</sub> = -100 μA | 1.65 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | | | | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.2 | | | | | ,, | | I <sub>OH</sub> = -8 mA | 2.3 V | 1.9 | | | V | | V <sub>OH</sub> | | I <sub>OH</sub> = -16 mA | 3 V | 2.4 | | | V | | | I <sub>OH</sub> = -24 mA | 3 V | 2.3 | | | | | | | | I <sub>OH</sub> = -32 mA | 4.5 V | 3.8 | | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 5.5 V | | | 0.1 | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | ,, | | I <sub>OL</sub> = 8 mA | 2.3 V | 3 V | | 0.3 | 0.3 V | | V <sub>OL</sub> | | I <sub>OL</sub> = 16 mA | 3 V | | | 0.4 | V | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | | I <sub>OL</sub> = 32 mA | 4.5 V | | | 0.55 | | | I <sub>I</sub> | A or B inputs | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | | ±5 | μΑ | | I <sub>off</sub> | I | V <sub>I</sub> or V <sub>O</sub> = 5.5 V | 0 | | | ±10 | μΑ | | I <sub>CC</sub> | | V <sub>I</sub> = 5.5 V or GND, I <sub>O</sub> = 0 | 1.65 V to 5.5 V | | | 10 | μA | | ΔI <sub>CC</sub> | | One input at $V_{CC} = 0.6 \text{ V}$ ,<br>Other inputs at $V_{CC}$ or GND,<br>$T_A = -40^{\circ}\text{C}$ to $85^{\circ}\text{C}$ | 3 V to 5.5 V | | | 500 | μА | | Ci | | $V_I = V_{CC}$ or GND, $T_A = -40^{\circ}$ C to 85°C | 3.3 V | | 5 | | pF | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. # **6.6 Switching Characteristics** | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | T <sub>A</sub> | V <sub>CC</sub> | MIN | MAX | UNIT | | |-----------------|-----------------|----------------|----------------|----------------------------------|---------------------------------|-----|------|--| | | | | | V <sub>CC</sub> = 1.8 V ± 0.15 V | 2.6 | 9 | | | | | | | | –40°C to 85°C | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1 | 5.1 | | | | | | -40 C to 65 C | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1 | 4.7 | | | | | A or D | | -40°C to 125°C | V <sub>CC</sub> = 5 V ± 0.5 V | 1 | 3.8 | | | | t <sub>pd</sub> | A or B Y | Ť | | V <sub>CC</sub> = 1.8 V ± 0.15 V | 2.6 | 9.8 | ns | | | | | - | | V <sub>CC</sub> = 2.5 V ± 0.2 V | 1 | 5.8 | | | | | | | | V <sub>CC</sub> = 3.3 V ± 0.3 V | 1 | 5.3 | | | | | | | | V <sub>CC</sub> = 5 V ± 0.5 V | 1 | 4.8 | | | # **6.7 Operating Characteristics** $T_A = 25^{\circ}C$ | | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | UNIT | |--|-----------------|-------------------------------|-----------------|-------------------------|-------------------------|-------------------------|-----------------------|------| | | | | 1231 CONDITIONS | TYP | TYP | TYP | TYP | ONIT | | | C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz | 17 | 17 | 17 | 20 | pF | Product Folder Links: SN74LVC2G08-Q1 # 7 Typical Characteristics # **8 Parameter Measurement Information** | TEST | S1 | |-----------------------------------------------------------------------------------------------|--------------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | $\mathbf{t}_{\scriptscriptstyle{\mathrm{PLZ}}}/\mathbf{t}_{\scriptscriptstyle{\mathrm{PZL}}}$ | <b>V</b> <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | LOAD CIRCUIT | ., | INPUTS | | ., | ., | | | | | |-----------------|-----------------|---------|--------------------|---------------------|---------------|----------------|----------------|--| | V <sub>cc</sub> | V, | t,/t, | V <sub>M</sub> | V <sub>LOAD</sub> | C <sub></sub> | R <sub>⊾</sub> | V <sub>D</sub> | | | 1.8 V ± 0.15 V | V <sub>cc</sub> | £2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 1 kW | 0.15 V | | | 2.5 V ± 0.2 V | $V_{cc}$ | £2 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 30 pF | 500 W | 0.15 V | | | 3.3 V ± 0.3 V | 3 V | £2.5 ns | 1.5 V | 6 V | 50 pF | 500 W | 0.3 V | | | 5 V ± 0.5 V | $V_{cc}$ | £2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub> | 50 pF | 500 W | 0.3 V | | NOTES: A. C<sub>1</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. C. All input pulses are supplied by generators having the following characteristics: PRR £ 10 MHz, $Z_0 = 50$ W. - D. The outputs are measured one at a time, with one transition per measurement. 図 8-1. Load Circuit and Voltage Waveforms # 9 Detailed Description #### 9.1 Overview The SN74LVC2G08-Q1 device contains two 2-input positive AND gates and performs the Boolean function $Y = A \bullet B$ or $Y = \overline{A} + \overline{B}$ . This device is fully specified for partial-power-down applications using loff. The loff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. #### 9.2 Functional Block Diagram ### 9.3 Feature Description #### 9.3.1 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term "balanced" indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 9.3.2 Standard CMOS Inputs This device includes standard CMOS inputs. Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . Standard CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in Implications of Slow or Floating CMOS Inputs. Do not leave standard CMOS inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors, however a 10-k $\Omega$ resistor is recommended and will typically meet all requirements. # 9.3.3 Clamp Diode Structure The inputs and outputs to this device have negative clamping diodes only as depicted in 29-1. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 9-1. Electrical Placement of Clamping Diodes for Each Input and Output # 9.3.4 Partial Power Down (I<sub>off</sub>) This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table. #### 9.4 Device Functional Modes 表 9-1 lists the functional modes of the SN74LVC2G08-Q1. 表 9-1. Function Table | INP | UTS | OUTPUT | | | | | |-----|-----|--------|--|--|--|--| | A | В | Y | | | | | | Н | Н | Н | | | | | | L | X | L | | | | | | X | L | L | | | | | Submit Document Feedback Copyright © 2020 Texas Instruments Incorporated # 10 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # 10.1 Application Information The SN74LVC2G08-Q1 is a high-drive CMOS device that can be used for implementing AND logic with a high output drive, such as an LED application. It can produce 24 mA of drive current at 3.3 V, making it Ideal for driving multiple outputs and good for high-speed applications up to 100 MHz. The inputs are 5.5-V tolerant allowing it to translate down to $V_{CC}$ . ### 10.2 Typical Application 図 10-1. Typical Application #### 10.2.1 Design Requirements This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads so routing and load conditions must be considered to prevent ringing. #### 10.2.1.1 Detailed Design Procedure - 1. Recommended Input Conditions - Rise time and fall time specs. See (Δt/ΔV) in the Recommended Operating Conditions table. - Specified high and low levels. See (V<sub>IH</sub> and V<sub>IL</sub>) in the *Recommended Operating Conditions* table. - Inputs are overvoltage tolerant allowing them to go as high as (V<sub>I</sub> maximum) in the Recommended Operating Conditions table at any valid V<sub>CC</sub>. - 2. Recommended Output Conditions - Load currents must not exceed (I<sub>O</sub> maximum) per output and must not exceed total current (continuous current through V<sub>CC</sub> or GND) for the part. These limits are located in the *Recommended Operating Conditions* table. - Outputs must not be pulled above V<sub>CC</sub> in normal operating conditions. # 11 Application Curves 図 11-1. I<sub>CC</sub> vs Frequency # 12 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table. Each $V_{CC}$ pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F capacitor is recommended and if there are multiple $V_{CC}$ pins then 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each power pin. It is ok to parallel multiple bypass capacitors to reject different frequencies of noise. 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results ### 13 Layout #### 13.1 Layout Guidelines When using multiple bit logic devices inputs must not ever float. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. Specified below are the rules that must be observed under all circumstances. All unused inputs of digital logic devices must be connected to a high or low bias to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally they will be tied to GND or $V_{CC}$ whichever make more sense or is more convenient. #### 13.2 Layout Example 図 13-1. Layout Example # 14 Device and Documentation Support # 14.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 14.2 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 14.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 14.4 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 14.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 15 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 30-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | SN74LVC2G08IDCTRQ1 | Active | Production | SSOP (DCT) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C08 | | | | | | | | | | | Z | | SN74LVC2G08IDCTRQ1.B | Active | Production | SSOP (DCT) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | C08 | | | | | . , , , | · | | | | | Z | | SN74LVC2G08QDCURQ1 | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HLRQ | | SN74LVC2G08QDCURQ1.B | Active | Production | VSSOP (DCU) 8 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1HLRQ | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 30-Jun-2025 #### OTHER QUALIFIED VERSIONS OF SN74LVC2G08-Q1: ◆ Catalog : SN74LVC2G08 ● Enhanced Product : SN74LVC2G08-EP NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product • Enhanced Product - Supports Defense, Aerospace and Medical Applications **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Dec-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | # QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC2G08QDCURQ1 | VSSOP | DCU | 8 | 3000 | 180.0 | 8.4 | 2.25 | 3.35 | 1.05 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 13-Dec-2020 #### \*All dimensions are nominal | Device | Device Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |--------------------|---------------------|-----|------|------|-------------|------------|-------------|--| | SN74LVC2G08QDCURQ1 | VSSOP | DCU | 8 | 3000 | 183.0 | 183.0 | 20.0 | | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. 4. Reference JEDEC registration MO-187 variation CA. NOTES: (continued) - 5. Publication IPC-7351 may have alternate designs. - 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. NOTES: (continued) 5. Publication IPC-7351 may have alternate designs.6. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 8. Board assembly site may have different recommendations for stencil design. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated