













**SN74LVC1G86-Q1** 

JAJSD24-MARCH 2017

# SN74LVC1G86-Q1シングル、2入力排他ORゲート

### 1 特長

- 車載アプリケーションに対応
- 下記内容でAEC-Q100認定済み:
  - ±4000V、人体モデル(HBM) ESD分類レベル3A
  - ±1000V、デバイス帯電モデル(CDM) ESD分類レベルC5
- 5V V<sub>CC</sub>動作をサポート
- 5.5Vまでの入力電圧に対応
- V<sub>CC</sub>への降圧変換をサポート
- 低消費電力、最大I<sub>CC</sub> 15μA
- 3.3Vおよび50pF負荷で最大t<sub>pd</sub>が6ns
- 3.3Vにおいて±24mAの出力駆動能力
- I<sub>off</sub>により部分的パワーダウン・モードおよびバック・ドライブ保護をサポート
- JESD 78, Class II準拠で100mA超のラッチアップ 性能

#### 2 アプリケーション

- 車載用HEV/EVおよびパワートレイン
- 車載用インフォテインメントおよびクラスタ
- 車載用先進運転支援システム
- 車体用電子機器

#### 3 概要

SN74LVC1G86-Q1は車載用認定済みのデバイスで、 ブール関数  $Y = \overline{AB} + A\overline{B}$ を正論理で実行します。この単一の 2入力排他ORゲートは、1.65V~5.5Vの $V_{CC}$ で動作するよう設計されています。

入力がLOWのとき、他方の入力はそのままの形式で出力されます。入力がHIGHのとき、他方の入力の信号は反転されて出力されます。このデバイスは消費電力が低く、3.3Vおよび50pFの容量性負荷において、最大t<sub>pd</sub>は6nsです。最大出力駆動能力は4.5Vで±32mA、3.3Vで±24mAです。

このデバイスは、l<sub>off</sub>を使用する部分的パワーダウン・アプリケーション用に完全に動作が規定されています。l<sub>off</sub>回路は出力を無効とし、パワーダウン時にデバイスに電流が逆流することによる損傷を回避します。

#### 製品情報(1)

| 型番                 | パッケージ    | 本体サイズ(公称)     |  |
|--------------------|----------|---------------|--|
| SN74LVC1G86QDCKRQ1 | SC70 (5) | 2.00mm×1.25mm |  |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。

### 機能ブロック図

**EXCLUSIVE OR** 



排他ORゲートには多くの用途があり、その一部は別の論理記号で表す方が適切です。

正論理におけるSN74LVC1G86-Q1ゲートについて有効な、等価な排他OR記号は5つあり、任意の2つのポートに否定を表示できます。





# 目次

| 1 | 特長1                                                              |    | 8.2 Functional Block Diagram   |      |
|---|------------------------------------------------------------------|----|--------------------------------|------|
| 2 | アプリケーション1                                                        |    | 8.3 Feature Description        | 8    |
| 3 | 概要1                                                              |    | 8.4 Function Table             | 9    |
| 4 | 改訂履歴                                                             | 9  | Application and Implementation | 10   |
| 5 | Pin Configuration and Functions                                  |    | 9.1 Application Information    | . 10 |
| 6 | Specifications4                                                  |    | 9.2 Typical Application        | . 10 |
| • | 6.1 Absolute Maximum Ratings                                     | 10 | Power Supply Recommendations   | 11   |
|   | 6.2 ESD Ratings                                                  | 11 | Layout                         | 12   |
|   | 6.3 Recommended Operating Conditions                             |    | 11.1 Layout Guidelines         | . 12 |
|   | 6.4 Thermal Information                                          |    | 11.2 Layout Example            | . 12 |
|   | 6.5 Electrical Characteristics5                                  | 12 | デバイスおよびドキュメントのサポート             | 13   |
|   | 6.6 Switching Characteristics, C <sub>1</sub> = 30 pF or 50 pF 6 |    | 12.1 ドキュメントの更新通知を受け取る方法        | . 13 |
|   | 6.7 Operating Characteristics                                    |    | 12.2 コミュニティ・リソース               | . 13 |
|   | 6.8 Typical Characteristics                                      |    | 12.3 商標                        | . 13 |
| 7 | Parameter Measurement Information 7                              |    | 12.4 静電気放電に関する注意事項             | . 13 |
| 8 | Detailed Description 8                                           |    | 12.5 Glossary                  | . 13 |
| - | 8.1 Overview 8                                                   | 13 | メカニカル、パッケージ、および注文情報            | 13   |
|   |                                                                  |    |                                |      |

# 4 改訂履歴

| 日付      | 改訂内容 | 注  |
|---------|------|----|
| 2017年3月 | *    | 初版 |



# **5 Pin Configuration and Functions**



Pin Functions<sup>(1)</sup>

| · · · · · · · · · · · · · · · · · · · |                 |     |                 |  |  |  |  |  |  |
|---------------------------------------|-----------------|-----|-----------------|--|--|--|--|--|--|
| PIN                                   |                 | I/O | DESCRIPTION     |  |  |  |  |  |  |
| NO.                                   | NAME            | 1/0 | DESCRIPTION     |  |  |  |  |  |  |
| 1                                     | Α               | 1   | Input A         |  |  |  |  |  |  |
| 2                                     | В               | I   | Input B         |  |  |  |  |  |  |
| 3                                     | GND             | _   | Ground          |  |  |  |  |  |  |
| 4                                     | Y               | 0   | Output Y        |  |  |  |  |  |  |
| 5                                     | V <sub>cc</sub> | _   | Positive Supply |  |  |  |  |  |  |
|                                       |                 |     |                 |  |  |  |  |  |  |

<sup>(1)</sup> See mechanical drawings for dimensions.

#### 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                                                            |                    | MIN  | MAX                   | UNIT |
|------------------|----------------------------------------------------------------------------|--------------------|------|-----------------------|------|
| $V_{CC}$         | C Supply voltage                                                           |                    |      | 6.5                   | V    |
| VI               | Input voltage <sup>(2)</sup>                                               |                    |      | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high-impedance or power-off state (2) |                    |      | 6.5                   | V    |
| Vo               | Voltage applied to any output in the high or low state (2)(3)              |                    |      | V <sub>CC</sub> + 0.5 | V    |
| I <sub>IK</sub>  | Input clamp current                                                        | V <sub>I</sub> < 0 |      | -50                   | mA   |
| I <sub>OK</sub>  | Output clamp current                                                       | V <sub>O</sub> < 0 |      | -50                   | mA   |
| Io               | Continuous output current                                                  |                    |      | ±50                   | mA   |
|                  | Continuous current through V <sub>CC</sub> or GND                          |                    | ±100 | mA                    |      |
| $T_{J}$          | Junction temperature                                                       |                    |      | 150                   | °C   |
| T <sub>stg</sub> | Storage temperature                                                        |                    | -65  | 150                   | °C   |

<sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions* is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

6.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
| .,                 |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±4000 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011            | ±1000 | V    |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)(1)

|          |                           |                                              | MIN                  | MAX                  | UNIT |  |
|----------|---------------------------|----------------------------------------------|----------------------|----------------------|------|--|
| \/       | Supply voltage            | Operating                                    | 1.65                 | 5.5                  | V    |  |
| $V_{CC}$ | Supply voltage            | Data retention only                          | 1.5                  |                      | V    |  |
|          |                           | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ | $0.65 \times V_{CC}$ |                      |      |  |
| \/       | High-level input voltage  | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   | 1.7                  |                      | V    |  |
| $V_{IH}$ |                           | V <sub>CC</sub> = 3 V to 3.6 V               | 2                    |                      | V    |  |
|          |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$   | $0.7 \times V_{CC}$  |                      |      |  |
|          | Low-level input voltage   | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                      | $0.35 \times V_{CC}$ |      |  |
| \/       |                           | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |                      | 0.7                  | V    |  |
| $V_{IL}$ |                           | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$     |                      | 0.8                  | V    |  |
|          |                           | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$   |                      | $0.3 \times V_{CC}$  |      |  |
| $V_{I}$  | Input voltage             | •                                            | 0                    | 5.5                  | V    |  |
| $V_{O}$  | Output voltage            |                                              | 0                    | $V_{CC}$             | V    |  |
|          |                           | V <sub>CC</sub> = 1.65 V                     |                      | -4                   |      |  |
|          |                           | V <sub>CC</sub> = 2.3 V                      |                      | -8                   |      |  |
| $I_{OH}$ | High-level output current | V - 3 V                                      |                      | -16                  | mA   |  |
|          |                           | $V_{CC} = 3 V$                               |                      | -24                  |      |  |
|          |                           | V <sub>CC</sub> = 4.5 V                      |                      | -32                  |      |  |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. See Implications of Slow or Floating CMOS Inputs, SCBA004.

<sup>(2)</sup> The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(3)</sup> The value of V<sub>CC</sub> is provided in the *Recommended Operating Conditions* table.



## **Recommended Operating Conditions (continued)**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                     |                                                                                                                                                                                 |                                                                              | MIN | MAX | UNIT |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-----|-----|------|
|                     | Low-level output current $\begin{aligned} V_{CC} &= 1.65 \text{ V} \\ V_{CC} &= 2.3 \text{ V} \\ \end{aligned}$ $V_{CC} = 3 \text{ V} \\ V_{CC} &= 4.5 \text{ V} \end{aligned}$ | V <sub>CC</sub> = 1.65 V                                                     |     | 4   |      |
|                     |                                                                                                                                                                                 | V <sub>CC</sub> = 2.3 V                                                      |     | 8   |      |
| I <sub>OL</sub>     |                                                                                                                                                                                 | V - 3 V                                                                      |     | 16  | mA   |
|                     |                                                                                                                                                                                 | V <sub>CC</sub> = 3 V                                                        |     | 24  |      |
|                     |                                                                                                                                                                                 | V <sub>CC</sub> = 4.5 V                                                      |     | 32  |      |
|                     | Input transition rise or fall rate                                                                                                                                              | $V_{CC} = 1.8 \text{ V} \pm 0.15 \text{ V}, 2.5 \text{ V} \pm 0.2 \text{ V}$ |     | 20  |      |
| $\Delta t/\Delta v$ |                                                                                                                                                                                 | $V_{CC} = 3.3 \text{ V} \pm 0.3 \text{ V}$                                   |     | 10  | ns/V |
|                     |                                                                                                                                                                                 | $V_{CC} = 5 V \pm 0.5 V$                                                     |     | 5   |      |
| $T_A$               | Operating free-air temperature                                                                                                                                                  | DCK package                                                                  | -40 | 125 | °C   |

#### 6.4 Thermal Information

|                      |                                              | SN74LVC1G86-Q1 |      |
|----------------------|----------------------------------------------|----------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DCK (SC70)     | UNIT |
|                      |                                              | 5 PINS         |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 277.6          | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 179.5          | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 75.9           | °C/W |
| ΨЈΤ                  | Junction-to-top characterization parameter   | 49.7           | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 75.1           | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

#### 6.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER                   | TEST CONDITIONS                                                | V <sub>CC</sub> | MIN            | TYP <sup>(1)</sup> | MAX  | UNIT |
|-----------------------------|----------------------------------------------------------------|-----------------|----------------|--------------------|------|------|
|                             | $I_{OH} = -100 \ \mu A$                                        | 1.65 V to 5.5 V | $V_{CC} - 0.1$ |                    |      |      |
|                             | $I_{OH} = -4 \text{ mA}$                                       | 1.65 V          | 1.2            |                    |      |      |
| \/                          | $I_{OH} = -8 \text{ mA}$                                       | 2.3 V           | 1.9            |                    |      | V    |
| V <sub>OH</sub>             | I <sub>OH</sub> = -16 mA                                       | 3 V             | 2.4            |                    |      | V    |
|                             | $I_{OH} = -24 \text{ mA}$                                      | 3 V             | 2.3            |                    |      |      |
|                             | $I_{OH} = -32 \text{ mA}$                                      | 4.5 V           | 3.8            |                    |      |      |
|                             | I <sub>OL</sub> = 100 μA                                       | 1.65 V to 5.5 V |                |                    | 0.1  |      |
|                             | I <sub>OL</sub> = 4 mA                                         | 1.65 V          |                |                    | 0.45 |      |
| \/                          | I <sub>OL</sub> = 8 mA                                         | 2.3 V           |                |                    | 0.3  | V    |
| V <sub>OL</sub>             | I <sub>OL</sub> = 16 mA                                        | 3 V             |                |                    | 0.4  | V    |
|                             | I <sub>OL</sub> = 24 mA                                        | 3 V             |                |                    | 0.55 |      |
|                             | I <sub>OL</sub> = 32 mA                                        | 4.5 V           |                |                    | 0.55 |      |
| I <sub>I</sub> A or B input | $V_I = 5.5 \text{ V or GND}$                                   | 0 to 5.5 V      |                |                    | ±5   | μΑ   |
| l <sub>off</sub>            | $V_I$ or $V_O = 5.5 \text{ V}$                                 | 0               |                |                    | ±10  | μΑ   |
| I <sub>CC</sub>             | $V_I = V_{CC}$ or GND, $I_O = 0$                               | 1.65 V to 5.5 V |                |                    | 15   | μΑ   |
| $\Delta I_{CC}$             | One input at $V_{CC}$ – 0.6 V, Other inputs at $V_{CC}$ or GND | 3 V to 5.5 V    |                | _                  | 500  | μA   |
| C <sub>i</sub>              | $V_I = V_{CC}$ or GND                                          | 3.3 V           |                | 6                  |      | pF   |

<sup>(1)</sup> All typical values are at  $V_{CC}$  = 3.3 V,  $T_A$  = 25°C.

## 6.6 Switching Characteristics, $C_L = 30 pF or 50 pF$

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                | V <sub>CC</sub> = 1<br>± 0.15 |     | V <sub>CC</sub> = ± 0.2 |     | V <sub>CC</sub> = 3<br>± 0.3 |     | V <sub>CC</sub> = ± 0.5 |     | UNIT |
|-----------------|-----------------|----------------|------------------------------------------------|-------------------------------|-----|-------------------------|-----|------------------------------|-----|-------------------------|-----|------|
|                 | (INFOT)         | (OUTFUT)       |                                                | MIN                           | MAX | MIN                     | MAX | MIN                          | MAX | MIN                     | MAX |      |
| t <sub>pd</sub> | A or B          | Y              | -40°C to 125°C temperature range, see Figure 2 | 3.5                           | 12  | 1.8                     | 7   | 1.3                          | 6   | 1                       | 5   | ns   |

## 6.7 Operating Characteristics

 $T_A = 25^{\circ}C$ 

|   | PARAMETER                     | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | $V_{CC} = 3.3 \text{ V}$ | V <sub>CC</sub> = 5 V | UNIT |
|---|-------------------------------|-----------------|-------------------------|-------------------------|--------------------------|-----------------------|------|
|   | PARAMETER                     | TEST CONDITIONS | TYP                     | TYP                     | TYP                      | TYP                   | UNII |
| С | Power dissipation capacitance | f = 10 MHz      | 22                      | 22                      | 22                       | 24                    | pF   |

## 6.8 Typical Characteristics



Figure 1.  $V_{oh}$  vs  $I_{oh}$  at 4.5 V

www.ti.com JAJSD24 – MARCH 2017

#### 7 Parameter Measurement Information



| S1                            |
|-------------------------------|
| Open                          |
| $V_{\scriptscriptstyle LOAD}$ |
| GND                           |
|                               |

**LOAD CIRCUIT** 

| V <sub>cc</sub> | INPUTS          |         | .,                 | .,                       |                |                | .,                    |
|-----------------|-----------------|---------|--------------------|--------------------------|----------------|----------------|-----------------------|
|                 | V,              | t,/t,   | V <sub>M</sub>     | <b>V</b> <sub>LOAD</sub> | C <sup>r</sup> | R <sub>L</sub> | <b>V</b> <sub>D</sub> |
| 1.8 V ± 0.15 V  | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 Μ</b> Ω   | 0.15 V                |
| 2.5 V ± 0.2 V   | V <sub>cc</sub> | ≤2 ns   | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 Μ</b> Ω   | 0.15 V                |
| 3.3 V ± 0.3 V   | 3 V             | ≤2.5 ns | 1.5 V              | 6 V                      | 15 pF          | <b>1 Μ</b> Ω   | 0.3 V                 |
| 5 V ± 0.5 V     | V <sub>cc</sub> | ≤2.5 ns | V <sub>cc</sub> /2 | 2 × V <sub>cc</sub>      | 15 pF          | <b>1 Μ</b> Ω   | 0.3 V                 |



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z₀ = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E.  $t_{\mbox{\tiny PLZ}}$  and  $\dot{t}_{\mbox{\tiny PHZ}}$  are the same as  $t_{\mbox{\tiny dis}}.$
- F.  $t_{\mbox{\tiny PZL}}$  and  $t_{\mbox{\tiny PZH}}$  are the same as  $t_{\mbox{\tiny en}}.$
- G.  $t_{\text{\tiny PLH}}$  and  $t_{\text{\tiny PHL}}$  are the same as  $t_{\text{\tiny nd}}$
- H. All parameters and waveforms are not applicable to all devices.

Figure 2. Load Circuit and Voltage Waveforms

#### 8 Detailed Description

#### 8.1 Overview

The SN74LVC1G86-Q1 is an automotive qualified device that performs the Boolean function  $Y = \overline{A}B + A\overline{B}$  in positive logic. This single 2-input exclusive-OR gate is designed for 1.65-V to 5.5-V  $V_{CC}$  operation.

A common application is as a true and complement element. If the input is low, the other input is reproduced in true form at the output. If the input is high, the signal on the other input is reproduced inverted at the output.

This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.

#### 8.2 Functional Block Diagram



These are five equivalent exclusive-OR symbols valid for an SN74LVC1G86-Q1 gate in positive logic; negation may be shown at any two ports.

#### 8.3 Feature Description

#### 8.3.1 Balanced High-Drive CMOS Push-Pull Outputs

A balanced output allows the device to sink and source similar currents. The high drive capability of this device creates fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the power output of the device to be limited to avoid thermal runaway and damage due to over-current. The electrical and thermal limits defined the in the *Absolute Maximum Ratings* must be followed at all times.

#### 8.3.2 Standard CMOS Inputs

Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Recommended Operating Conditions*, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law ( $R = V \div I$ ).

Signals applied to the inputs need to have fast edge rates, as defined by  $\Delta t/\Delta v$  in *Recommended Operating Conditions* to avoid excessive currents and oscillations. If tolerance to a slow or noisy input signal is required, a device with a Schmitt-trigger input should be utilized to condition the input signal prior to the standard CMOS input.



#### **Feature Description (continued)**

#### 8.3.3 Clamp Diodes

The inputs and outputs to this device have negative clamping diodes.

#### **CAUTION**

Avoid any voltage below or above the input or output voltage specified in the *Absolute Maximum Ratings*. In this event, the current must be limited to the maximum input or output clamp current value indicated in the *Absolute Maximum Ratings* to avoid damage to the device.



Figure 3. Electrical Placement of Clamping Diodes for Each Input and Output

#### 8.3.4 Partial Power Down (I<sub>off</sub>)

The inputs and outputs for this device enter a high impedance state when the supply voltage is 0 V. The maximum leakage into or out of any input or output pin on the device is specified by I<sub>off</sub> in the *Electrical Characteristics*.

#### 8.3.5 Over-voltage Tolerant Inputs

Input signals to this device can be driven above the supply voltage so long as they remain below the maximum input voltage value specified in the *Recommended Operating Conditions* .

#### 8.4 Function Table

Table 1 lists the functional modes of the SN74LVC1G86-Q1.

**Table 1. Function Table** 

| INP | UTS | OUTPUT |  |  |
|-----|-----|--------|--|--|
| Α   | В   | Y      |  |  |
| L   | L   | L      |  |  |
| L   | Н   | Н      |  |  |
| Н   | L   | Н      |  |  |
| Н   | Н   | L      |  |  |

#### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The SN74LVC1G86-Q1 device can accept input voltages up to 5.5 V at any valid  $V_{CC}$  which makes the device suitable for down translation. This feature of the SN74LVC1G86-Q1 makes it ideal for various bus interface applications.

#### 9.2 Typical Application



Figure 4. Typical Application Schematic

#### 9.2.1 Design Requirements

This device uses CMOS technology and has balanced output drive. Take care to avoid bus contention because it can drive currents that would exceed maximum limits. The high drive will also create fast edges into light loads, so routing and load conditions should be considered to prevent ringing.

#### 9.2.2 Detailed Design Procedure

- 1. Recommended Input Conditions
  - For rise time and fall time specifications, see  $\Delta t/\Delta V$  in the *Recommended Operating Conditions* table.
  - For specified High and low levels, see V<sub>IH</sub> and V<sub>II</sub> in the *Recommended Operating Conditions* table.
  - Inputs are overvoltage tolerant allowing them to go as high as 5.5 V at any valid V<sub>CC</sub>.
- 2. Recommended Output Conditions
  - Load currents should not exceed 32 mA per output and 50 mA total for the part.
  - Outputs should not be pulled above V<sub>CC</sub>.



#### **Typical Application (continued)**

#### 9.2.3 Application Curve



Figure 5. I<sub>CC</sub> vs. V<sub>IN</sub>

### 10 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions* table.

Each  $V_{CC}$  pin must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, 0.1  $\mu F$  is recommended. If there are multiple  $V_{CC}$  pins, 0.01  $\mu F$  or 0.022  $\mu F$  is recommended for each power pin. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. A 0.1- $\mu F$  and 1- $\mu F$  are commonly used in parallel. The bypass capacitor must be installed as close to the power pin as possible for best results.

### 11 Layout

#### 11.1 Layout Guidelines

Even low data rate digital signals can have high frequency signal components due to fast edge rates. When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight and therefore some traces must turn corners. Figure 6 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections.

#### 11.2 Layout Example



Figure 6. Trace Example



www.tij.co.jp JAJSD24 – MARCH 2017

#### 12 デバイスおよびドキュメントのサポート

#### 12.1 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の隅にある「通知を受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

#### 12.2 コミュニティ・リソース

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™オンライン・コミュニティ *TIのE2E(Engineer-to-Engineer)コミュニティ。*エンジニア間の共同作業を促進するために開設されたものです。e2e.ti.comでは、他のエンジニアに質問し、知識を共有し、アイディアを検討して、問題解決に役立てることができます。

設計サポート *TIの設計サポート* 役に立つE2Eフォーラムや、設計サポート・ツールをすばやく見つけることができます。技術サポート用の連絡先情報も参照できます。

#### 12.3 商標

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防止するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 13 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                 |              |              |
| SN74LVC1G86QDCKRQ1    | Active | Production    | SC70 (DCK)   5 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 16T          |
| SN74LVC1G86QDCKRQ1.A  | Active | Production    | SC70 (DCK)   5 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 16T          |
| SN74LVC1G86QDCKRQ1.B  | Active | Production    | SC70 (DCK)   5 | 3000   LARGE T&R      | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 16T          |
| SN74LVC1G86QDCKTQ1    | Active | Production    | SC70 (DCK)   5 | 250   SMALL T&R       | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 16T          |
| SN74LVC1G86QDCKTQ1.B  | Active | Production    | SC70 (DCK)   5 | 250   SMALL T&R       | Yes  | SN            | Level-2-260C-1 YEAR | -40 to 125   | 16T          |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### PACKAGE OPTION ADDENDUM

www.ti.com 10-Nov-2025

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G86-Q1:

● Catalog : SN74LVC1G86

● Enhanced Product : SN74LVC1G86-EP

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Enhanced Product - Supports Defense, Aerospace and Medical Applications



SMALL OUTLINE TRANSISTOR



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-203.

- 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC.
- 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



#### 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日:2025 年 10 月