# SN74LV8T574 Octal D-Type Edge-Triggered Flip-Flops with 3-State Outputs and Integrated Level Translation #### 1 Features - Wide operating range of 1.65V to 5.5V - 5.5V tolerant input pins - Single-supply voltage translator (refer to LVxT Enhanced Input Voltage): - Up translation: - 1.2V to 1.8V - 1.5V to 2.5V - 1.8V to 3.3V - 3.3V to 5.0V - Down translation: - 5.0V, 3.3V, 2.5V to 1.8V - 5.0V, 3.3V to 2.5V - 5.0V to 3.3V - Up to 150Mbps with 5V or 3.3V $V_{CC}$ - Supports standard function pinout - Latch-up performance exceeds 250mA per JESD 17 - Supports defense and aerospace applications: - Controlled baseline - One assembly and test site - One fabrication site - Extended product life cycle - Product traceability ## 2 Applications - Parallel data synchronization - Parallel data storage - Shift register - Pattern generators ## 3 Description The SN74LV8T574 contains eight D-type flip-flops. All channels share a latch enable (LE) input and output enable (OE) input. This device has a flow-through pinout which allows for easier bus routing. The input is designed with a reduced threshold circuit to support up translation when the supply voltage is larger than the input voltage. Additionally, the 5V tolerant input pins enable down translation when the input voltage is larger than the supply voltage. The output level is always referenced to the supply voltage (V<sub>CC</sub>) and supports 1.8V, 2.5V, 3.3V, and 5V CMOS levels. #### **Device Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | BODY SIZE(3) | |-------------|------------------------|-----------------------------|---------------| | | PW (TSSOP, 20) | 6.5mm × 6.4mm | 6.5mm x 4.4mm | | SN74LV8T574 | DGS (VSSOP, 20) | 5.1mm × 4.9mm | 5.1mm × 3.0mm | | | RKS (VQFN, 20) | 4.5mm × 2.5mm | 4.5mm × 2.5mm | - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. - The body size (length × width) is a nominal value and does not include pins. **Functional Block Diagram** ## **Table of Contents** | 1 Features | 1 | 7.3 Functional Block Diagram | 16 | |--------------------------------------|----|----------------------------------------------------|----| | 2 Applications | 1 | 7.4 Device Functional Modes | 16 | | 3 Description | 1 | 8 Application and Implementation | 17 | | 4 Pin Configuration and Functions | 3 | 8.1 Application Information | 17 | | 5 Specifications | 4 | 8.2 Typical Application | | | 5.1 Absolute Maximum Ratings | | 8.3 Power Supply Recommendations | | | 5.2 ESD Ratings | | 8.4 Layout | | | 5.3 Thermal Information | | 9 Device and Documentation Support | | | 5.4 Recommended Operating Conditions | 4 | 9.1 Documentation Support | 23 | | 5.5 Electrical Characteristics | | 9.2 Receiving Notification of Documentation Update | | | 5.6 Timing Characteristics | 5 | 9.3 Support Resources | 23 | | 5.7 Switching Characteristics | | 9.4 Trademarks | | | 5.8 Noise Characteristics | 7 | 9.5 Electrostatic Discharge Caution | 23 | | 5.9 Typical Characteristics | 8 | 9.6 Glossary | | | 6 Parameter Measurement Information | 11 | 10 Revision History | 23 | | 7 Detailed Description | 12 | 11 Mechanical, Packaging, and Orderable | | | 7.1 Overview | 12 | Information | 24 | | 7.2 Feature Description | 13 | | | # **4 Pin Configuration and Functions** Figure 4-1. SN74LV8T574 RKS Package (Top View) Figure 4-2. SN74LV8T574 PW , DGS Package (Top View) ## **Pin Functions** | P | IN | TYPE <sup>(1)</sup> | DESCRIPTION | | | | | | |----------------------------|-----|---------------------|-------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | ITPE | DESCRIPTION | | | | | | | ŌĒ | 1 | Input | Output enable for all channels, active low | | | | | | | D1 | 2 | Input | Input for channel 1 | | | | | | | D2 | 3 | Input | Input for channel 2 | | | | | | | D3 | 4 | Input | Input for channel 3 | | | | | | | D4 | 5 | Input | Input for channel 4 | | | | | | | D5 | 6 | Input | Input for channel 5 | | | | | | | D6 | 7 | Input | Input for channel 6 | | | | | | | D7 | 8 | Input | Input for channel 7 | | | | | | | D8 | 9 | Input | Input for channel 8 | | | | | | | GND | 10 | _ | Ground | | | | | | | CLK | 11 | Input | Clock input for all channels, rising edge triggered | | | | | | | Q8 | 12 | Output | Output for channel 8 | | | | | | | Q7 | 13 | Output | Output for channel 7 | | | | | | | Q6 | 14 | Output | Output for channel 6 | | | | | | | Q5 | 15 | Output | Output for channel 5 | | | | | | | Q4 | 16 | Output | Output for channel 4 | | | | | | | Q3 | 17 | Output | Output for channel 3 | | | | | | | Q2 | 18 | Output | Output for channel 2 | | | | | | | Q1 | 19 | Output | Output for channel 1 | | | | | | | V <sub>CC</sub> | 20 | _ | Postive supply | | | | | | | Thermal Pad <sup>(2)</sup> | | _ | The thermal pad can be connect to GND or left floating. Do not connect to any other signal or supply. | | | | | | - (1) Signal Types: I = Input, O = Output, G = Ground, P = Power. - (2) RKS package only. ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | | |------------------|-------------------------------------|------------------------------------------------------------|------|-----|------|--| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 7 | V | | | VI | Input voltage range <sup>(2)</sup> | | -0.5 | 7 | V | | | Vo | Voltage range applied to any outp | ut in the high-impedance or power-off state <sup>(2)</sup> | -0.5 | 7 | V | | | Vo | Output voltage range <sup>(2)</sup> | | | | | | | I <sub>IK</sub> | Input clamp current | Input clamp current $V_1 < -0.5V$ | | | mA | | | I <sub>OK</sub> | Output clamp current | $V_{O}$ < -0.5V or $V_{O}$ > $V_{CC}$ + 0.5V | | ±20 | mA | | | Io | Continuous output current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | ±25 | mA | | | | Continuous output current through | n V <sub>CC</sub> or GND | | ±75 | mA | | | TJ | Junction temperature | Junction temperature | | | | | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|--------------------------------------------------------------------------------|-------|------| | | Electrostatic | lectrostatic Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | | V | | V <sub>(ESD)</sub> | discharge | Charged-device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±1000 | v | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. #### 5.3 Thermal Information | PACKAGE | PINS | THERMAL METRIC <sup>(1)</sup> | | | | | | | | | |-------------|------|-------------------------------|-----------------------|------------------|-------------|-------------|-----------------------|------|--|--| | | FINO | R <sub>0JA</sub> | R <sub>0JC(top)</sub> | R <sub>0JB</sub> | $\Psi_{JT}$ | $\Psi_{JB}$ | R <sub>0JC(bot)</sub> | UNIT | | | | DGS (VSSOP) | 20 | 131.6 | 69.5 | 86.7 | 10.9 | 85.9 | N/A | °C/W | | | | PW (TSSOP) | 20 | 116.8 | 58.5 | 78.7 | 12.6 | 77.9 | N/A | °C/W | | | | RKS (VQFN) | 20 | 90.4 | 92.2 | 63.4 | 29 | 63.5 | 41.3 | °C/W | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ### **5.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | Spec | Description | Condition | MIN | MAX | UNIT | | | | | |--------------------|--------------------------|----------------------------------|-------------|-----------------|------|--|--|--|--| | V <sub>CC</sub> | Supply voltage | | 1.65 | 5.5 | V | | | | | | V <sub>I</sub> | put voltage | | ltage 0 5.5 | | | | | | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | | | | V <sub>CC</sub> = 1.65V to 2 V | 1.1 | | | | | | | | V | High level input voltage | V <sub>CC</sub> = 2.25V to 2.75V | 1.28 | | V | | | | | | V <sub>IH</sub> Hi | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6V | 1.45 | | V | | | | | | | | V <sub>CC</sub> = 4.5V to 5.5V | 2 | | | | | | | Product Folder Links: SN74LV8T574 <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. over operating free-air temperature range (unless otherwise noted) | Spec | Description | Condition | MIN | MAX | UNIT | |---------------------|------------------------------------|----------------------------------|-----|------|------| | | | V <sub>CC</sub> = 1.65V to 2 V | | 0.51 | | | V- | Low-Level input voltage | V <sub>CC</sub> = 2.25V to 2.75V | | 0.65 | V | | V <sub>IL</sub> | Low-Level input voitage | V <sub>CC</sub> = 3 V to 3.6V | | 0.75 | v | | | | V <sub>CC</sub> = 4.5V to 5.5V | | 0.8 | | | | | V <sub>CC</sub> = 1.6V to 2 V | | ±8 | | | Io | Output current | V <sub>CC</sub> = 2.25V to 2.75V | | ±15 | mA | | | | V <sub>CC</sub> = 3.3 V to 5.0V | | ±25 | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 1.6 V to 5.0V | | 20 | ns/V | | Δt/ΔV <sub>CC</sub> | Safe supply ramp rate for POR | V <sub>CC</sub> = 1.6V to 5.5 V | 6 | | μs/V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | ## **5.5 Electrical Characteristics** over operating free-air temperature range (unless otherwise noted) | PARAMET | TEST SOURITIONS | · · | T <sub>A</sub> = | = 25°C | | -40°C 1 | to 125°C | ; | LINUT | |------------------|------------------------------------------------------------------------------|-----------------|----------------------|---------------------|-------|----------------------|------------------------|------|-------| | ER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | I <sub>OH</sub> = -50μA | 1.65V to 5.5V | V <sub>CC</sub> -0.1 | | | V <sub>CC</sub> -0.1 | V <sub>CC</sub> - 0.01 | | | | | I <sub>OH</sub> = -2mA | 1.65V to 2V | 1.28 | 1.7 <sup>(1)</sup> | | 1.21 | 1.7 <sup>(1)</sup> | | l | | V <sub>OH</sub> | I <sub>OH</sub> = -3mA | 2.25V to 2.75V | 2 | 2.4 <sup>(1)</sup> | | 1.93 | 2.4(1) | | V | | | I <sub>OH</sub> = -5.5mA | 3V to 3.6V | 2.6 | 3.08(1) | | 2.49 | 3.08(1) | | | | | I <sub>OH</sub> = -8mA | 4.5V to 5.5V | 4.1 | 4.65 <sup>(1)</sup> | | 3.95 | 4.65 <sup>(1)</sup> | | | | | I <sub>OL</sub> = 50μA | 1.65V to 5.5V | | | 0.1 | | 0.01 | 0.1 | | | | I <sub>OL</sub> = 2mA | 1.65V to 2V | | 0.1 <sup>(1)</sup> | 0.2 | | 0.1 <sup>(1)</sup> | 0.25 | | | V <sub>OL</sub> | I <sub>OL</sub> = 3mA | 2.25V to 2.75V | | 0.15 <sup>(1)</sup> | 0.17 | | 0.15 <sup>(1)</sup> | 0.2 | v | | | I <sub>OL</sub> = 5.5mA | 3V to 3.6V | | 0.2(1) | 0.23 | - | 0.2(1) | 0.25 | | | | I <sub>OL</sub> = 8mA | 4.5V to 5.5V | | 0.3 <sup>(1)</sup> | 0.3 | | 0.3(1) | 0.35 | | | II | V <sub>I</sub> = 0V or V <sub>CC</sub> | 0V to 5.5V | | | ±0.1 | | ±0.00 | ±1 | μА | | I <sub>CC</sub> | V <sub>I</sub> = 0V or V <sub>CC</sub> , I <sub>O</sub> = 0; open on loading | 1.65V to 5.5V | | | 2 | | 0.2 | 20 | μA | | A1 | One input at 0.3V or 3.4V, other inputs at 0 or $V_{CC}$ , $I_{O} = 0$ | 5.5V | | | 1.35 | | 0.1 | 1.5 | mA | | ΔI <sub>CC</sub> | One input at 0.3V or 1.1V, other inputs at 0 or $V_{CC}$ , $I_{O} = 0$ | 1.8V | | | 10 | | 3.4 | 20 | μA | | I <sub>OZ</sub> | $V_O = V_{CC}$ or GND and $V_{CC} = 5.5V$ | 5.5V | | | ±0.25 | | | ±2.5 | μA | | Cı | V <sub>I</sub> = V <sub>CC</sub> or GND | 5V | | 4 | 10 | | | 10 | pF | | Co | V <sub>O</sub> = V <sub>CC</sub> or GND | 5V | | 3 | | | | | pF | | C <sub>PD</sub> | No load, F = 1MHz | 5V | | 10 | | | | | pF | | V <sub>POR</sub> | V <sub>CC</sub> ramp rate of 6µs/V to 100ms/V | 1.65V to 5.5V | | | 1.5 | | | 1.5 | V | <sup>(1)</sup> Typical value at nearest nominal voltage (1.8 V, 2.5 V, 3.3 V, and 5 V) ## **5.6 Timing Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETE<br>R | DESCRIPTION | CONDITION | V | T <sub>A</sub> = 25°C | | -40°C to 85°C | | -40°C to 125°C | | UNIT | |----------------|----------------|-----------|-----------------|-----------------------|-----|---------------|-----|----------------|-----|-------| | | DESCRIPTION | | V <sub>CC</sub> | MIN | MAX | MIN | MAX | MIN | MAX | OIVII | | t <sub>W</sub> | Pulse duration | CLK | 1.8V | 3.7 | | 3.7 | | 3.7 | | ns | over recommended operating free-air temperature range (unless otherwise noted) | PARAMETE | DESCRIPTION | CONDITION | | T <sub>A</sub> = 2 | 5°C | -40°C to 85°C | | -40°C to 125°C | | UNIT | |-----------------|----------------|-----------------------------|-----------------|--------------------|-----|---------------|-----|----------------|-----|------| | R | DESCRIPTION | CONDITION | V <sub>CC</sub> | MIN | MAX | MIN | MAX | MIN | MAX | UNII | | t <sub>SU</sub> | Setup time | Data before CLK rising edge | 1.8V | 1.9 | | 2.1 | | 2.2 | | ns | | t <sub>H</sub> | Hold time | Data after CLK rising edge | 1.8V | 1 | | 1.1 | | 1.1 | | ns | | t <sub>W</sub> | Pulse duration | CLK | 2.5V | 3.7 | | 3.7 | | 3.7 | | ns | | t <sub>SU</sub> | Setup time | Data before CLK rising edge | 2.5V | 1.5 | | 1.7 | | 1.8 | | ns | | t <sub>H</sub> | Hold time | Data after CLK rising edge | 2.5V | 0.6 | | 0.7 | | 0.7 | | ns | | t <sub>W</sub> | Pulse duration | CLK | 3.3V | 3.7 | | 3.7 | | 3.7 | | ns | | t <sub>SU</sub> | Setup time | Data before CLK rising edge | 3.3V | 1.3 | | 1.6 | | 1.6 | | ns | | t <sub>H</sub> | Hold time | Data after CLK rising edge | 3.3V | 0.5 | | 0.5 | | 0.5 | | ns | | t <sub>W</sub> | Pulse duration | CLK | 5V | 3.7 | | 3.7 | | 3.7 | | ns | | t <sub>SU</sub> | Setup time | Data before CLK rising edge | 5V | 0.2 | | 0.6 | | 0.6 | | ns | | t <sub>H</sub> | Hold time | Data after CLK rising edge | 5V | 0.4 | | 0.4 | | 0.4 | | ns | ## **5.7 Switching Characteristics** $C_L$ = 50pF; over operating free-air temperature range; typical values measured at $T_A$ = 25°C (unless otherwise noted). See *Parameter Measurement Information* | | FROM | TO<br>(OUTP<br>UT) | LOAD<br>CAPACITANCE | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | | -40°C to 85°C | | | -40°C to 125°C | | | | | |------------------|---------|-----------------------|-----------------------|-----------------------|-----------------------|-----|------|---------------|-----|------|----------------|------|------|------|----| | PARAMETER | (INPUT) | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | f <sub>max</sub> | | | C <sub>L</sub> = 15pF | 1.8V | 98.1 | | | 89.3 | | | 85 | | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 15pF | 2.5V | 170.3 | | | 150.9 | | | 139.6 | | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 15pF | 3.3V | 185.6 | | | 183.1 | | | 170 | | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 15pF | 5V | 246.8 | | | 231.2 | | | 219.3 | | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 50pF | 1.8V | 71.8 | | | 67.5 | | | 67.5 | | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 50pF | 2.5V | 116.8 | | | 108.4 | | | 105.6 | | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 50pF | 3.3V | 133.1 | | | 124.3 | | | 120 | | | MHz | | | f <sub>max</sub> | | | C <sub>L</sub> = 50pF | 5V | 171.8 | | | 159.3 | , | | 150 | | | MHz | | | t <sub>PLH</sub> | CLIK | | 0 - 45-5 | 1.8V | 8.6 | | 16.9 | 7.6 | | 18.5 | 7.4 | | 19.3 | ns | | | t <sub>PHL</sub> | CLK | Q | C <sub>L</sub> = 15pF | 1.8V | 9 | | 19 | 8 | | 20.5 | 7.7 | | 21.3 | ns | | | t <sub>PZL</sub> | OF. | | 0 - 45-5 | 1.8V | 8.2 | | 15.8 | 7.5 | | 16.8 | 7.3 | | 17.3 | ns | | | t <sub>PZH</sub> | JOE | ŌĒ Q | Q | C <sub>L</sub> = 15pF | 1.8V | 9.2 | | 16.8 | 8.3 | | 18.1 | 8.1 | | 18.8 | ns | | t <sub>PLZ</sub> | ŌĒ | 0 | 0 - 45-5 | 1.8V | 7.7 | | 11.1 | 7.2 | , | 11.9 | 7.1 | | 12.3 | ns | | | t <sub>PHZ</sub> | JOE | Q | C <sub>L</sub> = 15pF | 1.8V | 8 | | 12.6 | 7.2 | | 13.7 | 7.1 | | 14.4 | ns | | | t <sub>PLH</sub> | CLK | Q | C = 15pF | 2.5V | 6 | | 10.1 | 5.3 | | 11.2 | 5.2 | | 12 | ns | | | t <sub>PHL</sub> | CLK | Q | C <sub>L</sub> = 15pF | 2.5V | 5.9 | | 10.9 | 5.2 | | 12 | 5 | | 12.9 | ns | | | t <sub>PZL</sub> | - ŌĒ | Q | C = 15×5 | 2.5V | 5.9 | | 9.7 | 5.4 | | 10.6 | 5.3 | | 11.2 | ns | | | t <sub>PZH</sub> | JOE | Q | C <sub>L</sub> = 15pF | 2.5V | 6.7 | | 10.6 | 6.1 | | 11.6 | 5.9 | | 12.2 | ns | | | t <sub>PLZ</sub> | ŌĒ | | C = 15×5 | 2.5V | 5.8 | | 7.4 | 5.4 | | 8 | 5.2 | | 8.4 | ns | | | t <sub>PHZ</sub> | JOE | Q | C <sub>L</sub> = 15pF | 2.5V | 5.6 | | 8 | 5.1 | | 8.8 | 5 | | 9.3 | ns | | | t <sub>PLH</sub> | CLIK | | 0 - 45-5 | 3.3V | 5.2 | | 8.2 | 4.6 | | 9.2 | 4.5 | | 9.8 | ns | | | t <sub>PHL</sub> | CLK | Q | C <sub>L</sub> = 15pF | 3.3V | 4.9 | | 8.5 | 4.3 | | 9.5 | 4.1 | | 10.1 | ns | | | t <sub>PZL</sub> | OF. | | C = 15pF | 3.3V | 5.1 | | 8 | 4.7 | | 8.7 | 4.6 | | 9.2 | ns | | | t <sub>PZH</sub> | OE Q | C <sub>L</sub> = 15pF | 3.3V | 5.9 | | 8.7 | 5.4 | | 9.6 | 5.2 | | 10.1 | ns | | | | t <sub>PLZ</sub> | ŌĒ | Q | C <sub>L</sub> = 15pF | 3.3V | 5 | | 6.3 | 4.7 | | 6.7 | 4.6 | | 7 | ns | | | t <sub>PHZ</sub> | JOE | الا | C <sub>L</sub> = 15pr | 3.3V | 4.3 | | 6.4 | 3.8 | | 7.1 | 3.7 | | 7.5 | ns | | Product Folder Links: SN74LV8T574 $C_L$ = 50pF; over operating free-air temperature range; typical values measured at $T_A$ = 25°C (unless otherwise noted). See *Parameter Measurement Information* | | FROM<br>(INPUT) | TO<br>(OUTP<br>UT) | LOAD<br>CAPACITANCE | V <sub>CC</sub> | T <sub>A</sub> = 25°C | | -40°C to 85°C | | -40°C to 125°C | | | | | | |--------------------|-----------------|-----------------------|-------------------------|-----------------|-----------------------|-----|---------------|------|----------------|------|------|-----|------|------| | PARAMETER | | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | t <sub>PLH</sub> | CLK | 0 | C = 15pF | 5V | 4.6 | | 6.5 | 4.2 | | 7.1 | 4.1 | | 7.6 | ns | | t <sub>PHL</sub> | CLK | Q | C <sub>L</sub> = 15pF | 5V | 4 | | 6.2 | 3.5 | | 6.9 | 3.5 | | 7.3 | ns | | t <sub>PZL</sub> | ŌĒ | Q | C <sub>L</sub> = 15pF | 5V | 3.8 | | 5.5 | 3.4 | | 6 | 3.4 | | 6.4 | ns | | t <sub>PZH</sub> | | Q | CL = 15pr | 5V | 4.5 | | 6.1 | 4.1 | | 6.7 | 3.9 | | 7.2 | ns | | t <sub>PLZ</sub> | ŌĒ | Q | C <sub>L</sub> = 15pF | 5V | 4.8 | | 5.6 | 4.7 | | 5.9 | 4.6 | | 6.2 | ns | | t <sub>PHZ</sub> | | Q | CL = 15pr | 5V | 3.6 | | 4.7 | 3.2 | | 5.2 | 3.2 | | 5.5 | ns | | t <sub>PLH</sub> | CLK | Q | C = 50pE | 1.8V | 10.8 | | 20.9 | 9.6 | | 22.7 | 9.3 | | 23.6 | ns | | t <sub>PHL</sub> | CLK | Q | C <sub>L</sub> = 50pF | 1.8V | 10.9 | | 22.5 | 9.8 | | 24.3 | 9.5 | | 25.3 | ns | | t <sub>PZL</sub> | - OE | Q | C <sub>L</sub> = 50pF | 1.8V | 10.6 | | 19.5 | 9.7 | | 20.8 | 9.5 | | 21.6 | ns | | t <sub>PZH</sub> | | Q | C <sub>L</sub> = 30pr | 1.8V | 11.7 | | 21.1 | 10.6 | | 22.7 | 10.4 | | 23.5 | ns | | t <sub>PLZ</sub> | ŌĒ | Q | C <sub>1</sub> = 50pF | 1.8V | 14.2 | | 17.8 | 13.7 | , | 18.6 | 13.6 | | 19.1 | ns | | t <sub>PHZ</sub> | | Q | С[ – 50рг | 1.8V | 14.5 | | 19.3 | 13.8 | | 20.4 | 13.6 | | 21.1 | ns | | t <sub>PLH</sub> | CLK | Q | C. = 50pE | 2.5V | 7.6 | | 12.7 | 6.7 | | 14.1 | 6.5 | | 15 | ns | | t <sub>PHL</sub> | CLK | Q | C <sub>L</sub> = 50pF | 2.5V | 7.4 | | 13.3 | 6.6 | | 14.6 | 6.4 | | 15.6 | ns | | t <sub>PZL</sub> | - ŌĒ | Q | C <sub>L</sub> = 50pF | 2.5V | 8 | | 12.5 | 7.3 | | 13.5 | 7.2 | | 14.2 | ns | | t <sub>PZH</sub> | | Q | | 2.5V | 8.7 | | 13.5 | 7.9 | , | 14.7 | 7.6 | | 15.4 | ns | | t <sub>PLZ</sub> | ŌĒ | Q | C <sub>1</sub> = 50pF | 2.5V | 10.2 | | 11.9 | 9.6 | | 12.5 | 9.6 | | 12.9 | ns | | t <sub>PHZ</sub> | | Q | о[ – зорг | 2.5V | 10.1 | | 12.4 | 9.4 | | 13.2 | 9.2 | | 13.7 | ns | | t <sub>PLH</sub> | CLK | Q | C = 50×5 | 3.3V | 6.5 | | 10.3 | 5.8 | | 11.5 | 5.6 | | 12.2 | ns | | t <sub>PHL</sub> | CLK | Q | $C_L = 50pF$ | 3.3V | 6.2 | | 10.6 | 5.6 | | 11.8 | 5.4 | | 12.4 | ns | | t <sub>PZL</sub> | - ŌĒ | Q | C <sub>L</sub> = 50pF | 3.3V | 7 | | 10.4 | 6.6 | | 11.3 | 6.5 | | 11.8 | ns | | t <sub>PZH</sub> | | Q | CL = 30pr | 3.3V | 7.7 | | 11.2 | 7 | | 12.2 | 6.8 | | 12.9 | ns | | t <sub>PLZ</sub> | ŌĒ | Q | $C_1 = 50pF$ | 3.3V | 8.6 | | 9.9 | 8.3 | | 10.4 | 8.3 | | 10.7 | ns | | t <sub>PHZ</sub> | | • | о_ – зорі | 3.3V | 7.9 | | 9.8 | 7.5 | | 10.5 | 7.4 | | 10.9 | ns | | t <sub>PLH</sub> | CLK | Q | C <sub>L</sub> = 50pF | 5V | 5.6 | | 8.1 | 5.1 | | 8.8 | 4.9 | | 9.4 | ns | | t <sub>PHL</sub> | OLK | Q | CL = 30pi | 5V | 5.1 | | 7.8 | 4.7 | | 8.6 | 4.6 | | 9.2 | ns | | t <sub>PZL</sub> | - ŌĒ Q | Q | Q C <sub>L</sub> = 50pF | 5V | 5.4 | | 7.4 | 5 | | 8.1 | 4.9 | | 8.5 | ns | | t <sub>PZH</sub> | | • | о зорі | 5V | 5.8 | | 8.1 | 5.3 | | 8.8 | 5.2 | | 9.4 | ns | | t <sub>PLZ</sub> | - ŌĒ Q | C <sub>L</sub> = 50pF | 5V | 7 | | 7.8 | 6.8 | | 8.2 | 6.8 | | 8.4 | ns | | | t <sub>PHZ</sub> | | ~ | OL - 00bi | 5V | 5.6 | | 6.8 | 5.3 | | 7.2 | 5.2 | | 7.6 | ns | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50pF | 1.8V | | | 0.4 | | | 0.4 | | | 0.3 | ns | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50pF | 2.5V | | | 0.3 | | | 0.3 | | | 0.3 | ns | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50pF | 3.3V | | | 0.3 | | | 0.3 | | | 0.3 | ns | | t <sub>sk(o)</sub> | | | C <sub>L</sub> = 50pF | 5V | | | 0.4 | | | 0.4 | | | 0.3 | ns | # **5.8 Noise Characteristics** $V_{CC}$ = 5V, $C_L$ = 50pF, $T_A$ = 25°C | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNIT | |--------------------|-----------------------------------------------|-----|------|-----|------| | V <sub>OL(P)</sub> | Quiet output, maximum dynamic V <sub>OL</sub> | | 0.8 | | V | | V <sub>OL(V)</sub> | Quiet output, minimum dynamic V <sub>OL</sub> | | -0.2 | | V | | V <sub>OH(V)</sub> | Quiet output, minimum dynamic V <sub>OH</sub> | | 3.8 | | V | | V <sub>IH(D)</sub> | High-level dynamic input voltage | 2 | | | V | $V_{CC}$ = 5V, $C_L$ = 50pF, $T_A$ = 25°C | PARAMETER | DESCRIPTION | MIN | TYP | MAX | UNIT | |-------------|---------------------------------|-----|-----|-----|------| | $V_{IL(D)}$ | Low-level dynamic input voltage | | | 0.8 | V | ## **5.9 Typical Characteristics** T<sub>A</sub> = 25°C (unless otherwise noted) ## **5.9 Typical Characteristics (continued)** T<sub>A</sub> = 25°C (unless otherwise noted) Figure 5-7. Output Voltage vs Current in LOW State; 5V Supply Figure 5-8. Output Voltage vs Current in HIGH State; 3.3V Supply Figure 5-9. Output Voltage vs Current in LOW State; 3.3V Figure 5-10. Output Voltage vs Current in HIGH State; 2.5V Supply Figure 5-11. Output Voltage vs Current in LOW State; 2.5V Supply Figure 5-12. Output Voltage vs Current in HIGH State; 1.8V Supply # **5.9 Typical Characteristics (continued)** T<sub>A</sub> = 25°C (unless otherwise noted) ### **6 Parameter Measurement Information** Phase relationships between waveforms were chosen arbitrarily for the examples listed in the following table. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1MHz, $Z_O = 50\Omega$ , $t_t < 2.5$ ns. The outputs are measured individually with one input transition per measurement. | TEST | S1 S2 | | $R_L$ | CL | ΔV | V <sub>cc</sub> | | |-------------------------------------|--------|--------|-------|------------|-------|-----------------|--| | t <sub>PLH</sub> , t <sub>PHL</sub> | OPEN | OPEN | _ | 15pF, 50pF | _ | ALL | | | t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN | 1kΩ | 15pF, 50pF | 0.15V | ≤ 2.5V | | | t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN | CLOSED | 1kΩ | 15pF, 50pF | 0.15V | ≤ 2.5V | | | t <sub>PLZ</sub> , t <sub>PZL</sub> | CLOSED | OPEN | 1kΩ | 15pF, 50pF | 0.3V | > 2.5V | | | t <sub>PHZ</sub> , t <sub>PZH</sub> | OPEN | CLOSED | 1kΩ | 15pF, 50pF | 0.3V | > 2.5V | | (1) C<sub>I</sub> includes probe and test-fixture capacitance. Figure 6-1. Load Circuit for 3-State Outputs (1) The greater between $t_{PLH}$ and $t_{PHL}$ is the same as $t_{pd}$ . Figure 6-2. Voltage Waveforms Propagation Delays - (3) The greater between $t_{\mbox{\scriptsize PZL}}$ and $t_{\mbox{\scriptsize PZH}}$ is the same as $t_{\mbox{\scriptsize en}}$ . - (4) The greater between $t_{\text{PLZ}}$ and $t_{\text{PHZ}}$ is the same as $t_{\text{dis}}$ Input $\frac{10\%}{10\%} = \frac{10\%}{t_r^{(1)}} = 0 \text{ V}$ Output $\frac{90\%}{10\%} = \frac{10\%}{t_r^{(1)}} = 0 \text{ V}$ Output $\frac{10\%}{10\%} = \frac{10\%}{t_r^{(1)}} \frac{$ Figure 6-4. Voltage Waveforms, Input and Output Transition Times Figure 6-3. Voltage Waveforms Propagation Delays ## 7 Detailed Description ### 7.1 Overview These 8-bit flip-flops feature 3-state outputs. They are particularly suitable for implementing buffer registers, I/O ports, bidirectional bus drivers, and working registers. The eight flip-flops of the SN74LV8T574 devices are edge-triggered D-type flip-flops. On the positive transition of the clock (CLK) input, the Q outputs are set to the logic levels that were set up at the data (D) inputs. An output-enable ( $\overline{OE}$ ) input places the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. OE does not affect the internal operations of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pull-up resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Submit Document Feedback ## 7.2 Feature Description ### 7.2.1 Balanced CMOS 3-State Outputs This device includes balanced CMOS 3-state outputs. Driving high, driving low, and high impedance are the three states that these outputs can be in. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device can drive larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. When placed into the high-impedance state, the output will neither source nor sink current, with the exception of minor leakage current as defined in the *Electrical Characteristics* table. In the high-impedance state, the output voltage is not controlled by the device and is dependent on external factors. If no other drivers are connected to the node, then this is known as a floating node and the voltage is unknown. A pull-up or pull-down resistor can be connected to the output to provide a known voltage at the output while it is in the high-impedance state. The value of the resistor will depend on multiple factors, including parasitic capacitance and power consumption limitations. Typically, a $10k\Omega$ resistor can be used to meet these requirements. Unused 3-state CMOS outputs should be left disconnected. ### 7.2.2 Latching Logic with Known Power-Up State This device includes latching logic circuitry. Latching circuits commonly include D-type latches and D-type flip-flops, but include all logic circuits that act as volatile memory. In typical logic devices, the output state of each latching circuit is unknown after power is initially applied; however, this device includes an added Power On Reset (POR) circuit which sets the states of all included latching circuits during the power-up ramp prior to the device starting normal functionality. Figure 7-1. Supply (V<sub>CC</sub>) Ramp Characteristics for Known Power-Up State Figure 7-1 shows a correct supply voltage turn-on ramp and defines values used in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. Prior to starting the power-on ramp, the supply must be completely off $(V_{CC} \le V_{POR(min)})$ . The supply voltage must ramp at a rate within the range provided in the *Recommended Operating Conditions* table. The output state of each latching logic circuit only remains stable as long as power is applied to the device ( $V_{CC} \ge V_{POR(max)}$ ). Variation from these recommendations will result in the device having an unknown power-up state. ### 7.2.3 LVxT Enhanced Input Voltage The SN74LV8T574 belongs to Tl's LVxT family of logic devices with integrated voltage level translation. This family of devices was designed with reduced input voltage thresholds to support up-translation, and inputs tolerant of signals with up to 5.5V levels to support down-translation. For proper functionality, input signals must remain at or above the specified $V_{IH(MIN)}$ level for a HIGH input state, and at or below the specified $V_{IL(MAX)}$ for a LOW input state. Figure 7-2 shows the typical $V_{IH}$ and $V_{IL}$ levels for the LVxT family of devices, as well as the voltage levels for standard CMOS devices for comparison. The inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . Input signals must transition between valid logic states quickly, as defined by the input transition rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report. Do not leave inputs floating at any time during operation. Unused inputs must be terminated at a valid high or low voltage level. If a system will not be actively driving an input at all times, then a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a $10k\Omega$ resistor is recommended and will typically meet all requirements. Figure 7-2. LVxT Input Voltage Levels Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated #### 7.2.3.1 Up Translation Input signals can be up translated using the SN74LV8T574. The voltage applied at $V_{CC}$ will determine the output voltage and the input thresholds as described in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. When connected to a high-impedance input, the output voltage will be approximately $V_{CC}$ in the HIGH state, and 0V in the LOW state. The inputs have reduced thresholds that allow for input HIGH state levels, which are much lower than standard values. For example, standard CMOS inputs for a device operating at a 5V supply will have a $V_{IH(MIN)}$ of 3.5V. For the SN74LV8T574, $V_{IH(MIN)}$ with a 5V supply is only 2V, which would allow for up-translation from a typical 2.5V to 5V signals. Ensure that the input signals in the HIGH state are above $V_{IH(MIN)}$ and input signals in the LOW state are lower than $V_{IL(MAX)}$ as shown in Figure 7-3. Up Translation Combinations are as follows: - 1.8V V<sub>CC</sub> Inputs from 1.2V - 2.5V V<sub>CC</sub> Inputs from 1.8V - 3.3V V<sub>CC</sub> Inputs from 1.8V and 2.5V - 5.0V V<sub>CC</sub> Inputs from 2.5V and 3.3V Figure 7-3. LVxT Up and Down Translation Example #### 7.2.3.2 Down Translation Signals can be translated down using the SN74LV8T574. The voltage applied at the V<sub>CC</sub> will determine the output voltage and the input thresholds as described in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. When connected to a high-impedance input, the output voltage will be approximately $V_{CC}$ in the HIGH state, and 0V in the LOW state. Ensure that the input signals in the HIGH state are between $V_{IH(MIN)}$ and 5.5V, and input signals in the LOW state are lower than $V_{IL(MAX)}$ as shown in Figure 7-2. For example, standard CMOS inputs for devices operating at 5.0V, 3.3V or 2.5V can be down-translated to match 1.8V CMOS signals when operating from 1.8V $V_{CC}$ . See Figure 7-3. Down Translation Combinations are as follows: - 1.8V V<sub>CC</sub> Inputs from 2.5V, 3.3V, and 5.0V - 2.5V V<sub>CC</sub> Inputs from 3.3V and 5.0V - 3.3V V<sub>CC</sub> Inputs from 5.0V ### 7.2.4 Clamp Diode Structure As Figure 7-4 shows, the outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only. #### **CAUTION** Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. Figure 7-4. Electrical Placement of Clamping Diodes for Each Input and Output ## 7.3 Functional Block Diagram Figure 7-5. Logic Diagram (Positive Logic) ## 7.4 Device Functional Modes **Table 7-1. Function Table** | | INPUTS <sup>(1)</sup> | | OUTPUT Q | |----|-----------------------|---|----------------| | ŌĒ | CLK D | | OUTFUT Q | | L | <b>†</b> | Н | Н | | L | 1 | L | L | | L | L, H, ↓ | Х | Q <sub>0</sub> | | Н | Х | Х | Z | (1) H = High Voltage Level, L = Low Voltage Level, X = Do not Care, Z = High Impedance # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## **8.1 Application Information** The SN74LV8T574 device is a high drive CMOS device that can be used for a variety of bus-interface type applications where the data needs to be retained or latched. ## 8.2 Typical Application Figure 8-1. Typical Application Schematic ### 8.2.1 Design Requirements #### 8.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Electrical Characteristics*. The supply voltage sets the device's electrical characteristics of the device as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV8T574 plus the maximum static supply current, $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Ensure the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings* is not exceeded. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV8T574 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Ensure the maximum total current through GND listed in the *Absolute Maximum Ratings* is not exceeded. The SN74LV8T574 can drive a load with a total capacitance less than or equal to 50pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50pF. The SN74LV8T574 can drive a load with total resistance described by $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in the CMOS Power Consumption and Cpd Calculation application note. Thermal increase can be calculated using the information provided in the *Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices* application note. #### **CAUTION** The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated #### 8.2.1.2 Input Considerations Input signals must cross to be considered a logic LOW, and to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV8T574 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A $10k\Omega$ resistor value is often used due to these factors. Refer to the *Feature Description* for additional information regarding the inputs for this device. #### 8.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OI}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to the *Feature Description* section for additional information regarding the outputs for this device. #### 8.2.2 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section. - 2. Verify that the capacitive load at the output is ≤ 50pF. This is not a hard limit; by design, however, it will optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV8T574 to one or more of the receiving devices. - 3. Verify that the resistive load at the output is larger than $(V_{CC} / I_{O(max)})\Omega$ . Doing this prevents the maximum output current from the *Absolute Maximum Ratings* from being violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the CMOS Power Consumption and Cpd Calculation application note. ### 8.2.3 Application Curves Figure 8-2. Simplified Functional Diagram Showing Clock Operation Submit Document Feedback ### 8.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the $Recommended\ Operating\ Conditions$ . Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. During startup, the power supply should ramp within the provided power-up ramp rate range in the *Recommended Operating Conditions* table. A $0.1\mu F$ capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The $0.1\mu F$ and $1\mu F$ capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ## 8.4 Layout ## 8.4.1 Layout Guidelines - · Bypass capacitor placement - Place near the positive supply terminal of the device - Provide an electrically short ground return path - Use wide traces to minimize impedance - Keep the device, capacitors, and traces on the same side of the board whenever possible - Signal trace geometry - 8mil to 12mil trace width - Lengths less than 12cm to minimize transmission line effects - Avoid 90° corners for signal traces - Use an unbroken ground plane below signal traces - Flood fill areas around signal traces with ground - Parallel traces must be separated by at least 3x dielectric thickness - For traces longer than 12cm - · Use impedance controlled traces - · Source-terminate using a series damping resistor near the output - · Avoid branches; buffer each signal that must branch separately ## 8.4.2 Layout Example Figure 8-3. Example Trace Corners for Improved Signal Integrity Figure 8-4. Example Bypass Capacitor Placement for TSSOP and Similar Packages Figure 8-5. Example Bypass Capacitor Placement for WQFN and Similar Packages Figure 8-6. Example Bypass Capacitor Placement for SOT, SC70 and Similar Packages Figure 8-7. Example Damping Resistor Placement for Improved Signal Integrity Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application note - · Texas Instruments, Designing With Logic application note - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note ## 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |----------------|----------|-----------------| | September 2025 | * | Initial Release | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated