SN74LV1T86-Q1 JAJSR43A - AUGUST 2023 - REVISED JANUARY 2024 # SN74LV1T86-Q1 車載用単一電源 2 入力排他 OR ゲート CMOS ロジック・レベ ル・シフタ ## 1 特長 - 車載アプリケーション用に AEC-Q100 認定済み: - デバイス温度グレード 1:-40℃~+125℃ - デバイス HBM ESD 分類レベル 2 - デバイス CDM ESD 分類レベル C4B - 幅広い動作範囲:1.8V~5.5V - 単一電源電圧トランスレータ (「LVxT 拡張入力電圧」 を参照): - 昇圧変換: - 1.2V~1.8V - 1.5V~2.5V - 1.8V∼3.3V - 3.3V~5.0V - 降圧変換: - 5.0V、3.3V、2.5V から 1.8V - 5.0V、3.3V から 2.5V - 5.0V~3.3V - 5.5V 耐圧入力ピン - 標準ピン配置をサポート - 5V または 3.3V の V<sub>CC</sub> で最大 150Mbps - JESD 17 準拠で 250mA 超のラッチアップ性能 # 2 アプリケーション - 複数の入力信号の位相差を検出 - 選択可能なインバータまたはバッファの作成 ## 3 概要 SN74LV1T86-Q1 は 2 入力 XOR ゲートです。 本デバイ スはブール関数 $Y = A \oplus B$ を正論理で実行します。出力 レベルは電源電圧 (V<sub>CC</sub>) を基準としており、1.8V、2.5V、 3.3V、5V の CMOS レベルをサポートしています。 入力は低スレッショルド回路を使用して設計され、低電圧 CMOS 入力の昇圧変換 (例:1.2V 入力から 1.8V 出力、 1.8V 入力から 3.3V 出力) をサポートします。 また、5V 許 容の入力ピンにより、降圧変換 (例:3.3V から 2.5V 出力) が可能です。 #### パッケージ情報 | 部品番号 | パッケージ <sup>(1)</sup> | パッケージ サイズ <sup>(2)</sup> | <b>本体</b> サイズ <sup>(3)</sup> | |-----------------|----------------------|--------------------------|------------------------------| | SN74LV1T86-Q1 | DCK (SC-70, 5) | 2mm × 2.1mm | 2mm × 1.25mm | | SIVI-LV 100-Q | DBV (SOT-23, 5) | 2.9mm × 2.8mm | 2.9mm × 1.6mm | - (1) 詳細については、セクション 11 を参照してください。 - パッケージ サイズ (長さ×幅) は公称値で、該当する場合はピンも 含まれます。 - 本体サイズ (長さ×幅) は公称値であり、ピンは含まれません。 概略論理図(正論理) # **Table of Contents** | 4 bt = | | |--------------------------------------|-----| | 1 特長 | . ' | | 2 アプリケーション | ٠ | | 3 概要 | . • | | 4 Pin Configuration and Functions | | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | . 4 | | 5.3 Recommended Operating Conditions | | | 5.4 Thermal Information | | | 5.5 Electrical Characteristics | ! | | 5.6 Switching Characteristics | ( | | 5.7 Typical Characteristics | . 7 | | 6 Parameter Measurement Information | | | 7 Detailed Description | 1 | | 7.1 Overview | 1 | | 7.2 Functional Block Diagram | 1 | | 7.3 Feature Description | | | 7.4 Device Functional Modes | l 🔾 | |-----------------------------------------|-----| | 8 Application and Implementation | 14 | | 8.1 Application Information | 14 | | 8.2 Typical Application | | | 8.3 Power Supply Recommendations | 16 | | 8.4 Layout | 16 | | 9 Device and Documentation Support | 17 | | 9.1 Documentation Support | 17 | | 9.2ドキュメントの更新通知を受け取る方法 | 17 | | 9.3 サポート・リソース | 17 | | 9.4 Trademarks | 17 | | 9.5 静電気放電に関する注意事項 | 17 | | 9.6 用語集 | 17 | | 10 Revision History | | | 11 Mechanical, Packaging, and Orderable | | | Information | 18 | | | | # **4 Pin Configuration and Functions** 図 4-1. SN74LV1T86-Q1 DBV Package, 5-Pin SOT-23; DCK Package, 5-Pin SC-70 (Top View) 表 4-1. Pin Functions | Р | IN | TYPE(1) | DESCRIPTION | |-----------------|-----|---------|-----------------| | NAME | NO. | IIFE(/ | DESCRIPTION | | Α | 1 | I | Input A | | В | 2 | I | Input B | | GND | 3 | G | Ground | | Υ | 4 | 0 | Output Y | | V <sub>CC</sub> | 5 | Р | Positive Supply | (1) I = input, O = output, I/O = input or output, G = ground, P = power. ## **5 Specifications** ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|------------------------------------------------------------------------------|-----------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 7 | V | | VI | Input voltage range | | -0.5 | 7 | V | | Vo | Output voltage range | | -0.5 | V <sub>CC</sub> + 0.5 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state | | -0.5 | 4.6 | V | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | V <sub>I</sub> < 0 | -20 | | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_O < 0$ or $V_O > V_{CC}$ | -20 | 20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | -25 | 25 | mA | | Io | Continuous output current through V <sub>CC</sub> | or GND | -50 | 50 | mA | | TJ | Junction temperature | Junction temperature | | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings | | | | VALU<br>E | UNIT | |--------------------|-------------------------|----------------------------------------------------------------------------------------|-----------|------| | V | Electrostatic discharge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup> HBM ESD Classification Level 2 | ±200<br>0 | V | | V <sub>(ESD)</sub> | • | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B | ±100<br>0 | | <sup>(1)</sup> AEC Q100-002 indicate that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 5.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |-----------------|--------------------------|------------------------------------|------|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 1.6 | 5.5 | V | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | V <sub>IH</sub> | | V <sub>CC</sub> = 1.65 V to 2 V | 1.1 | | V | | | High level input veltage | V <sub>CC</sub> = 2.25 V to 2.75 V | 1.28 | | V | | | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | 1.45 | | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | 2.00 | | V | | | | V <sub>CC</sub> = 1.65 V to 2 V | | 0.50 | V | | \ | Low Lovel input valtage | V <sub>CC</sub> = 2.25 V to 2.75 V | | 0.65 | V | | V <sub>IL</sub> | Low-Level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | 0.75 | V | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 0.85 | V | | | | V <sub>CC</sub> = 1.6 V to 2 V | | ±3 | mA | | Io | Output current | V <sub>CC</sub> = 2.25 V to 2.75 V | | ±7 | mA | | | | V <sub>CC</sub> = 3.3 V to 5.0 V | | ±15 | mA | 資料に関するフィードバック(ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. ## 5.3 Recommended Operating Conditions (続き) over operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | MAX | UNIT | |----------------|------------------------------------|----------------------------------|-----|-----|------| | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 1.6 V to 5.0 V | | 20 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | С | #### 5.4 Thermal Information | | | SN74LV | SN74LV1T86-Q1 | | | | | |-----------------------|----------------------------------------------|--------------|---------------|------|--|--|--| | | THERMAL METRIC <sup>(1)</sup> | DBV (SOT-23) | DCK (SC70) | UNIT | | | | | | | 5 PINS | 5 PINS | | | | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 278.0 | 293.4 | °C/W | | | | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 180.5 | 208.8 | °C/W | | | | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 184.4 | 180.6 | °C/W | | | | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 115.4 | 120.6 | °C/W | | | | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 183.4 | 179.5 | °C/W | | | | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | | | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V | T <sub>A</sub> = 25°C | | | -40°C | to 125°0 | 2 | UNIT | | |-----------------|--------------------------------------------------------|-----------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|----------------------|----------|------------------------------------------------------|------|--| | PARAMETER | TEST CONDITIONS | V CC | MIN | TYP | MAX | MIN | TYP | 0.1<br>0.25<br>0.25<br>0.25<br>10<br>10<br>10<br>1.5 | UNII | | | V <sub>OH</sub> | I <sub>OH</sub> = -50 μA | 1.65 V to 5.5 V | V <sub>CC</sub> -0.1 | | | V <sub>CC</sub> -0.1 | | | | | | | I <sub>OH</sub> = -2 mA | 1.65 V | 1.28 | 1.7 <sup>(1)</sup> | | 1.21 | | | | | | | I <sub>OH</sub> = -3 mA | 2.25 V | 2 | 2.4 <sup>(1)</sup> | | 1.93 | | | V | | | | I <sub>OH</sub> = -5.5 mA | 3.0 V | 2.6 | 3.08(1) | | 2.49 | | | | | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | | | | V <sub>OL</sub> | I <sub>OH</sub> = 50 μA | 1.65 V to 5.5 V | | | 0.1 | | | 0.1 | | | | | I <sub>OH</sub> = 2 mA | 1.65 V | | 0.1 <sup>(1)</sup> | 0.2 | | | 0.25 | | | | | I <sub>OH</sub> = 3 mA | 2.25 V | | 0.1(1) | 0.15 | | | 0.2 | V | | | | I <sub>OH</sub> = 5.5 mA | 3.0 V | | 0.2(1) | 0.2 | | | 0.25 | | | | | I <sub>OH</sub> = 8 mA | 4.5 V | | MIN TYP MAX MIN TYP MAX $V_{CC}$ -0.1 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 1.21 <t< td=""><td></td></t<> | | | | | | | | | | 5 V | | | 1 | | | 10 | 10 | | | | V = V or CND I = 0 | 3.3 V | | | 1 | | | 10 | | | | Icc | VI - VCC OF GND, IO - 0 | 2.5 V | | | 1 | | | 10 | μΑ | | | | | 1.8 V | | | TYP MAX MIN TYP MAX V <sub>CC</sub> -0.1 .7(1) 1.21 | | | | | | | _ | | 5.5 V | | | 1.35 | | | 1.5 | mA | | | $\Delta_{ICC}$ | | 1.8 V | | | 10 | | | 10 | μA | | | I <sub>I</sub> | V <sub>I</sub> = 0 V to V <sub>CC</sub> | | | | 0.12 | | | ±1 | μA | | | Ci | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2 | 10 | | 2 | 10 | pF | | | Co | Vo = V <sub>CC</sub> or GND | 3.3 V | | 2.5 | | | 2.5 | | pF | | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 ## 5.5 Electrical Characteristics (続き) over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | T <sub>A</sub> = 25°C | | -40°C | 2 | UNIT | | |------------------------------------|----------------------|-----------------|-----------------------|-----|-------|-----|------|------| | | | | MIN TY | MAX | MIN | TYP | MAX | UNII | | | F = 1 MHz and 10 MHz | 1.8 V | 14 | 1 | | | | | | C <sub>PD</sub> <sup>(2) (3)</sup> | | 2.5 V | 1- | 1 | | | | pF | | C <sub>PD</sub> (4) (6) | | 3.3 V | 1- | 1 | | | | ρı | | | | 5.5 V | 14 | 1 | | | | | - Typical value at nearest nominal voltage (1.8 V; 2.5 V; 3.3 V; 5 V) - (2) C<sub>PD</sub> is used to determine the dynamic power consumption, per channel. (3) P<sub>D</sub>= V<sub>CC</sub><sup>2</sup> × F<sub>I</sub> × (C<sub>PD</sub> + C<sub>L</sub>) where F<sub>I</sub>= input frequency, C<sub>L</sub>= output load capacitance, V<sub>CC</sub>= supply voltage ## **5.6 Switching Characteristics** over operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | LOAD | V <sub>cc</sub> | T <sub>A</sub> = 25°C | | | -40°C to 125°C | | | UNIT | |------------------|---------|----------|-------------|-----------------|-----------------------|------|------|----------------|------|------|------| | PARAMETER | (INPUT) | (OUTPUT) | CAPACITANCE | V CC | MIN | TYP | MAX | MIN | TYP | MAX | ONII | | T <sub>PLH</sub> | A or B | Υ | CL = 15 pF | 5 V | | 3.4 | 4.1 | 1 | 4.1 | 4.7 | ns | | T <sub>PHL</sub> | A or B | Υ | CL = 15 pF | 5 V | | 3.4 | 4.1 | 1 | 4.1 | 4.7 | ns | | T <sub>PLH</sub> | A or B | Υ | CL = 50 pF | 5 V | | 3.9 | 5.3 | 1 | 4.9 | 6.3 | ns | | T <sub>PHL</sub> | A or B | Υ | CL = 50 pF | 5 V | | 3.9 | 5.3 | 1 | 4.9 | 6.3 | ns | | T <sub>PLH</sub> | A or B | Υ | CL = 15 pF | 3.3 V | | 4.9 | 5.9 | 1 | 6 | 7.3 | ns | | T <sub>PHL</sub> | A or B | Υ | CL = 15 pF | 3.3 V | | 4.9 | 5.9 | 1 | 6 | 7.3 | ns | | T <sub>PLH</sub> | A or B | Υ | CL = 50 pF | 3.3 V | | 5.9 | 7.2 | 1 | 7.1 | 8.8 | ns | | T <sub>PHL</sub> | A or B | Υ | CL = 50 pF | 3.3 V | | 5.9 | 7.2 | 1 | 7.1 | 8.8 | ns | | T <sub>PLH</sub> | A or B | Y | CL = 15 pF | 2.5 V | | 6.3 | 7.9 | 1 | 7.4 | 9.5 | ns | | T <sub>PHL</sub> | A or B | Υ | CL = 15 pF | 2.5 V | | 6.3 | 7.9 | 1 | 7.4 | 9.5 | ns | | T <sub>PLH</sub> | A or B | Υ | CL = 50 pF | 2.5 V | | 7.4 | 9.6 | 1 | 8.9 | 11.5 | ns | | T <sub>PHL</sub> | A or B | Υ | CL = 50 pF | 2.5 V | | 7.4 | 9.6 | 1 | 8.9 | 11.5 | ns | | T <sub>PLH</sub> | A or B | Υ | CL = 15 pF | 1.8 V | | 8.8 | 12.7 | 1 | 10.4 | 14.9 | ns | | T <sub>PHL</sub> | A or B | Y | CL = 15 pF | 1.8 V | | 8.8 | 12.7 | 1 | 10.4 | 14.9 | ns | | T <sub>PLH</sub> | A or B | Υ | CL = 50 pF | 1.8 V | | 10.8 | 15.7 | 1 | 12.7 | 18.3 | ns | | T <sub>PHL</sub> | A or B | Υ | CL = 50 pF | 1.8 V | | 10.8 | 15.7 | 1 | 12.7 | 18.3 | ns | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## **5.7 Typical Characteristics** T<sub>A</sub> = 25°C (unless otherwise noted) ## 5.7 Typical Characteristics (continued) T<sub>A</sub> = 25°C (unless otherwise noted) # **5.7 Typical Characteristics (continued)** T<sub>A</sub> = 25°C (unless otherwise noted) ## **6 Parameter Measurement Information** Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_t < 3 \text{ ns}$ . For clock inputs, $f_{max}$ is measured when the input duty cycle is 50%. The outputs are measured one at a time with one input transition per measurement. (1) $C_L$ includes probe and test-fixture capacitance. 図 6-1. Load Circuit for Push-Pull Outputs (1) The greater between $t_{PLH}$ and $t_{PHL}$ is the same as $t_{pd}$ . 図 6-2. Voltage Waveforms Propagation Delays (1) The greater between $t_r$ and $t_f$ is the same as $t_t$ . 図 6-3. Voltage Waveforms, Input and Output Transition Times ## 7 Detailed Description #### 7.1 Overview The SN74LV1T86-Q1 is a 2-input XOR Gates which performs the Boolean function $Y = A \oplus B$ in positive logic. The output level is referenced to the supply voltage ( $V_{CC}$ ) and supports 1.8-V, 2.5-V, 3.3-V, and 5-V CMOS levels. ## 7.2 Functional Block Diagram ## 7.3 Feature Description ## 7.3.1 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. #### 7.3.2 LVxT Enhanced Input Voltage The SN74LV1T86-Q1 belongs to TI's LVxT family of logic devices with integrated voltage level translation. This family of devices was designed with reduced input voltage thresholds to support up-translation, and inputs tolerant of signals with up to 5.5 V levels to support down-translation. The output voltage will always be referenced to the supply voltage ( $V_{CC}$ ), as described in the *Electrical Characteristics* table. For proper functionality, input signals must remain at or below the specified $V_{IH(MIN)}$ level for a HIGH input state, and at or below the specified $V_{IL(MAX)}$ for a LOW input state. $\boxtimes$ 7-1 shows the typical $V_{IH}$ and $V_{IL}$ levels for the LVxT family of devices, as well as the voltage levels for standard CMOS devices for comparison. The inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . The inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in the *Implications of Slow or Floating CMOS Inputs* application report. Do not leave inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, then a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; however, a $10-k\Omega$ resistor is recommended and will typically meet all requirements. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 11 図 7-1. LVxT Input Voltage Levels #### 7.3.2.1 Down Translation Signals can be translated down using the SN74LV1T86-Q1. The voltage applied at the $V_{CC}$ will determine the output voltage and the input thresholds as described in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. When connected to a high-impedance input, the output voltage will be approximately $V_{CC}$ in the HIGH state, and 0 V in the LOW state. As shown in $\boxtimes$ 7-1, ensure that the input signals in the HIGH state are between $V_{IH(MIN)}$ and 5.5 V, and input signals in the LOW state are lower than $V_{IL(MAX)}$ . As shown in $\boxtimes$ 7-2 for example, the standard CMOS inputs for devices operating at 5.0-V, 3.3-V or 2.5-V can be down-translated to match 1.8 V CMOS signals when operating from 1.8-V V<sub>CC</sub>. Down Translation Combinations are as follows: - 1.8-V V<sub>CC</sub> Inputs from 2.5-V, 3.3-V, and 5.0-V - 2.5-V V<sub>CC</sub> Inputs from 3.3-V and 5.0-V - 3.3-V V<sub>CC</sub> Inputs from 5.0-V #### 7.3.2.2 Up Translation Input signals can be up translated using the SN74LV1T86-Q1. The voltage applied at $V_{CC}$ will determine the output voltage and the input thresholds as described in the *Recommended Operating Conditions* and *Electrical Characteristics* tables. When connected to a high-impedance input, the output voltage will be approximately $V_{CC}$ in the HIGH state, and 0 V in the LOW state. The inputs have reduced thresholds that allow for input HIGH state levels which are much lower than standard values. For example, standard CMOS inputs for a device operating at a 5-V supply will have a $V_{IH(MIN)}$ of 3.5 V. For the SN74LV1T86-Q1, $V_{IH(MIN)}$ with a 5-V supply is only 2 V, which would allow for up-translation from a typical 2.5-V to 5-V signals. As shown in $\boxtimes$ 7-2, ensure that the input signals in the HIGH state are above $V_{IH(MIN)}$ and input signals in the LOW state are lower than $V_{IL(MAX)}$ . Up Translation Combinations are as follows: - 1.8-V V<sub>CC</sub> Inputs from 1.2-V - 2.5-V V<sub>CC</sub> Inputs from 1.8-V 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated - $3.3\text{-V}\ V_{CC}$ Inputs from 1.8- V and 2.5-V - $5.0\text{-V V}_{CC}$ Inputs from 2.5-V and 3.3-V 図 7-2. LVxT Up and Down Translation Example #### 7.3.3 Clamp Diode Structure The outputs to this device have both positive and negative clamping diodes, and the inputs to this device have negative clamping diodes only as shown in $\boxtimes$ 7-3. ## 注意 Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 7-3. Electrical Placement of Clamping Diodes for Each Input and Output #### 7.4 Device Functional Modes 表 7-1 lists the functional modes of the SN74LV1T86-Q1. 表 7-1. Function Table | INPL | JTS <sup>(1)</sup> | OUTPUT<br>Y | | | | |------|--------------------|-------------|--|--|--| | A | В | | | | | | L | L | L | | | | | L | Н | Н | | | | | Н | L | Н | | | | | Н | Н | L | | | | (1) H = high voltage level, L = low voltage level, X = do not care, Z = high impedance ## 8 Application and Implementation 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. #### 8.1 Application Information In this application, a 2-input XOR gate is used as a phase difference detector as shown in 🗵 8-1. The SN74LV1T86-Q1 is used to identify phase difference between a reference clock and another input clock. Whenever the clock states are different, the XOR output will pulse HIGH until the clocks return to the same state. The output is fed into a low-pass filter to obtain a DC representation of the phase difference. Typically, clock signals have fast transition rates, but additional filtering can be added to the clock signals which can lead to slower transitions rates. This makes the SN74LV1T86-Q1 an excellent choice for the application because it has Schmitt-trigger inputs that do not have input transition rate requirements. ## 8.2 Typical Application 図 8-1. Typical Application Block Diagram #### 8.2.1 Design Requirements #### 8.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the electrical characteristics of the device as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV1T86-Q1 plus the maximum static supply current, $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV1T86-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74LV1T86-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74LV1T86-Q1 can drive a load with total resistance described by $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated Total power consumption can be calculated using the information provided in the *CMOS Power Consumption* and *Cpd Calculation* application note. Thermal increase can be calculated using the information provided in the *Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices* application note. #### 注意 The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 8.2.1.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV1T86-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74LV1T86-Q1 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 8.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to $V_{\text{CC}}$ or ground. Refer to the Feature Description section for additional information regarding the outputs for this device. ## 8.2.2 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the Layout section. - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; by design, however, it will optimize performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV1T86-Q1 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)}) \Omega$ . Doing this will not violate the maximum output current from the *Absolute Maximum Ratings*. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 15 English Data Sheet: SCLS954 #### 8.2.3 Application Curves 図 8-2. Application Timing Diagram #### 8.3 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in the following layout example. #### 8.4 Layout ## 8.4.1 Layout Guidelines When using multiple-input and multiple-channel logic devices, inputs must never be left floating. In many cases, functions or parts of functions of digital logic devices are unused (for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used). Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. #### 8.4.2 Layout Example 図 8-3. Example Layout for the SN74LV1T86-Q1 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 9 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. #### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, CMOS Power Consumption and Cpd Calculation application note - Texas Instruments, Designing With Logic application note - Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application note - · Texas Instruments, Implications of Slow or Floating CMOS Inputs application note ## 9.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 #### 9.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 9.4 Trademarks テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 9.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 9.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 ## 10 Revision History # Changes from Revision \* (August 2023) to Revision A (January 2024)Page・ 「パッケージ情報」表に DBV パッケージを追加1・ Added DBV package to Pin Configuration and Functions section3・ Added thermal values for DBV package: RθJA = 278.0, RθJC(top) = 180.5, RθJB = 184.4, ΨJT = 115.4, ΨJB= 183.4, RθJC(bot) = N/A, all values in °C/W Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 17 ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. English Data Sheet: SCLS954 ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | SN74LV1T86QDBVRQ1 | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 3BAH | | SN74LV1T86QDBVRQ1.A | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 3BAH | | SN74LV1T86QDCKRQ1 | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1PO | | SN74LV1T86QDCKRQ1.A | Active | Production | SC70 (DCK) 5 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | 1PO | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV1T86-Q1: <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 Catalog: SN74LV1T86 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Feb-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LV1T86QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 180.0 | 8.4 | 3.2 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | SN74LV1T86QDCKRQ1 | SC70 | DCK | 5 | 3000 | 178.0 | 9.0 | 2.4 | 2.5 | 1.2 | 4.0 | 8.0 | Q3 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 4-Feb-2024 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------------|--------------|-----------------|------|------|-------------|------------|-------------| | SN74LV1T86QDBVRQ1 | SOT-23 | DBV | 5 | 3000 | 210.0 | 185.0 | 35.0 | | SN74LV1T86QDCKRQ1 | SC70 | DCK | 5 | 3000 | 190.0 | 190.0 | 30.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-203. - 4. Support pin may differ or may not be present.5. Lead width does not comply with JEDEC. - 6. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25mm per side NOTES: (continued) 7. Publication IPC-7351 may have alternate designs.8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 10. Board assembly site may have different recommendations for stencil design. #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated