SN74LV138-Q1 JAJSNM1 - DECEMBER 2022 # SN74LV138A-Q1 車載 3 ライン対 8 ライン・デコーダ / デマルチプレクサ ## 1 特長 - 車載アプリケーション用に AEC-Q100 認定済み: - デバイス温度グレード 1:-40℃~+125℃、T<sub>Δ</sub> - デバイス HBM ESD 分類レベル 2 - デバイス CDM ESD 分類レベル C6 - 2V~5.5V の V<sub>CC</sub> で動作 - 最大 t<sub>pd</sub> 9.5ns (5V 時) - 標準 V<sub>OLP</sub> (出力グランド・バウンス) $< 0.8 \text{V (V}_{CC} = 3.3 \text{V}, T_A = 25 ^{\circ}\text{C})$ - 標準 V<sub>OHV</sub> (出力 V<sub>OH</sub> アンダーシュート) $> 2.3 \text{V} (V_{CC} = 3.3 \text{V}, T_A = 25 ^{\circ}\text{C})$ - すべてのポートで混在モード電圧動作をサポート - loff により部分的パワーダウン・モードでの動作をサポ - JESD 17 準拠で 250mA 超のラッチアップ性能 ## 2 アプリケーション - 出力拡張 - LED マトリクス制御 - 7 セグメント・ディスプレイ制御 - 8ビット・データ・ストレージ ## 3 概要 SN74LV138A-Q1 デバイスは、2V~5.5V の V<sub>CC</sub> で動作 するよう設計された 3 ライン対 8 ラインのデコーダ / デマ ルチプレクサです。 バイナリ選択入力 $(A_0, A_1, A_2)$ と 3 つのイネーブル入力 $(G2,\overline{G0},\overline{G1})$ の条件に応じて、8 つの出力ラインのいず れかを選択します。2 つのアクティブ Low ( $\overline{G0}$ 、 $\overline{G1}$ ) およ び 1 つのアクティブ High (G2) イネーブル入力により、拡 張時に外部ゲートまたはインバータが不要になります。 ### デバイス情報 | | A I A AIDLIN | | | | | |---------------|-----------------|-----------------|--|--|--| | 部品番号 | パッケージ (1) 本体サイズ | | | | | | SN74LV138A-Q1 | BQB (WQFN, 16) | 3.60mm × 2.60mm | | | | 利用可能なパッケージについては、このデータシートの末尾にあ る注文情報を参照してください。 論理図 (正論理) ## **Table of Contents** | 1 特長 1 | 8.2 Functional Block Diagram | |--------------------------------------------------------------------|--------------------------------------------------------| | 2 アプリケーション1 | 8.3 Feature Description | | 3 概要 | 8.4 Device Functional Modes1 | | 4 Revision History2 | 9 Application and Implementation12 | | 5 Pin Configuration and Functions3 | 9.1 Application Information12 | | 6 Specifications4 | 9.2 Typical Application12 | | 6.1 Absolute Maximum Ratings4 | 10 Power Supply Recommendations18 | | 6.2 ESD Ratings4 | 11 Layout16 | | 6.3 Recommended Operating Conditions <sup>(1)</sup> | 11.1 Layout Guidelines16 | | 6.4 Thermal Information5 | 11.2 Layout Example16 | | 6.5 Electrical Characteristics6 | 12 Device and Documentation Support17 | | 6.6 Switching Characteristics - V <sub>CC</sub> = 2.5 V ± 0.25 V 6 | 12.1 Receiving Notification of Documentation Updates17 | | 6.7 Switching Characteristics - V <sub>CC</sub> = 3.3 V ± 0.3 V 6 | 12.2 サポート・リソース17 | | 6.8 Switching Characteristics - $V_{CC}$ = 5 V ± 0.5 V | 12.3 Trademarks17 | | 6.9 Operating Characteristics7 | 12.4 Electrostatic Discharge Caution17 | | 6.10 Typical Characteristics7 | 12.5 Glossary17 | | 7 Parameter Measurement Information8 | 13 Mechanical, Packaging, and Orderable | | 8 Detailed Description9 | Information18 | | 8.1 Overview9 | | | | | # **4 Revision History** | DATE | REVISION | NOTES | |---------------|----------|-----------------| | December 2022 | * | Initial Release | # **5 Pin Configuration and Functions** 図 5-1. BQB Package 16-Pin (Top View) 表 5-1. Pin Functions | | PIN | TYPE(1) | DESCRIPTION | |-----------------|-----|---------|----------------------------| | NAME | NO. | ITPE | DESCRIPTION | | A <sub>0</sub> | 1 | I | Address select 0 | | A <sub>1</sub> | 2 | I | Address select 1 | | A <sub>2</sub> | 3 | I | Address select 2 | | G2 | 6 | I | Strobe input | | <del>G0</del> | 4 | I | Strobe input, active low | | G1 | 5 | I | Strobe input, active low | | GND | 8 | G | Ground | | V <sub>CC</sub> | 16 | Р | Positive supply | | Y <sub>0</sub> | 15 | 0 | Output 0 | | Y <sub>1</sub> | 14 | 0 | Output 1 | | Y <sub>2</sub> | 13 | 0 | Output 2 | | Y <sub>3</sub> | 12 | 0 | Output 3 | | Y <sub>4</sub> | 11 | 0 | Output 4 | | Y <sub>5</sub> | 10 | 0 | Output 5 | | Y <sub>6</sub> | 9 | 0 | Output 6 | | Y <sub>7</sub> | 7 | 0 | Output 7 | | Thermal Pad | , | - | Thermal Pad <sup>(2)</sup> | <sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output, G = Ground, P = Power <sup>(2)</sup> BQB package only ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted) (1) | | | | ı | MIN | MAX | UNIT | |------------------|---------------------------------------------------------------------------------------------|---------------------------------------|---|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | _ | -0.5 | 7 | V | | VI | Input voltage range <sup>(2)</sup> | | - | -0.5 | 7 | V | | Vo | Voltage range applied to any output in the high-impedance or power-off state <sup>(2)</sup> | | | -0.5 | 7 | V | | Vo | Output voltage range <sup>(2) (3)</sup> | | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>1</sub> < 0 | | | -20 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | | -50 | mA | | Io | Continuous output current | V <sub>O</sub> = 0 to V <sub>CC</sub> | | | ±25 | mA | | | Continuous current through V <sub>CC</sub> or GND | | | | ±50 | mA | | T <sub>stg</sub> | Storage temperature range | | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute maximum ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If briefly operating outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not sustain damage, but it may not be fully functional. Operating the device in this manner may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. - (3) This value is limited to 5.5 V maximum. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|---------------|----------------------------------------------------------------------------------------|-------|------| | | Electrostatic | Human body model (HBM), per AEC Q100-002 HBM ESD Classification Level 2 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C4B | ±1000 | V | (1) AEC Q100-002 indicate that HBM stressing shall be in accordrance with the ANSI/ESDA/JEDEC JS-001 specification. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated # 6.3 Recommended Operating Conditions<sup>(1)</sup> | | | | SN74LV13 | SN74LV138A-Q1 | | | |-----------------|------------------------------------|----------------------------------|-----------------------|-----------------------|------|--| | | | | MIN | MAX | UNIT | | | V <sub>CC</sub> | Supply voltage | | 2 | 5.5 | V | | | | | V <sub>CC</sub> = 2 V | 1.5 | | | | | ., | Himb lavel in motorale ma | V <sub>CC</sub> = 2.3 V to 2.7 V | V <sub>CC</sub> × 0.7 | | V | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | V <sub>CC</sub> × 0.7 | | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | V <sub>CC</sub> × 0.7 | | | | | | | V <sub>CC</sub> = 2 V | | 0.5 | | | | \/ | Low lovel input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | V <sub>CC</sub> × 0.3 | V | | | $V_{IL}$ | Low-level input voltage | V <sub>CC</sub> = 3 V to 3.6 V | | V <sub>CC</sub> × 0.3 | V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | V <sub>CC</sub> × 0.3 | | | | VI | Input voltage | | 0 | 5.5 | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 2 V | | -50 | μA | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | -2 | | | | I <sub>OH</sub> | nigri-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | -6 | mA | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | -12 | | | | | | V <sub>CC</sub> = 2 V | | 50 | μA | | | | Low lovel output ourrent | V <sub>CC</sub> = 2.3 V to 2.7 V | | 2 | | | | I <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 3 V to 3.6 V | | 6 | mA | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 12 | | | | | | V <sub>CC</sub> = 2.3 V to 2.7 V | | 200 | | | | Δt/Δν | Input transition rise or fall rate | V <sub>CC</sub> = 3 V to 3.6 V | | 100 | ns/V | | | | | V <sub>CC</sub> = 4.5 V to 5.5 V | | 20 | | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 125 | °C | | <sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*. ### **6.4 Thermal Information** | | | SN74LV138A-Q1 | | |-----------------------|----------------------------------------------|---------------|------| | | THERMAL METRIC(1) | WBQB (WQFN) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 86 | °C/W | | R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance | 82.6 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 54.9 | °C/W | | Ψлт | Junction-to-top characterization parameter | 9.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 54.9 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 32.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see *IC Package Thermal Metrics*. ## 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V | SN74L | V138A-0 | ີ 21 | UNIT | |------------------|----------------------------------------|-----------------------------------------|-----------------|-----------------------|---------|------|--------------| | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP | MAX | UNII | | | High-Level Output Voltage | I <sub>OH</sub> = -50 μA | 2 V to 5.5 V | V <sub>CC</sub> - 0.1 | | | | | V <sub>OH</sub> | | I <sub>OH</sub> = -2 mA | 2.3 V | 2 | | | <sub>v</sub> | | VOH | | I <sub>OH</sub> = -6 mA | 3 V | 2.48 | | | ' | | | | I <sub>OH</sub> = -12 mA | 4.5 V | 3.8 | | | | | | | I <sub>OL</sub> = 50 μA | 2 V to 5.5 V | | | 0.1 | | | \ \/ | Low-Level Output Voltage | I <sub>OL</sub> = 2 mA | 2.3 V | | | 0.4 | <sub>v</sub> | | V <sub>OL</sub> | Low-Level Output Voltage | I <sub>OL</sub> = 6 mA | 3 V | | | 0.44 | ' | | | I <sub>OL</sub> = 12 mA 4.5 V | | | | 0.55 | | | | II | Input Current | V <sub>I</sub> = 5.5 V or GND | 0 to 5.5 V | | | ±1 | μA | | Icc | Supply Current | $V_I = V_{CC}$ or GND, $I_O = 0$ | 5.5 V | | | 20 | μA | | I <sub>off</sub> | Input/Output Power-Off Leakage Current | $V_{I}$ or $V_{O} = 0$ to 5.5 V | 0 | | | 5 | μA | | Ci | Input Capacitance | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 2.1 | | pF | # 6.6 Switching Characteristics - $V_{CC}$ = 2.5 V ± 0.25 V over recommended operating free-air temperature range (unless otherwise noted) (see 🗵 7-1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | T <sub>A</sub> = 25°C | | SN74LV<br>Q | | UNIT | | |-----------------|--------------------------------------------------|----------------|--------------------------|-----------------------|------|-------------|-----|------|----| | | (INPOT) | (001701) | PUI) CAPACITANCE | MIN | TYP | MAX | MIN | MAX | | | | A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> | | | | 11.7 | 17.6 | 1 | 21 | | | t <sub>pd</sub> | G2 | Υ | Y C <sub>L</sub> = 15 pF | | 12.3 | 19.2 | 1 | 22 | ns | | | G0 or G1 | | | | 11.4 | 18.2 | 1 | 21 | | | | A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> | | | | 14.9 | 21.4 | 1 | 25 | | | t <sub>pd</sub> | G2 | Y | C <sub>L</sub> = 50 pF | | 15.7 | 22.6 | 1 | 26 | ns | | | G0 or G1 | | | | 14.8 | 22 | 1 | 25 | | ## 6.7 Switching Characteristics - $V_{CC}$ = 3.3 V ± 0.3 V over recommended operating free-air temperature range (unless otherwise noted) (see 27-1) | PARAMETER | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | LOAD<br>CAPACITANCE | T <sub>A</sub> = 25°C | | SN74LV<br>Q | | UNIT | | |-----------------|--------------------------------------------------|------------------|------------------------|---------------------|------------------------|------|-------------|------|------|------| | | (INFOT) | (001701) | CAPACITANCE | MIN | TYP | MAX | MIN | MAX | | | | | A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> | | | | 8.1 | 11.4 | 1 | 13.5 | | | | t <sub>pd</sub> | G2 | Y | C <sub>L</sub> = 15 pF | | 8.4 | 12.8 | 1 | 15 | ns | | | | G0 or G1 | | | | 7.8 | 11.4 | 1 | 13.5 | | | | | A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> | | C <sub>L</sub> = 50 pF | | 10.3 | 15.8 | 1 | 18 | | | | t <sub>pd</sub> | G2 | Y C <sub>L</sub> | | $C_L = 50 pF$ | C <sub>L</sub> = 50 pF | | 10.6 | 16.3 | 1 | 18.5 | | | G0 or G1 | | | | 10 | 14.9 | 1 | 17 | | | Submit Document Feedback ## 6.8 Switching Characteristics - $V_{CC}$ = 5 V ± 0.5 V over recommended operating free-air temperature range (unless otherwise noted) (see Z 7-1) | PARAMETER | FROM<br>(INPUT) | TO (OUTBUT) | LOAD | LOAD T <sub>A</sub> = 25°C | | SN74L | /138A-<br>1 | UNIT | | |-----------------|--------------------------------------------------|----------------------|------------------------|----------------------------|-----|-------|-------------|------|----| | | (INFOT) | (OUTPUT) CAPACITANCE | MIN | TYP | MAX | MIN | MAX | | | | | A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> | | | | 5.6 | 8.1 | 1 | 9.5 | | | t <sub>pd</sub> | G2 | Υ | Y | | 5.7 | 8.1 | 1 | 9.5 | ns | | | G0 or G1 | | | | 5.4 | 8.1 | 1 | 9.5 | | | | A <sub>0</sub> , A <sub>1</sub> , A <sub>2</sub> | | | | 7 | 10.1 | 1 | 11.5 | | | t <sub>pd</sub> | G2 | Y | C <sub>L</sub> = 50 pF | | 7.1 | 10.1 | 1 | 11.5 | ns | | | G0 or G1 | | | | 6.8 | 10.1 | 1 | 11.5 | | ## **6.9 Operating Characteristics** $T_A = 25^{\circ}C$ | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | TYP | UNIT | |-----------------|-------------------------------|--------------------------------------------|-----------------|------|------| | C <sub>pd</sub> | Power dissipation capacitance | $C_1 = 50 \text{ pF}, f = 10 \text{ MHz}$ | 3.3 V | 16.8 | pF | | | Fower dissipation capacitance | C <sub>L</sub> = 50 pr, 1 = 10 MΠ2 | 5 V | 19.1 | | ## **6.10 Typical Characteristics** ### 7 Parameter Measurement Information NOTES: A. C<sub>L</sub> includes probe and jig capacitance. PROPAGATION DELAY TIMES **INVERTING AND NONINVERTING OUTPUTS** - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_r \leq$ 3 ns, $t_f \leq$ 3 ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PHL}$ and $t_{PLH}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. 図 7-1. Load Circuits and Voltage Waveforms **ENABLE AND DISABLE TIMES** LOW- AND HIGH-LEVEL ENABLING ## 8 Detailed Description ### 8.1 Overview The SN74LV138A-Q1 devices are 3-line to 8-line decoders/demultiplexers designed for 2 V to 5.5 V $V_{CC}$ operation. These devices are designed for high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, these decoders can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of these decoders and the enable time of the memory usually are less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible. The conditions at the binary-select inputs $(A_0, A_1, A_2)$ and the three enable inputs $(G2, \overline{G0}, \overline{G1})$ select one of eight output lines. The two active-low $(\overline{G0}, \overline{G1})$ and one active-high (G2) enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications. These devices are fully specified for partial-power-down applications using l<sub>off</sub>. The l<sub>off</sub> circuitry disables the outputs, preventing damaging current backflow through the devices when they are powered down. ## 8.2 Functional Block Diagram 図 8-1. Logic Diagram (Positive Logic) ## 8.3 Feature Description ## 8.3.1 Standard CMOS Inputs This device includes standard CMOS inputs. Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the *Electrical Characteristics*. The worst case resistance is calculated with the maximum input voltage, given in the *Absolute Maximum Ratings*, and the maximum input leakage current, given in the *Electrical Characteristics*, using Ohm's law $(R = V \div I)$ . Standard CMOS inputs require that input signals transition between valid logic states quickly, as defined by the input transition time or rate in the *Recommended Operating Conditions* table. Failing to meet this specification will result in excessive power consumption and could cause oscillations. More details can be found in *Implications of Slow or Floating CMOS Inputs*. Do not leave standard CMOS inputs floating at any time during operation. Unused inputs must be terminated at $V_{CC}$ or GND. If a system will not be actively driving an input at all times, then a pull-up or pull-down resistor can be added to provide a valid input voltage during these times. The resistor value will depend on multiple factors; a $10\text{-k}\Omega$ resistor, however, is recommended and will typically meet all requirements. #### 8.3.2 Balanced CMOS Push-Pull Outputs This device includes balanced CMOS push-pull outputs. The term *balanced* indicates that the device can sink and source similar currents. The drive capability of this device may create fast edges into light loads, so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. Unused push-pull CMOS outputs should be left disconnected. ### 8.3.3 Partial Power Down (I<sub>off</sub>) This device includes circuitry to disable all outputs when the supply pin is held at 0 V. When disabled, the outputs will neither source nor sink current, regardless of the input voltages applied. The amount of leakage current at each output is defined by the I<sub>off</sub> specification in the *Electrical Characteristics* table. #### 8.3.4 Wettable Flanks This device includes wettable flanks for at least one package. See the *Features* section on the front page of the data sheet for which packages include this feature. 図 8-2. Simplified Cutaway View of Wettable-Flank QFN Package and Standard QFN Package After Soldering Wettable flanks help improve side wetting after soldering, which makes QFN packages easier to inspect with automatic optical inspection (AOI). As shown in 🗵 8-2, a wettable flank can be dimpled or step-cut to provide additional surface area for solder adhesion which assists in reliably creating a side fillet. See the mechanical drawing for additional details. Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated ### 8.3.5 Clamp Diode Structure 図 8-3 shows the inputs and outputs to this device have negative clamping diodes only. #### 注意 Voltages beyond the values specified in the *Absolute Maximum Ratings* table can cause damage to the device. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 図 8-3. Electrical Placement of Clamping Diodes for Each Input and Output ### **8.4 Device Functional Modes** #### **Function Table** | ENABLE INPUTS(1) | | | SELECT INPUTS | | | OUTPUTS <sup>(2)</sup> | | | | | | | | |------------------|----|----|----------------|-----------------------|----------------|------------------------|----|-----|----|----|----|----|----| | G2 | G0 | G1 | A <sub>2</sub> | <b>A</b> <sub>1</sub> | A <sub>0</sub> | Y0 | Y1 | Y20 | Y3 | Y4 | Y5 | Y6 | Y7 | | Х | Н | Х | Х | Х | Х | Н | Н | Н | Н | Н | Н | Н | Н | | X | Χ | Н | Х | Χ | Χ | Н | Н | Н | Н | Н | Н | Н | Н | | L | Х | Χ | Х | Χ | Χ | Н | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | | Н | L | L | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | | Н | L | L | L | Н | L | Н | Н | L | Н | Н | Н | Н | Н | | Н | L | L | L | Н | Н | Н | Н | Н | L | Н | Н | Н | Н | | Н | L | L | Н | L | L | Н | Н | Н | Н | L | Н | Н | Н | | Н | L | L | Н | L | Н | Н | Н | Н | Н | Н | L | Н | Н | | Н | L | L | Н | Н | L | Н | Н | Н | Н | Н | Н | L | Н | | Н | L | L | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | L | - (1) H = High Voltage Level, L = Low Voltage Level, X = Don't Care - (2) H = Driving High, L = Driving Low, Z = High Impedance State ## 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ## 9.1 Application Information The SN74LV138A-Q1 is a low drive CMOS device that can be used for a multitude of output expansion applications where output ringing is a concern. The low-drive and slow-edge rates minimize overshoot and undershoot on the outputs. ## 9.2 Typical Application 図 9-1. Output Exapnsion with Multiplexer #### 9.2.1 Power Considerations Ensure the desired supply voltage is within the range specified in the *Recommended Operating Conditions*. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics* section. The positive voltage supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74LV138A-Q1 plus the maximum static supply current, $I_{CC}$ , listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only source as much current that is provided by the positive supply source. Be sure to not exceed the maximum total current through $V_{CC}$ listed in the *Absolute Maximum Ratings*. The ground must be capable of sinking current equal to the total current to be sunk by all outputs of the SN74LV138A-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*, and any transient current required for switching. The logic device can only sink as much current that can be sunk into its ground connection. Be sure to not exceed the maximum total current through GND listed in the *Absolute Maximum Ratings*. The SN74LV138A-Q1 can drive a load with a total capacitance less than or equal to 50 pF while still meeting all of the data sheet specifications. Larger capacitive loads can be applied; however, it is not recommended to exceed 50 pF. The SN74LV138A-Q1 can drive a load with total resistance described by $R_L \ge V_O / I_O$ , with the output voltage and current defined in the *Electrical Characteristics* table with $V_{OH}$ and $V_{OL}$ . When outputting in the HIGH state, the output voltage in the equation is defined as the difference between the measured output voltage and the supply voltage at the $V_{CC}$ pin. Total power consumption can be calculated using the information provided in *CMOS Power Consumption and Cpd Calculation*. Thermal increase can be calculated using the information provided in *Thermal Characteristics of Standard Linear* and Logic (SLL) Packages and Devices. ## 注意 The maximum junction temperature, $T_{J(max)}$ listed in the *Absolute Maximum Ratings*, is an additional limitation to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.2 Input Considerations Input signals must cross $V_{IL(max)}$ to be considered a logic LOW, and $V_{IH(min)}$ to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. The unused inputs can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input will be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The drive current of the controller, leakage current into the SN74LV138A-Q1 (as specified in the *Electrical Characteristics*), and the desired input transition rate limits the resistor size. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74LV138A-Q1 has CMOS inputs and thus requires fast input transitions to operate correctly, as defined in the *Recommended Operating Conditions* table. Slow input transitions can cause oscillations, additional power consumption, and reduction in device reliability. Refer to the Feature Description section for additional information regarding the inputs for this device. #### 9.2.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. The ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. Push-pull outputs that could be in opposite states, even for a very short time period, should never be connected directly together. This can cause excessive current and damage to the device. Two channels within the same device with the same input signals can be connected in parallel for additional output drive strength. Unused outputs can be left floating. Do not connect outputs directly to V<sub>CC</sub> or ground. Refer to the Feature Description section for additional information regarding the outputs for this device. ### 9.2.4 Detailed Design Procedure - Add a decoupling capacitor from V<sub>CC</sub> to GND. The capacitor needs to be placed physically close to the device and electrically close to both the V<sub>CC</sub> and GND pins. An example layout is shown in the *Layout* section - 2. Ensure the capacitive load at the output is ≤ 50 pF. This is not a hard limit; it will, however, ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74LV138A-Q1 to one or more of the receiving devices. - 3. Ensure the resistive load at the output is larger than $(V_{CC} / I_{O(max)}) \Omega$ . This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in M $\Omega$ ; much larger than the minimum calculated previously. - 4. Thermal issues are rarely a concern for logic gates; the power consumption and thermal increase, however, can be calculated using the steps provided in the application report, *CMOS Power Consumption and Cpd Calculation*. ### 9.2.5 Application Curves 図 9-2. Application Timing Diagram ## 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* section. Each $V_{CC}$ terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor; if there are multiple $V_{CC}$ terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close as possible to the power terminal for best results. ## 11 Layout ## 11.1 Layout Guidelines When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or $V_{CC}$ , whichever makes more sense for the logic function or is more convenient. ## 11.2 Layout Example 図 11-1. Layout Example for the SN74LV138A-Q1 12 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below. ## 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ## 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ununu ti aama www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | SN74LV138AQWBQBRQ1 | Active | Production | WQFN (BQB) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV138Q | | SN74LV138AQWBQBRQ1.A | Active | Production | WQFN (BQB) 16 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | LV138Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF SN74LV138A-Q1: Catalog: SN74LV138A <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 NOTE: Qualified Version Definitions: $_{\bullet}$ Catalog - TI's standard catalog product 2.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com **INDSTNAME** #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. **INDSTNAME** NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. **INDSTNAME** NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated