**SN74HCS21-Q1** JAJSIP3-FEBRUARY 2020 # SN74HCS21-Q1 車載用 シュミット・トリガ入力搭載のデュアル 4 入力 AND ゲート ### 1 特長 - 車載アプリケーション用に AEC-Q100 認定済み - デバイス温度グレード 1: -40°C~+125°C、T<sub>A</sub> - デバイス HBM ESD 分類レベル 2 - デバイス CDM ESD 分類レベル C6 - 広い動作電圧範囲: 2V~6V - シュミット・トリガ入力により低速またはノイズ の多い入力信号に対応 - 低消費電力 - Icc: 100nA (標準値) - 入力リーク電流:±100nA (標準値) - 5V で ±7.8mA の出力駆動能力 ## 2 アプリケーション - パワー・グッド信号の結合 - デジタル信号のイネーブル #### 3 概要 このデバイスには、シュミット・トリガ入力採用の 2 つの独立した 4 入力 AND ゲートが内蔵されています。各ゲートはブール関数 $Y = A \bullet B \bullet C \bullet D$ を正論理で実行します。 #### 製品情報(1) | 型番 | パッケージ | 本体サイズ(公称) | | |-----------------|------------|-----------------|--| | SN74HCS21QPWRQ1 | TSSOP (14) | 5.00mm × 4.40mm | | | SN74HCS21QDRQ1 | SOIC (14) | 8.70mm×3.90mm | | (1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。 #### シュミットトリガ入力の利点 ## 目次 | 1 | 特長1 | | 8.3 Feature Description | 7 | |---|--------------------------------------|----|--------------------------------|----| | 2 | アプリケーション1 | | 8.4 Device Functional Modes | 8 | | 3 | 概要1 | 9 | Application and Implementation | 9 | | 4 | 改訂履歴2 | | 9.1 Application Information | 9 | | 5 | Pin Configuration and Functions | | 9.2 Typical Application | 9 | | 6 | Specifications | 10 | Power Supply Recommendations | 12 | | U | 6.1 Absolute Maximum Ratings | 11 | Layout | 12 | | | 6.2 ESD Ratings | | 11.1 Layout Guidelines | 12 | | | 6.3 Recommended Operating Conditions | | 11.2 Layout Example | 12 | | | 6.4 Thermal Information | 12 | デバイスおよびドキュメントのサポート | | | | 6.5 Electrical Characteristics | | 12.1 ドキュメントのサポート | 13 | | | 6.6 Switching Characteristics | | 12.2 関連リンク | 13 | | | 6.7 Typical Characteristics | | 12.3 コミュニティ・リソース | 13 | | 7 | Parameter Measurement Information | | 12.4 商標 | 13 | | 8 | Detailed Description 7 | | 12.5 静電気放電に関する注意事項 | 13 | | U | 8.1 Overview | | 12.6 Glossary | 13 | | | 8.2 Functional Block Diagram | 13 | メカニカル、パッケージ、および注文情報 | | | | | | | | ## 4 改訂履歴 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | 日付 | リビジョン | 注 | |------------|-------|----| | 2020 年 2 月 | * | 初版 | #### 5 Pin Configuration and Functions #### D or PW Package 14-Pin SOIC or TSSOP Top View #### **Pin Functions** | PIN | | 1/0 | DECODINE | | | |-----------------|-------|--------|--------------------------|--|--| | NAME | NO. | I/O | DESCRIPTION | | | | 1A | 1 | Input | Channel 1, Input A | | | | 1B | 2 | Input | Channel 1, Input B | | | | NC | 3, 11 | _ | Not internally connected | | | | 1C | 4 | Input | Channel 1, Input C | | | | 1D | 5 | Input | Channel 1, Input D | | | | 1Y | 6 | Output | Channel 1, Output Y | | | | GND | 7 | _ | Ground | | | | 2Y | 8 | Output | Channel 2, Output Y | | | | 2A | 9 | Input | Channel 2, Input A | | | | 2B | 10 | Input | Channel 2, Input B | | | | 2C | 12 | Input | Channel 2, Input C | | | | 2D | 13 | Input | Channel 2, Input D | | | | V <sub>CC</sub> | 14 | _ | Positive Supply | | | ## 6 Specifications #### 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | | MIN | MAX | UNIT | |------------------|---------------------------------------------------|-------------------------------------------------|------|-----|------| | V <sub>CC</sub> | Supply voltage | | -0.5 | 7 | V | | I <sub>IK</sub> | Input clamp current <sup>(2)</sup> | $V_{I} < -0.5 \text{ or } V_{I} > V_{CC} + 0.5$ | | ±20 | mA | | I <sub>OK</sub> | Output clamp current <sup>(2)</sup> | $V_{O} < -0.5 \text{ or } V_{O} > V_{CC} + 0.5$ | | ±20 | mA | | Io | Continuous output current | $V_O = 0$ to $V_{CC}$ | | ±35 | mA | | | Continuous current through V <sub>CC</sub> or GND | · | | ±50 | mA | | TJ | Junction temperature (3) | | | 150 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Rating* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Condition*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. <sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed. Do not exceed the absolute maximum voltage supply rating. <sup>(3)</sup> Guaranteed by design. #### 6.2 ESD Ratings | | | | | VALUE | UNIT | |-----------------------------------------|-------------------------|-------------------------------------------------------------------------------------------|-------|-------|------| | V <sub>(ESD)</sub> Electrostatic discha | Flootroptotic dicaborge | Human body model (HBM), per AEC Q100-002 <sup>(1)</sup><br>HBM ESD Classification Level 2 | ±4000 | V | | | | Electrostatic discharge | Charged device model (CDM), per AEC Q100-011 CDM ESD Classification Level C6 | ±1500 | V | | <sup>(1)</sup> AEC Q100-002 indicate that HBM stressing shall be in accordrance with the ANSI/ESDA/JEDEC JS-001 specification. ### 6.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |----------------|-------------------------------------|-----|-----------------|------| | $V_{CC}$ | Supply voltage | 2 | 6 | V | | VI | Input voltage | 0 | V <sub>CC</sub> | V | | Vo | Output voltage | 0 | V <sub>CC</sub> | V | | Δt/Δν | Input transition rise and fall rate | | Unlimited | ns/V | | T <sub>A</sub> | Ambient temperature | -40 | 125 | °C | #### 6.4 Thermal Information | | | SN74HC | | | |----------------------|----------------------------------------------|------------|----------|------| | | THERMAL METRIC | PW (TSSOP) | D (SOIC) | UNIT | | | | 14 PINS | 14 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 151.7 | 133.6 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 79.4 | 89.0 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 94.7 | 89.5 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 25.2 | 45.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 94.1 | 89.1 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | °C/W | #### 6.5 Electrical Characteristics over operating free-air temperature range; typical ratings measured at TA = 25°C (unless otherwise noted). | | PARAMETER | TEST CO | NDITIONS | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------|-------------------------------------------------|----------------------------|----------------------------|-----------------|-----------------------|-------------------------|-------|------| | | | | | 2 V | 0.7 | | 1.5 | | | $V_{T+}$ | Positive switching threshold | | | 4.5 V | 1.7 | | 3.15 | V | | | | | | 6 V | 2.1 | | 4.2 | | | | | | | 2 V | 0.3 | | 1.0 | | | V <sub>T-</sub> | Negative switching threshold | | | 4.5 V | 0.9 | | 2.2 | V | | | | | | 6 V | 1.2 | | 3.0 | | | | | | | 2 V | 0.2 | | 1.0 | | | $\Delta V_{T}$ | Hysteresis (V <sub>T+</sub> - V <sub>T-</sub> ) | | | 4.5 V | 0.4 | | 1.4 | V | | | | | | 6 V | 0.6 | | 1.6 | - | | | | | I <sub>OH</sub> = -20 μA | 2 V to 6 V | V <sub>CC</sub> - 0.1 | V <sub>CC</sub> - 0.002 | | | | $V_{OH}$ | High-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | $I_{OH} = -6 \text{ mA}$ | 4.5 V | 4 | 4.3 | | V | | | | | $I_{OH} = -7.8 \text{ mA}$ | 6 V | 5.4 | 5.75 | | | | | | | I <sub>OL</sub> = 20 μA | 2 V to 6 V | | 0.002 | 0.1 | | | $V_{OL}$ | Low-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 6 mA | 4.5 V | | 0.18 | 0.30 | V | | | | | I <sub>OL</sub> = 7.8 mA | 6 V | | 0.22 | 0.33 | - | | II | Input leakage current | $V_I = V_{CC}$ or 0 | | 6 V | | ±100 | ±1000 | nA | | I <sub>CC</sub> | Supply current | $V_I = V_{CC}$ or 0, $I_C$ | <sub>0</sub> = 0 | 6 V | | 0.1 | 2 | μΑ | | Ci | Input capacitance | | | 2 V to 6 V | | | 5 | pF | www.tij.co.jp **Electrical Characteristics (continued)** over operating free-air temperature range; typical ratings measured at TA = 25°C (unless otherwise noted). | | PARAMETER | TEST CO | TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |---|----------------------------------------|---------|-----------------|------------|-----|-----|-----|------| | C | Power dissipation capacitance per gate | No load | | 2 V to 6 V | | 10 | | pF | #### 6.6 Switching Characteristics over operating free-air temperature range; typical ratings measured at TA = 25°C (unless otherwise noted). See the Parameter Measurement Information. | | PARAMETER | FROM (INPUT) | TO (OUTPUT) | V <sub>CC</sub> | MIN | TYP | MAX | UNIT | |-----------------|--------------------------|--------------|-------------|-----------------|-----|-----|-----|------| | | | | | 2 V | | 22 | 52 | | | t <sub>pd</sub> | Propagation delay A or B | Υ | 4.5 V | | 9 | 22 | ns | | | , | | | | 6 V | | 8 | 16 | | | | Transition-time | | Y | 2 V | | 9 | 17 | | | t <sub>t</sub> | | | | 4.5 V | | 5 | 8 | ns | | | | | | 6 V | | 4 | 7 | | #### 6.7 Typical Characteristics $T_A = 25^{\circ}C$ #### TEXAS INSTRUMENTS #### 7 Parameter Measurement Information • Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50~\Omega$ , $t_t < 2.5~ns$ . • The outputs are measured one at a time, with one input transition per measurement. www.tij.co.jp #### 8 Detailed Description #### Overview 8.1 This device contains two independent 4-input AND Gates with Schmitt-trigger inputs. Each gate performs the Boolean function $Y = A \bullet B \bullet C \bullet D$ in positive logic. #### 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Balanced CMOS Push-Pull Outputs A balanced output allows the device to sink and source similar currents. The drive capability of this device may create fast edges into light loads so routing and load conditions should be considered to prevent ringing. Additionally, the outputs of this device are capable of driving larger currents than the device can sustain without being damaged. It is important for the output power of the device to be limited to avoid damage due to overcurrent. The electrical and thermal limits defined in the *Absolute Maximum Ratings* must be followed at all times. #### 8.3.2 CMOS Schmitt-Trigger Inputs Standard CMOS inputs are high impedance and are typically modeled as a resistor in parallel with the input capacitance given in the Electrical Characteristics. The worst case resistance is calculated with the maximum input voltage, given in the Absolute Maximum Ratings, and the maximum input leakage current, given in the *Electrical Characteristics*, using ohm's law $(R = V \div I)$ . The Schmitt-trigger input architecture provides hysteresis as defined by $\Delta V_T$ in the *Electrical Characteristics*, which makes this device extremely tolerant to slow or noisy inputs. While the inputs can be driven much slower than standard CMOS inputs, it is still recommended to properly terminate unused inputs. Driving the inputs slowly will also increase dynamic current consumption of the device. For additional information regarding Schmitt-trigger inputs, please see Understanding Schmitt Triggers. #### 8.3.3 Clamp Diode Structure The inputs and outputs to this device have both positive and negative clamping diodes as depicted in 🗵 8. 注意 Voltages beyond the values specified in the Absolute Maximum Ratings table can cause damage to the device. The input negative-voltage and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. ## **Feature Description (continued)** 図 8. Electrical Placement of Clamping Diodes for Each Input and Output #### 8.4 Device Functional Modes 表 1. Function Table | | OUTPUT | | | | |---|--------|---|---|---| | Α | В | Y | | | | Н | Н | Н | Н | Н | | L | Χ | Χ | Х | L | | Χ | L | Χ | Х | L | | Χ | Χ | L | Х | L | | Χ | Χ | Χ | L | L | JAJSIP3-FEBRUARY 2020 www.tij.co.jp #### **Application and Implementation** 注 Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information In this application, one channel of the SN74HCS21-Q1 is used as shown in \( \overline{\mathbb{Z}} \) 9. The additional channel can be used individually or the inputs can be grounded and the channel left unused. The SN74HCS21-Q1 is used to drive the RESET pin of the system controller. When any of the inputs to the gates become LOW, the controller will be disabled. The controller will only operate when all inputs are HIGH, indicating normal operation. #### 9.2 Typical Application 2 9. Typical application block diagram #### 9.2.1 Design Requirements - All signals in the system operate at 5 V - All inputs must be HIGH for normal operation - Any input switching to LOW will force the output LOW #### 9.2.1.1 Power Considerations Ensure the desired supply voltage is within the range specified in the Recommended Operating Conditions. The supply voltage sets the device's electrical characteristics as described in the *Electrical Characteristics*. The supply must be capable of sourcing current equal to the total current to be sourced by all outputs of the SN74HCS21-Q1 plus the maximum supply current, I<sub>CC</sub>, listed in the *Electrical Characteristics*. The logic device can only source or sink as much current as it is provided at the supply and ground pins, respectively. Be sure not to exceed the maximum total current through GND or V<sub>CC</sub> listed in the Absolute Maximum Ratings. The SN74HCS21-Q1 can drive a load with a total capacitance less than or equal to 50 pF connected to a highimpedance CMOS input while still meeting all of the datasheet specifications. Larger capacitive loads can be applied, however it is not recommended to exceed 70 pF. Total power consumption can be calculated using the information provided in CMOS Power Consumption and C<sub>pd</sub> Calculation. Thermal increase can be calculated using the information provided in Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices. #### **Typical Application (continued)** #### 注意 The maximum junction temperature, $T_J(max)$ listed in the *Absolute Maximum Ratings*, is an *additional limitation* to prevent damage to the device. Do not violate any values listed in the *Absolute Maximum Ratings*. These limits are provided to prevent damage to the device. #### 9.2.1.2 Input Considerations Input signals must cross $V_t$ (min) to be considered a logic LOW, and $V_{t+}$ (max) to be considered a logic HIGH. Do not exceed the maximum input voltage range found in the *Absolute Maximum Ratings*. Unused inputs must be terminated to either $V_{CC}$ or ground. These can be directly terminated if the input is completely unused, or they can be connected with a pull-up or pull-down resistor if the input is to be used sometimes, but not always. A pull-up resistor is used for a default state of HIGH, and a pull-down resistor is used for a default state of LOW. The resistor size is limited by drive current of the controller, leakage current into the SN74HCS21-Q1, as specified in the *Electrical Characteristics*, and the desired input transition rate. A 10-k $\Omega$ resistor value is often used due to these factors. The SN74HCS21-Q1 has no input signal transition rate requirements because it has Schmitt-trigger inputs. Another benefit to having Schmitt-trigger inputs is the ability to reject noise. Noise with a large enough amplitude can still cause issues. To know how much noise is too much, please refer to the $\Delta V_T$ (min) in the *Electrical Characteristics*. This hysteresis value will provide the peak-to-peak limit. Unlike what happens with standard CMOS inputs, Schmitt-trigger inputs can be held at any valid value without causing huge increases in power consumption. The typical additional current caused by holding an input at a value other than $V_{CC}$ or ground is plotted in the *Typical Characteristics*. Refer to the *Feature Description* for additional information regarding the inputs for this device. #### 9.2.1.3 Output Considerations The positive supply voltage is used to produce the output HIGH voltage. Drawing current from the output will decrease the output voltage as specified by the $V_{OH}$ specification in the *Electrical Characteristics*. Similarly, the ground voltage is used to produce the output LOW voltage. Sinking current into the output will increase the output voltage as specified by the $V_{OL}$ specification in the *Electrical Characteristics*. The plots in and provide a typical relationship between output voltage and current for this device. Unused outputs can be left floating. Refer to Feature Description for additional information regarding the outputs for this device. #### 9.2.2 Detailed Design Procedure - 1. Add a decoupling capacitor from $V_{CC}$ to GND. The capacitor needs to be placed physically close to the device and electrically close to both the $V_{CC}$ and GND pins. An example layout is shown in the *Layout*. - 2. Ensure the capacitive load at the output is ≤ 70 pF. This is not a hard limit, however it will ensure optimal performance. This can be accomplished by providing short, appropriately sized traces from the SN74HCS21-Q1 to the receiving device. - Ensure the resistive load at the output is larger than (V<sub>CC</sub> / 25 mA) Ω. This will ensure that the maximum output current from the *Absolute Maximum Ratings* is not violated. Most CMOS inputs have a resistive load measured in megaohms; much larger than the minimum calculated above. - 4. Thermal issues are rarely a concern for logic gates, however the power consumption and thermal increase can be calculated using the steps provided in the application report, CMOS Power Consumption and Cpd Calculation ## **Typical Application (continued)** ## 9.2.3 Application Curves 図 10. Application timing diagram #### 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. A 0.1- $\mu$ F capacitor is recommended for this device. It is acceptable to parallel multiple bypass caps to reject different frequencies of noise. The 0.1- $\mu$ F and 1- $\mu$ F capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results, as shown in 2 #### 11 Layout #### 11.1 Layout Guidelines When using multiple-input and multiple-channel logic devices inputs must not ever be left floating. In many cases, functions or parts of functions of digital logic devices are unused; for example, when only two inputs of a triple-input AND gate are used or only 3 of the 4 buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or V<sub>CC</sub>, whichever makes more sense for the logic function or is more convenient. #### 11.2 Layout Example 図 11. Example layout for the SN74HCS21-Q1 JAJSIP3-FEBRUARY 2020 www.tij.co.jp ## 12 デバイスおよびドキュメントのサポート #### 12.1 ドキュメントのサポート #### 12.1.1 関連資料 関連資料については、以下を参照してください。 - 『Reduce Noise and Save Power with the New HCS Logic Family』(英語) - 『CMOS Power Consumption and Cpd Calculation』(英語) - 『Designing With Logic』(英語) #### 12.2 関連リンク 次の表に、クイック・アクセス・リンクを示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフ トウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。 #### 12.3 コミュニティ・リソース TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 商標 E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.5 静電気放電に関する注意事項 これらのデバイスは、限定的なESD(静電破壊)保護機能を内 蔵しています。保存時または取り扱い時は、MOSゲートに対す る静電破壊を防 上するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。 #### 12.6 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. #### 13 メカニカル、パッケージ、および注文情報 以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスに ついて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もありま す。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。 www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (1) | (2) | | | (5) | (4) | (5) | | (0) | | SN74HCS21QDRQ1 | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC21Q1 | | SN74HCS21QDRQ1.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HC21Q1 | | SN74HCS21QPWRQ1 | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HCS21Q1 | | SN74HCS21QPWRQ1.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HCS21Q1 | | SN74HCS21QPWRQ1.B | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | - | NIPDAU | Level-1-260C-UNLIM | -40 to 125 | HCS21Q1 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 #### OTHER QUALIFIED VERSIONS OF SN74HCS21-Q1: NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated