**SN74CBTLV3126** JAJSGT6L - DECEMBER 1997 - REVISED AUGUST 2022 # SN74CBTLV3126 低電圧クワッド FET バス・スイッチ # 1 特長 - 標準の 126 タイプのピン配置 - 2 つのポート間を 5Ω スイッチで接続 - データ I/O ポートのレール・ツー・レール・スイッチング - loff により部分的パワーダウン・モードでの動作をサポ - JESD 78、Class II 準拠で 100mA 超のラッチアップ 性能 # 2 アプリケーション - データセンターおよびエンタープライズ・コンピューティ ンゲ - ブロードバンド固定回線アクセス - ビル・オートメーション - 有線ネットワーク - モーター・ドライブ # 3 概要 SN74CBTLV3126 クワッド FET バス・スイッチには、独立 のライン・スイッチが搭載されています。各スイッチは、対 応する出力イネーブル (OE) 入力が LOW のときディセー ブルになります。 このデバイスは、loffを使用する部分的パワーダウン・アプ リケーション用に完全に動作が規定されています。 Ioff 機 能により、電源オフ時に損傷を引き起こすような電流がデ バイスに逆流しないことが保証されます。 SN74CBTLV3126 デバイスは、電源オフ時には絶縁され ます。 電源オンまたは電源オフ時に高インピーダンス状態を保 証するため、OE はプルダウン抵抗経由で GND に接続し ます。この抵抗の最小値は、ドライバの電流シンク能力に よって決定されます。 ### パッケージ情報<sup>(1)</sup> | 部品番号 | パッケージ | 本体サイズ (公称) | | | | | |---------------|------------------|-----------------|--|--|--|--| | SN74CBTLV3126 | SOIC (D) (14) | 8.65mm × 3.91mm | | | | | | | TVSOP (DGV) (14) | 3.60mm × 4.40mm | | | | | | | TSSOP (PW) (14) | 5.00mm × 4.40mm | | | | | | | VQFN (RGY) (14) | 4.00mm × 3.50mm | | | | | | | SSOP (DBQ) (16) | 4.90mm × 3.90mm | | | | | 利用可能なパッケージについては、データシートの末尾にあるパ ッケージ・オプションについての付録を参照してください。 概略回路図、各 FET スイッチ # **Table of Contents** | 1 特長 | 1 8.4 Device Functional Modes | | |-----------------------------------------------------|-------------------------------------------------------------|-----------| | 2 アプリケーション | | 10 | | 3 概要 | | | | 4 Revision History | 9.2 Typical Application | | | 5 Pin Configuration and Functions | 3 10 Power Supply Recommendations | 11 | | 6 Specifications | 5 11 Layout | | | 6.1 Absolute Maximum Ratings | 5 11.1 Layout Guidelines | | | 6.2 ESD Ratings | 5 11.2 Layout Example | 12 | | 6.3 Recommended Operating Conditions | 5 12 Device and Documentation Support | | | 6.4 Thermal Information | 5 12.1 Receiving Notification of Documentation l | | | 6.5 Electrical Characteristics | | 13 | | 6.6 Switching Characteristics | | 13 | | 7 Parameter Measurement Information | | 13 | | 8 Detailed Description | 8 12.5 Glossary | 13 | | 8.1 Overview | 40.00 | | | 8.2 Functional Block Diagram | 8 Information | 13 | | 8.3 Feature Description | | | | <b>4 Revision History</b><br>資料番号末尾の英字は改訂を表しています。その | の改訂履歴は英語版に準じています。 | | | Changes from Revision K (June 2021) to R | evision L (August 2022) | Page | | Updated the Overview section | | | | Changes from Revision J (January 2019) to | o Revision K (June 2021) | Page | | <ul><li>・ 文書全体にわたって表、図、相互参昭の採番</li></ul> | | | | | in Configurations and Functions section to reflect logic de | | | | | | | Changes from Revision I (October 2003) to | Revision J (January 2019) | Page | | · · · · · · · · · · · · · · · · · · · | | <br>/ョンと実 | | | ション、「レイアウト」セクション、「デバイスおよびドキュメントの | | # **5 Pin Configuration and Functions** 図 5-1. D, DGV, and PW Package, 14 Pin SOIC, TVSOP, and TSSOP (Top View) 図 5-2. RGY Package, 14 Pin VQFN (Top View) 表 5-1. Pin Functions. D. DGV. PW. RGY | ı | PIN | TYPE <sup>(1)</sup> | DESCRIPTION | | | | |-----------------|-----|---------------------|---------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | | | DESCRIPTION | | | | | 1A | 2 | I/O | Channel 1 input or output | | | | | 1B | 3 | I/O | Channel 1 input or output | | | | | 10E | 1 | I | Output enable, active high | | | | | 2A | 5 | I/O | Channel 2 input or output | | | | | 2B | 6 | I/O | Channel 2 input or output | | | | | 20E | 4 | I | Output enable, active high | | | | | 3A | 9 | I/O | Channel 3 input or output | | | | | 3B | 8 | I/O | Channel 3 input or output | | | | | 30E | 10 | I | Output enable, active high | | | | | 4A | 12 | I/O | Channel 4 input or output | | | | | 4B | 11 | I/O | Channel 4 input or output | | | | | 40E | 13 | I | Output enable, active high | | | | | GND | 7 | _ | Ground | | | | | V <sub>CC</sub> | 14 | Р | Power supply | | | | | Thermal Pad — | | _ | Exposed thermal pad. There is no requirement to solder this pad; if connected, it should be left floating or tied to GND. | | | | (1) I = input, O = output, I/O = input and output, P = power 図 5-3. DBQ Package, 16 Pin SSOP (Top View) 表 5-2. Pin Functions, DBQ | PIN TYPE <sup>(1)</sup> | | | DESCRIPTION | |-------------------------|-----|-------|----------------------------| | NAME | NO. | I TPE | DESCRIPTION | | 1A | 3 | I/O | Channel 1 input or output | | 1B | 4 | I/O | Channel 1 input or output | | 10E | 2 | I | Output enable, active high | | 2A | 6 | I/O | Channel 2 input or output | | 2B | 7 | I/O | Channel 2 input or output | | 20E | 5 | I | Output enable, active high | | 3A | 11 | I/O | Channel 3 input or output | | 3B | 10 | I/O | Channel 3 input or output | | 30E | 12 | I | Output enable, active high | | 4A | 14 | I/O | Channel 4 input or output | | 4B | 13 | I/O | Channel 4 input or output | | 40E | 15 | I | Output enable, active high | | GND | 8 | _ | Ground | | NC | 9 | _ | No internal connection | | V <sub>CC</sub> | 16 | Р | Power supply | (1) I = input, O = output, I/O = input and output, P = power # **6 Specifications** # 6.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) | | | | | MIN | MAX | UNIT | |------------------|------------------------------------|------------------|-------|------|-----|------| | V <sub>CC</sub> | Supply voltage range | | | -0.5 | 4.6 | V | | VI | Input voltage range <sup>(2)</sup> | | | -0.5 | 4.6 | V | | I <sub>I/O</sub> | Continuous channel current | | | | 128 | mA | | I <sub>IK</sub> | Input clamp current | V <sub>I/O</sub> | 0 < 0 | | -50 | mA | | T <sub>stg</sub> | Storage temperature range | | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. # 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±250 | V | | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** (1) | | | | MIN | MAX | UNIT | |--------------------------------------------------|----------------------------------|----------------------------------|-----------------|-----------------|------| | V <sub>CC</sub> | Supply voltage | | 2.3 | 3.6 | V | | V <sub>IH</sub> High-level control input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | V <sub>CC</sub> | V | | | | High-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | V <sub>CC</sub> | V | | \/ | Low level central input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | | 0.7 | V | | V <sub>IL</sub> | Low-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | V | | T <sub>A</sub> | Operating free-air temperature | · | -40 | 85 | °C | <sup>(1)</sup> All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. #### 6.4 Thermal Information | | | SN74CBTLV3126 | | | | | | |-----------------------|----------------------------------------------|---------------|----------------|---------------|---------------|---------------|------| | THERMAL METRIC(1) | | D<br>(SOIC) | DGV<br>(TVSOP) | PW<br>(TSSOP) | RGY<br>(VQFN) | DBQ<br>(SSOP) | UNIT | | | | 14 PINS | 14 PINS | 14 PINS | 14 PINS | 16 Pins | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 100.6 | 154.8 | 123.3 | 59.6 | 118.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 55.5 | 64.5 | 53.0 | 71.3 | 66.4 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 56.8 | 88.4 | 66.3 | 35.6 | 62.2 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 17.0 | 11.1 | 9.3 | 4.2 | 20.9 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 56.4 | 87.4 | 65.7 | 35.7 | 61.7 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | 16.1 | N/A | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### 6.5 Electrical Characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | | TEST CONDI | TIONS | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |--------------------------------|----------------|--------------------------------------------------------------|-----------------------------------------|-----------------------------------------|-----|--------------------|------|------| | V <sub>IK</sub> | | V <sub>CC</sub> = 3 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | V | | I <sub>I</sub> | | V <sub>CC</sub> = 3.6 V, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | | ±1 | μA | | I <sub>off</sub> | | V <sub>CC</sub> = 0, | $V_I$ or $V_O = 0$ to 3.6 V | | | | 10 | μA | | I <sub>CC</sub> | | V <sub>CC</sub> = 3.6 V, | I <sub>O</sub> = 0, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | 10 | μA | | ΔI <sub>CC</sub> (2) | Control inputs | V <sub>CC</sub> = 3.6 V, | One input at 3 V, | Other inputs at V <sub>CC</sub> or GND | | | 300 | μΑ | | Ci | Control inputs | V <sub>I</sub> = 3 V or 0 | | | | 2.5 | | pF | | C <sub>io(OFF)</sub> | | V <sub>O</sub> = 3 V or 0, | OE = GND | | | 7 | | pF | | | | | V <sub>I</sub> = 0 | I <sub>I</sub> = 64 mA | | 5 | 8 | | | | | $V_{CC} = 2.3 \text{ V},$<br>TYP at $V_{CC} = 2.5 \text{ V}$ | ' | I <sub>I</sub> = 24 mA | | 5 | 8 | | | - (3) | | 2.0 | V <sub>I</sub> = 1.7 V, | I <sub>I</sub> = 15 mA | | 27 | 40 | Ω | | r <sub>on</sub> <sup>(3)</sup> | | V = 0 | I <sub>I</sub> = 64 mA | | 5 | 7 | | | | | | V <sub>CC</sub> = 3 V | V <sub>I</sub> = 0 | I <sub>I</sub> = 24 mA | | 5 | 7 | | | | | | V <sub>I</sub> = 2.4 V, | I <sub>I</sub> = 15 mA | | 10 | 15 | | - (1) All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. - (2) This is the increase in supply current for each input that is at the specified voltage level, rather than V<sub>CC</sub> or GND. - (3) Measured by the voltage drop between the A and B terminals at the indicated current through the switch. On-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ### **6.6 Switching Characteristics** over recommended operating free-air temperature range (unless otherwise noted) (see Z 7-1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | $V_{CC} = 2.5 \text{ V}$ $V_{CC} = 3.3 \text{ V}$ $\pm 0.2 \text{ V}$ $\pm 0.3 \text{ V}$ | | UNIT | |---------------------|-----------------|----------------|------------------------------------|------|------------------------------------|------|-------------------------------------------------------------------------------------------|--|------| | | (INPOT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | | | t <sub>pd</sub> (1) | A or B | B or A | | 0.15 | | 0.25 | ns | | | | t <sub>en</sub> | OE | A or B | 1.6 | 4.5 | 1.9 | 4.2 | ns | | | | t <sub>dis</sub> | OE | A or B | 1.3 | 4.7 | 1 | 4.8 | ns | | | (1) The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated ### 7 Parameter Measurement Information | TEST | S1 | | | |-----------|---------------------|--|--| | tPLH/tPHL | Open | | | | tPLZ/tPZL | 2 × V <sub>CC</sub> | | | | tPHZ/tPZH | GND | | | | V <sub>C</sub> C | CL | $R_{L}$ | ${f V}_{\!\Delta}$ | |------------------|-------|--------------|--------------------| | 2.5 V ±0.2 V | 30 pF | <b>500</b> Ω | 0.15 V | | 3.3 V ±0.3 V | 50 pF | <b>500</b> Ω | 0.3 V | VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES INVERTING AND NONINVERTING OUTPUTS VOLTAGE WAVEFORMS ENABLE AND DISABLE TIMES LOW- AND HIGH-LEVEL ENABLING - A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq$ 2 ns, $t_f \leq$ 2 ns. - D. The outputs are measured one at a time with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. $t_{PZL}$ and $t_{PZH}$ are the same as $t_{en}$ . - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. 図 7-1. Load Circuit and Voltage Waveforms # **8 Detailed Description** ### 8.1 Overview The SN74CBTLV3126 quadruple FET bus switch features independent line switches. Each switch is disabled when the associated output-enable (OE) input is low. This device is fully specified for partial-power-down applications using loff. The loff feature ensures that damaging current will not backflow through the device when it is powered down. The SN74CBTLV3126 device has isolation during power off. To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pull down resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. ### 8.2 Functional Block Diagram # 8.3 Feature Description The SN74CBTLV3126 features $5-\Omega$ switch connection between ports, allowing for low signal loss across the switch. Rail-to-rail switching on data I/O allows for full voltage swing outputs. I<sub>off</sub> supports partial-power-down mode operation, protecting the chip from voltages at output ports when it is not powered on. Latch-up performance exceeds 100 mA per JESD 78, Class II. #### 8.4 Device Functional Modes ### 8.4.1 Function Table (Each Bus Switch) 表 8-1 provides the truth table for the SN74CBTLV3126. 表 8-1. Truth Table | INPUT<br>OE | FUNCTION | | | | |-------------|-----------------|--|--|--| | L | Disconnect | | | | | Н | A port = B port | | | | Submit Document Feedback 図 8-1. Logic Diagram (Positive Logic) # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 ### 9.1 Application Information One useful application to take advantage of the SN74CBTLV3126 features is isolating various protocols from a possessor or MCU such as JTAG, SPI, or standard GPIO signals. The device provides excellent isolation performance when the device is powered. The added benefit of powered-off protection allows a system to minimize complexity by eliminating the need for power sequencing in hot-swap and live insertion applications. ### 9.2 Typical Application ### 9.2.1 Protocol and Signal Isolation 図 9-1. Typical Appliction #### 9.2.1.1 Design Requirements For this design example, use the parameters listed in 表 9-1. 表 9-1. Design Parameters | PARAMETERS | VALUES | |------------------------------|------------------| | Supply (V <sub>DD</sub> ) | 3.3 V | | Input or output signal range | 0 V to 3.3 V | | Control logic thresholds | 1.8 V compatible | Submit Document Feedback Copyright © 2022 Texas Instruments Incorporated #### 9.2.1.2 Detailed Design Procedure The SN74CBTLV3126 can operate without any external components except for the supply decoupling capacitors. TI recommends that the digital control pins (OE) be pulled up to $V_{CC}$ or down to GND to avoid an undesired switch state that could result from the floating pin. All input signals passing through the switch must fall within the *Recommend Operating Conditions* of the SN74CBTLV3126 including signal range and continuous current. For this design example, with a supply of 3.3 V, the signals can range from 0 V to 3.3 V when the device is powered. This example can also utilize the Powered-off Protection feature, and the inputs can range from 0 V to 3.3 V when $V_{DD} = 0$ V. # 10 Power Supply Recommendations The power supply can be any voltage between the minimum and maximum supply voltage rating listed in the *Recommended Operating Conditions* table. Each $V_{CC}$ terminal should have a good bypass capacitor to prevent power disturbance. For devices with a single supply, a 0.1- $\mu$ F bypass capacitor is recommended. If multiple pins are labeled $V_{CC}$ , then a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor is recommended for each $V_{CC}$ because the $V_{CC}$ pins are tied together internally. For devices with dual supply pins operating at different voltages, for example $V_{CC}$ and $V_{DD}$ , a 0.1- $\mu$ F bypass capacitor is recommended for each supply pin. To reject different frequencies of noise, use multiple bypass capacitors in parallel. Capacitors with values of 0.1 $\mu$ F and 1 $\mu$ F are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results. ### 11 Layout ### 11.1 Layout Guidelines When a PCB trace turns a corner at a 90° angle, a reflection can occur. A reflection occurs primarily because of the change of width of the trace. At the apex of the turn, the trace width increases to 1.414 times the width. This increase upsets the transmission-line characteristics, especially the distributed capacitance and self–inductance of the trace which results in the reflection. Not all PCB traces can be straight, and therefore; some traces must turn corners. 11-1 shows progressively better techniques of rounding corners. Only the last example (BEST) maintains constant trace width and minimizes reflections. 図 11-1. Trace Example Route the high-speed signals using a minimum of vias and corners which reduces signal reflections and impedance changes. When a via must be used, increase the clearance size around it to minimize its capacitance. Each via introduces discontinuities in the signal's transmission line and increases the chance of picking up interference from the other layers of the board. Be careful when designing test points, through-hole pins are not recommended at high frequencies. Do not route high speed signal traces under or near crystals, oscillators, clock signal generators, switching regulators, mounting holes, magnetic devices or ICs that use or duplicate clock signals. - Avoid stubs on the high-speed signals traces because they cause signal reflections. - · Route all high-speed signal traces over continuous GND planes, with no interruptions. - Avoid crossing over anti-etch, commonly found with plane splits. Copyright © 2022 Texas Instruments Incorporated Submit Document Feedback • When working with high frequencies, a printed circuit board with at least four layers is recommended; two signal layers separated by a ground and power layer as shown in 🗵 11-2. 図 11-2. Example Layout The majority of signal traces must run on a single layer, preferably Signal 1. Immediately next to this layer must be the GND plane, which is solid with no cuts. Avoid running signal traces across a split in the ground or power plane. When running across split planes is unavoidable, sufficient decoupling must be used. Minimizing the number of signal vias reduces EMI by reducing inductance at high frequencies. ☑ 11-3 shows an example of a PCB layout with the SN74CBTLV3126. Some key considerations are: Decouple the $V_{DD}$ pin with a 0.1- $\mu$ F capacitor, placed as close to the pin as possible. Make sure that the capacitor voltage rating is sufficient for the $V_{DD}$ supply. High-speed switches require proper layout and design procedures for optimum performance. Keep the input lines as short as possible. Use a solid ground plane to help reduce electromagnetic interference (EMI) noise pickup. Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when necessary. ### 11.2 Layout Example 図 11-3. Example Layout # 12 Device and Documentation Support ### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 12.2 サポート・リソース TI E2E<sup>™</sup> サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、該当する貢献者により、現状のまま提供されるものです。これらは TI の仕様を構成するものではなく、必ずしも TI の見解を反映したものではありません。TI の使用条件を参照してください。 #### 12.3 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 12.4 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.5 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 17-Jun-2025 ### **PACKAGING INFORMATION** | Orderable part number | le part number Status (1) Material type (2) Package Pins Package | | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | | |-----------------------|-----------------------------------------------------------------------|------------|-----------------------|------------------|-------------------------------|----------------------------|---------------------|------------------|-----------| | 74CBTLV3126DBQRG4 | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | | 74CBTLV3126DBQRG4.A | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | | 74CBTLV3126DBQRG4.B | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | | 74CBTLV3126DGVRG4 | Active | Production | TVSOP (DGV) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | 74CBTLV3126DGVRG4.B | Active | Production | TVSOP (DGV) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126D | Obsolete | Production | SOIC (D) 14 | - | - | Call TI | Call TI | -40 to 85 | CBTLV3126 | | SN74CBTLV3126DBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | | SN74CBTLV3126DBQR.A | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | | SN74CBTLV3126DBQR.B | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | | SN74CBTLV3126DGVR | Active | Production | TVSOP (DGV) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126DGVR.B | Active | Production | TVSOP (DGV) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126DR | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CBTLV3126 | | SN74CBTLV3126DR.A | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CBTLV3126 | | SN74CBTLV3126DR.B | Active | Production | SOIC (D) 14 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CBTLV3126 | | SN74CBTLV3126PW | Obsolete | Production | TSSOP (PW) 14 | - | - | Call TI | Call TI | -40 to 85 | CL126 | | SN74CBTLV3126PWR | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126PWR.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126PWR.B | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126PWRG4 | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126PWRG4.A | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126PWRG4.B | Active | Production | TSSOP (PW) 14 | 2000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | CL126 | | SN74CBTLV3126RGYR | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | | SN74CBTLV3126RGYR.A | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | | SN74CBTLV3126RGYR.B | Active | Production | VQFN (RGY) 14 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | CL126 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # PACKAGE OPTION ADDENDUM www.ti.com 17-Jun-2025 - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 24-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | 74CBTLV3126DBQRG4 | SSOP | DBQ | 16 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | 74CBTLV3126DGVRG4 | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CBTLV3126DBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.5 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | SN74CBTLV3126DGVR | TVSOP | DGV | 14 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CBTLV3126DR | SOIC | D | 14 | 2500 | 330.0 | 16.4 | 6.5 | 9.0 | 2.1 | 8.0 | 16.0 | Q1 | | SN74CBTLV3126PWR | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CBTLV3126PWRG4 | TSSOP | PW | 14 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74CBTLV3126RGYR | VQFN | RGY | 14 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------------|----------------|------------------|--------|------|----------------|---------------|------------------| | Device | i ackage i ype | I ackage Diawing | 1 1113 | 31 W | Length (IIIII) | width (illin) | Tielgiit (iiiii) | | 74CBTLV3126DBQRG4 | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | | 74CBTLV3126DGVRG4 | TVSOP | DGV | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74CBTLV3126DBQR | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | | SN74CBTLV3126DGVR | TVSOP | DGV | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74CBTLV3126DR | SOIC | D | 14 | 2500 | 353.0 | 353.0 | 32.0 | | SN74CBTLV3126PWR | TSSOP | PW | 14 | 2000 | 367.0 | 367.0 | 35.0 | | SN74CBTLV3126PWRG4 | TSSOP | PW | 14 | 2000 | 353.0 | 353.0 | 32.0 | | SN74CBTLV3126RGYR | VQFN | RGY | 14 | 3000 | 353.0 | 353.0 | 32.0 | SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side. - 5. Reference JEDEC registration MS-012, variation AB. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # DGV (R-PDSO-G\*\*) ### 24 PINS SHOWN #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 SHRINK SMALL-OUTLINE PACKAGE ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side. - 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. 3.5 x 3.5, 0.5 mm pitch PLASTIC QUAD FLATPACK - NO LEAD This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. SMALL OUTLINE PACKAGE #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-153. SMALL OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated